blob: 389889ab80f0a09ea0c7b28c85b8bd88916edf95 [file] [log] [blame]
Chris Lattner1c4ae852004-08-01 05:59:33 +00001//===- AsmWriterEmitter.cpp - Generate an assembly writer -----------------===//
Misha Brukman650ba8e2005-04-22 00:00:37 +00002//
Chris Lattner1c4ae852004-08-01 05:59:33 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner8adcd9f2007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman650ba8e2005-04-22 00:00:37 +00007//
Chris Lattner1c4ae852004-08-01 05:59:33 +00008//===----------------------------------------------------------------------===//
9//
10// This tablegen backend is emits an assembly printer for the current target.
11// Note that this is currently fairly skeletal, but will grow over time.
12//
13//===----------------------------------------------------------------------===//
14
Sean Callananb7e8f4a2010-02-09 21:50:41 +000015#include "AsmWriterInst.h"
Chris Lattner1c4ae852004-08-01 05:59:33 +000016#include "CodeGenTarget.h"
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +000017#include "SequenceToOffsetTable.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000018#include "llvm/ADT/SmallString.h"
Craig Topperb6350132012-07-27 06:44:02 +000019#include "llvm/ADT/StringExtras.h"
Owen Andersona84be6c2011-06-27 21:06:21 +000020#include "llvm/ADT/Twine.h"
Chris Lattner692374c2006-07-18 17:18:03 +000021#include "llvm/Support/Debug.h"
Benjamin Kramer17c17bc2013-09-11 15:42:16 +000022#include "llvm/Support/Format.h"
Chris Lattner692374c2006-07-18 17:18:03 +000023#include "llvm/Support/MathExtras.h"
Peter Collingbourne84c287e2011-10-01 16:41:13 +000024#include "llvm/TableGen/Error.h"
25#include "llvm/TableGen/Record.h"
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000026#include "llvm/TableGen/TableGenBackend.h"
Jeff Cohenda636b32005-01-22 18:50:10 +000027#include <algorithm>
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000028#include <cassert>
29#include <map>
30#include <vector>
Chris Lattner1c4ae852004-08-01 05:59:33 +000031using namespace llvm;
32
Chandler Carruthe96dd892014-04-21 22:55:11 +000033#define DEBUG_TYPE "asm-writer-emitter"
34
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000035namespace {
36class AsmWriterEmitter {
37 RecordKeeper &Records;
Ahmed Bougachabd214002013-10-28 18:07:17 +000038 CodeGenTarget Target;
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000039 std::map<const CodeGenInstruction*, AsmWriterInst*> CGIAWIMap;
Craig Topper4c6129a2014-02-05 07:56:49 +000040 const std::vector<const CodeGenInstruction*> *NumberedInstructions;
Ahmed Bougachabd214002013-10-28 18:07:17 +000041 std::vector<AsmWriterInst> Instructions;
Tim Northoveree20caa2014-05-12 18:04:06 +000042 std::vector<std::string> PrintMethods;
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000043public:
Ahmed Bougachabd214002013-10-28 18:07:17 +000044 AsmWriterEmitter(RecordKeeper &R);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000045
46 void run(raw_ostream &o);
47
48private:
49 void EmitPrintInstruction(raw_ostream &o);
50 void EmitGetRegisterName(raw_ostream &o);
51 void EmitPrintAliasInstruction(raw_ostream &O);
52
53 AsmWriterInst *getAsmWriterInstByID(unsigned ID) const {
Craig Topper4c6129a2014-02-05 07:56:49 +000054 assert(ID < NumberedInstructions->size());
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000055 std::map<const CodeGenInstruction*, AsmWriterInst*>::const_iterator I =
Craig Topper4c6129a2014-02-05 07:56:49 +000056 CGIAWIMap.find(NumberedInstructions->at(ID));
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000057 assert(I != CGIAWIMap.end() && "Didn't find inst!");
58 return I->second;
59 }
60 void FindUniqueOperandCommands(std::vector<std::string> &UOC,
61 std::vector<unsigned> &InstIdxs,
62 std::vector<unsigned> &InstOpsUsed) const;
63};
64} // end anonymous namespace
65
Chris Lattner59a7f5c2005-01-22 20:31:17 +000066static void PrintCases(std::vector<std::pair<std::string,
Daniel Dunbar38a22bf2009-07-03 00:10:29 +000067 AsmWriterOperand> > &OpsToPrint, raw_ostream &O) {
Chris Lattner59a7f5c2005-01-22 20:31:17 +000068 O << " case " << OpsToPrint.back().first << ": ";
69 AsmWriterOperand TheOp = OpsToPrint.back().second;
70 OpsToPrint.pop_back();
71
72 // Check to see if any other operands are identical in this list, and if so,
73 // emit a case label for them.
74 for (unsigned i = OpsToPrint.size(); i != 0; --i)
75 if (OpsToPrint[i-1].second == TheOp) {
76 O << "\n case " << OpsToPrint[i-1].first << ": ";
77 OpsToPrint.erase(OpsToPrint.begin()+i-1);
78 }
79
80 // Finally, emit the code.
Chris Lattner692374c2006-07-18 17:18:03 +000081 O << TheOp.getCode();
Chris Lattner59a7f5c2005-01-22 20:31:17 +000082 O << "break;\n";
83}
84
Chris Lattner9ceb7c82005-01-22 18:38:13 +000085
86/// EmitInstructions - Emit the last instruction in the vector and any other
87/// instructions that are suitably similar to it.
88static void EmitInstructions(std::vector<AsmWriterInst> &Insts,
Daniel Dunbar38a22bf2009-07-03 00:10:29 +000089 raw_ostream &O) {
Chris Lattner9ceb7c82005-01-22 18:38:13 +000090 AsmWriterInst FirstInst = Insts.back();
91 Insts.pop_back();
92
93 std::vector<AsmWriterInst> SimilarInsts;
94 unsigned DifferingOperand = ~0;
95 for (unsigned i = Insts.size(); i != 0; --i) {
Chris Lattner92275bb2005-01-22 19:22:23 +000096 unsigned DiffOp = Insts[i-1].MatchesAllButOneOp(FirstInst);
97 if (DiffOp != ~1U) {
Chris Lattner9ceb7c82005-01-22 18:38:13 +000098 if (DifferingOperand == ~0U) // First match!
99 DifferingOperand = DiffOp;
100
101 // If this differs in the same operand as the rest of the instructions in
102 // this class, move it to the SimilarInsts list.
Chris Lattner92275bb2005-01-22 19:22:23 +0000103 if (DifferingOperand == DiffOp || DiffOp == ~0U) {
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000104 SimilarInsts.push_back(Insts[i-1]);
105 Insts.erase(Insts.begin()+i-1);
106 }
107 }
108 }
109
Chris Lattner017b93d2006-05-01 17:01:17 +0000110 O << " case " << FirstInst.CGI->Namespace << "::"
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000111 << FirstInst.CGI->TheDef->getName() << ":\n";
112 for (unsigned i = 0, e = SimilarInsts.size(); i != e; ++i)
Chris Lattner017b93d2006-05-01 17:01:17 +0000113 O << " case " << SimilarInsts[i].CGI->Namespace << "::"
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000114 << SimilarInsts[i].CGI->TheDef->getName() << ":\n";
115 for (unsigned i = 0, e = FirstInst.Operands.size(); i != e; ++i) {
116 if (i != DifferingOperand) {
117 // If the operand is the same for all instructions, just print it.
Chris Lattner692374c2006-07-18 17:18:03 +0000118 O << " " << FirstInst.Operands[i].getCode();
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000119 } else {
120 // If this is the operand that varies between all of the instructions,
121 // emit a switch for just this operand now.
122 O << " switch (MI->getOpcode()) {\n";
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000123 std::vector<std::pair<std::string, AsmWriterOperand> > OpsToPrint;
Chris Lattner017b93d2006-05-01 17:01:17 +0000124 OpsToPrint.push_back(std::make_pair(FirstInst.CGI->Namespace + "::" +
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000125 FirstInst.CGI->TheDef->getName(),
126 FirstInst.Operands[i]));
Misha Brukman650ba8e2005-04-22 00:00:37 +0000127
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000128 for (unsigned si = 0, e = SimilarInsts.size(); si != e; ++si) {
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000129 AsmWriterInst &AWI = SimilarInsts[si];
Chris Lattner017b93d2006-05-01 17:01:17 +0000130 OpsToPrint.push_back(std::make_pair(AWI.CGI->Namespace+"::"+
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000131 AWI.CGI->TheDef->getName(),
132 AWI.Operands[i]));
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000133 }
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000134 std::reverse(OpsToPrint.begin(), OpsToPrint.end());
135 while (!OpsToPrint.empty())
136 PrintCases(OpsToPrint, O);
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000137 O << " }";
138 }
139 O << "\n";
140 }
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000141 O << " break;\n";
142}
Chris Lattner0c23ba52005-01-22 17:32:42 +0000143
Chris Lattner692374c2006-07-18 17:18:03 +0000144void AsmWriterEmitter::
Jim Grosbacha5497342010-09-29 22:32:50 +0000145FindUniqueOperandCommands(std::vector<std::string> &UniqueOperandCommands,
Chris Lattneredee5252006-07-18 18:28:27 +0000146 std::vector<unsigned> &InstIdxs,
147 std::vector<unsigned> &InstOpsUsed) const {
Craig Topper4c6129a2014-02-05 07:56:49 +0000148 InstIdxs.assign(NumberedInstructions->size(), ~0U);
Jim Grosbacha5497342010-09-29 22:32:50 +0000149
Chris Lattner692374c2006-07-18 17:18:03 +0000150 // This vector parallels UniqueOperandCommands, keeping track of which
151 // instructions each case are used for. It is a comma separated string of
152 // enums.
153 std::vector<std::string> InstrsForCase;
154 InstrsForCase.resize(UniqueOperandCommands.size());
Chris Lattneredee5252006-07-18 18:28:27 +0000155 InstOpsUsed.assign(UniqueOperandCommands.size(), 0);
Jim Grosbacha5497342010-09-29 22:32:50 +0000156
Craig Topper4c6129a2014-02-05 07:56:49 +0000157 for (unsigned i = 0, e = NumberedInstructions->size(); i != e; ++i) {
Chris Lattner692374c2006-07-18 17:18:03 +0000158 const AsmWriterInst *Inst = getAsmWriterInstByID(i);
Craig Topper24064772014-04-15 07:20:03 +0000159 if (!Inst)
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000160 continue; // PHI, INLINEASM, CFI_INSTRUCTION, etc.
Jim Grosbacha5497342010-09-29 22:32:50 +0000161
Chris Lattner692374c2006-07-18 17:18:03 +0000162 std::string Command;
Chris Lattnercb0c8482006-07-18 17:56:07 +0000163 if (Inst->Operands.empty())
Chris Lattner692374c2006-07-18 17:18:03 +0000164 continue; // Instruction already done.
Chris Lattner9d250692006-07-18 17:50:22 +0000165
Chris Lattnercb0c8482006-07-18 17:56:07 +0000166 Command = " " + Inst->Operands[0].getCode() + "\n";
Chris Lattner9d250692006-07-18 17:50:22 +0000167
Chris Lattner692374c2006-07-18 17:18:03 +0000168 // Check to see if we already have 'Command' in UniqueOperandCommands.
169 // If not, add it.
170 bool FoundIt = false;
171 for (unsigned idx = 0, e = UniqueOperandCommands.size(); idx != e; ++idx)
172 if (UniqueOperandCommands[idx] == Command) {
173 InstIdxs[i] = idx;
174 InstrsForCase[idx] += ", ";
175 InstrsForCase[idx] += Inst->CGI->TheDef->getName();
176 FoundIt = true;
177 break;
178 }
179 if (!FoundIt) {
180 InstIdxs[i] = UniqueOperandCommands.size();
181 UniqueOperandCommands.push_back(Command);
182 InstrsForCase.push_back(Inst->CGI->TheDef->getName());
Chris Lattneredee5252006-07-18 18:28:27 +0000183
184 // This command matches one operand so far.
185 InstOpsUsed.push_back(1);
186 }
187 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000188
Chris Lattneredee5252006-07-18 18:28:27 +0000189 // For each entry of UniqueOperandCommands, there is a set of instructions
190 // that uses it. If the next command of all instructions in the set are
191 // identical, fold it into the command.
192 for (unsigned CommandIdx = 0, e = UniqueOperandCommands.size();
193 CommandIdx != e; ++CommandIdx) {
Jim Grosbacha5497342010-09-29 22:32:50 +0000194
Chris Lattneredee5252006-07-18 18:28:27 +0000195 for (unsigned Op = 1; ; ++Op) {
196 // Scan for the first instruction in the set.
197 std::vector<unsigned>::iterator NIT =
198 std::find(InstIdxs.begin(), InstIdxs.end(), CommandIdx);
199 if (NIT == InstIdxs.end()) break; // No commonality.
200
201 // If this instruction has no more operands, we isn't anything to merge
202 // into this command.
Jim Grosbacha5497342010-09-29 22:32:50 +0000203 const AsmWriterInst *FirstInst =
Chris Lattneredee5252006-07-18 18:28:27 +0000204 getAsmWriterInstByID(NIT-InstIdxs.begin());
205 if (!FirstInst || FirstInst->Operands.size() == Op)
206 break;
207
208 // Otherwise, scan to see if all of the other instructions in this command
209 // set share the operand.
210 bool AllSame = true;
David Greene5b4bc262009-07-29 20:10:24 +0000211
Chris Lattneredee5252006-07-18 18:28:27 +0000212 for (NIT = std::find(NIT+1, InstIdxs.end(), CommandIdx);
213 NIT != InstIdxs.end();
214 NIT = std::find(NIT+1, InstIdxs.end(), CommandIdx)) {
215 // Okay, found another instruction in this command set. If the operand
216 // matches, we're ok, otherwise bail out.
Jim Grosbacha5497342010-09-29 22:32:50 +0000217 const AsmWriterInst *OtherInst =
Chris Lattneredee5252006-07-18 18:28:27 +0000218 getAsmWriterInstByID(NIT-InstIdxs.begin());
David Greene5b4bc262009-07-29 20:10:24 +0000219
Chris Lattneredee5252006-07-18 18:28:27 +0000220 if (!OtherInst || OtherInst->Operands.size() == Op ||
221 OtherInst->Operands[Op] != FirstInst->Operands[Op]) {
222 AllSame = false;
223 break;
224 }
225 }
226 if (!AllSame) break;
Jim Grosbacha5497342010-09-29 22:32:50 +0000227
Chris Lattneredee5252006-07-18 18:28:27 +0000228 // Okay, everything in this command set has the same next operand. Add it
229 // to UniqueOperandCommands and remember that it was consumed.
230 std::string Command = " " + FirstInst->Operands[Op].getCode() + "\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000231
Chris Lattneredee5252006-07-18 18:28:27 +0000232 UniqueOperandCommands[CommandIdx] += Command;
233 InstOpsUsed[CommandIdx]++;
Chris Lattner692374c2006-07-18 17:18:03 +0000234 }
235 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000236
Chris Lattner692374c2006-07-18 17:18:03 +0000237 // Prepend some of the instructions each case is used for onto the case val.
238 for (unsigned i = 0, e = InstrsForCase.size(); i != e; ++i) {
239 std::string Instrs = InstrsForCase[i];
240 if (Instrs.size() > 70) {
241 Instrs.erase(Instrs.begin()+70, Instrs.end());
242 Instrs += "...";
243 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000244
Chris Lattner692374c2006-07-18 17:18:03 +0000245 if (!Instrs.empty())
Jim Grosbacha5497342010-09-29 22:32:50 +0000246 UniqueOperandCommands[i] = " // " + Instrs + "\n" +
Chris Lattner692374c2006-07-18 17:18:03 +0000247 UniqueOperandCommands[i];
248 }
249}
250
251
Daniel Dunbar04f049f2009-10-17 20:43:42 +0000252static void UnescapeString(std::string &Str) {
253 for (unsigned i = 0; i != Str.size(); ++i) {
254 if (Str[i] == '\\' && i != Str.size()-1) {
255 switch (Str[i+1]) {
256 default: continue; // Don't execute the code after the switch.
257 case 'a': Str[i] = '\a'; break;
258 case 'b': Str[i] = '\b'; break;
259 case 'e': Str[i] = 27; break;
260 case 'f': Str[i] = '\f'; break;
261 case 'n': Str[i] = '\n'; break;
262 case 'r': Str[i] = '\r'; break;
263 case 't': Str[i] = '\t'; break;
264 case 'v': Str[i] = '\v'; break;
265 case '"': Str[i] = '\"'; break;
266 case '\'': Str[i] = '\''; break;
267 case '\\': Str[i] = '\\'; break;
268 }
269 // Nuke the second character.
270 Str.erase(Str.begin()+i+1);
271 }
272 }
273}
274
Chris Lattner06c5eed2009-09-13 20:08:00 +0000275/// EmitPrintInstruction - Generate the code for the "printInstruction" method
Ahmed Bougachabd214002013-10-28 18:07:17 +0000276/// implementation. Destroys all instances of AsmWriterInst information, by
277/// clearing the Instructions vector.
Chris Lattner06c5eed2009-09-13 20:08:00 +0000278void AsmWriterEmitter::EmitPrintInstruction(raw_ostream &O) {
Chris Lattner6ffa5012004-08-14 22:50:53 +0000279 Record *AsmWriter = Target.getAsmWriter();
Chris Lattner72770f52004-10-03 20:19:02 +0000280 std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName");
Akira Hatanakab46d0232015-03-27 20:36:02 +0000281 unsigned PassSubtarget = AsmWriter->getValueAsInt("PassSubtarget");
Jim Grosbacha5497342010-09-29 22:32:50 +0000282
Chris Lattner1c4ae852004-08-01 05:59:33 +0000283 O <<
284 "/// printInstruction - This method is automatically generated by tablegen\n"
Chris Lattner06c5eed2009-09-13 20:08:00 +0000285 "/// from the instruction set description.\n"
Chris Lattnerb94284b2009-08-08 01:32:19 +0000286 "void " << Target.getName() << ClassName
Akira Hatanakab46d0232015-03-27 20:36:02 +0000287 << "::printInstruction(const MCInst *MI, "
288 << (PassSubtarget ? "const MCSubtargetInfo &STI, " : "")
289 << "raw_ostream &O) {\n";
Chris Lattner1c4ae852004-08-01 05:59:33 +0000290
Chris Lattnere32982c2006-07-14 22:59:11 +0000291 // Build an aggregate string, and build a table of offsets into it.
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000292 SequenceToOffsetTable<std::string> StringTable;
Jim Grosbacha5497342010-09-29 22:32:50 +0000293
Chris Lattner5d751b42006-09-27 16:44:09 +0000294 /// OpcodeInfo - This encodes the index of the string to use for the first
Chris Lattner1ac0eb72006-07-18 17:32:27 +0000295 /// chunk of the output as well as indices used for operand printing.
Manman Ren68cf9fc2012-09-13 17:43:46 +0000296 /// To reduce the number of unhandled cases, we expand the size from 32-bit
297 /// to 32+16 = 48-bit.
Craig Topper06cec4c2012-09-14 08:33:11 +0000298 std::vector<uint64_t> OpcodeInfo;
Jim Grosbacha5497342010-09-29 22:32:50 +0000299
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000300 // Add all strings to the string table upfront so it can generate an optimized
301 // representation.
Craig Topper4c6129a2014-02-05 07:56:49 +0000302 for (unsigned i = 0, e = NumberedInstructions->size(); i != e; ++i) {
303 AsmWriterInst *AWI = CGIAWIMap[NumberedInstructions->at(i)];
Craig Topper24064772014-04-15 07:20:03 +0000304 if (AWI &&
Jim Grosbachf4e67082012-04-18 18:56:33 +0000305 AWI->Operands[0].OperandType ==
306 AsmWriterOperand::isLiteralTextOperand &&
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000307 !AWI->Operands[0].Str.empty()) {
308 std::string Str = AWI->Operands[0].Str;
309 UnescapeString(Str);
310 StringTable.add(Str);
311 }
312 }
313
314 StringTable.layout();
315
Chris Lattner1ac0eb72006-07-18 17:32:27 +0000316 unsigned MaxStringIdx = 0;
Craig Topper4c6129a2014-02-05 07:56:49 +0000317 for (unsigned i = 0, e = NumberedInstructions->size(); i != e; ++i) {
318 AsmWriterInst *AWI = CGIAWIMap[NumberedInstructions->at(i)];
Chris Lattnere32982c2006-07-14 22:59:11 +0000319 unsigned Idx;
Craig Topper24064772014-04-15 07:20:03 +0000320 if (!AWI) {
Chris Lattnere32982c2006-07-14 22:59:11 +0000321 // Something not handled by the asmwriter printer.
Chris Lattnerb47ed612009-09-14 01:16:36 +0000322 Idx = ~0U;
Jim Grosbacha5497342010-09-29 22:32:50 +0000323 } else if (AWI->Operands[0].OperandType !=
Chris Lattner36504652006-07-19 01:39:06 +0000324 AsmWriterOperand::isLiteralTextOperand ||
325 AWI->Operands[0].Str.empty()) {
326 // Something handled by the asmwriter printer, but with no leading string.
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000327 Idx = StringTable.get("");
Chris Lattnere32982c2006-07-14 22:59:11 +0000328 } else {
Chris Lattnerb47ed612009-09-14 01:16:36 +0000329 std::string Str = AWI->Operands[0].Str;
330 UnescapeString(Str);
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000331 Idx = StringTable.get(Str);
Chris Lattnerb47ed612009-09-14 01:16:36 +0000332 MaxStringIdx = std::max(MaxStringIdx, Idx);
Jim Grosbacha5497342010-09-29 22:32:50 +0000333
Chris Lattnere32982c2006-07-14 22:59:11 +0000334 // Nuke the string from the operand list. It is now handled!
335 AWI->Operands.erase(AWI->Operands.begin());
Chris Lattner92275bb2005-01-22 19:22:23 +0000336 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000337
Chris Lattnerb47ed612009-09-14 01:16:36 +0000338 // Bias offset by one since we want 0 as a sentinel.
Craig Topper06cec4c2012-09-14 08:33:11 +0000339 OpcodeInfo.push_back(Idx+1);
Chris Lattner92275bb2005-01-22 19:22:23 +0000340 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000341
Chris Lattner1ac0eb72006-07-18 17:32:27 +0000342 // Figure out how many bits we used for the string index.
Chris Lattnerb47ed612009-09-14 01:16:36 +0000343 unsigned AsmStrBits = Log2_32_Ceil(MaxStringIdx+2);
Jim Grosbacha5497342010-09-29 22:32:50 +0000344
Chris Lattner692374c2006-07-18 17:18:03 +0000345 // To reduce code size, we compactify common instructions into a few bits
346 // in the opcode-indexed table.
Craig Topper06cec4c2012-09-14 08:33:11 +0000347 unsigned BitsLeft = 64-AsmStrBits;
Chris Lattner692374c2006-07-18 17:18:03 +0000348
Craig Topper1f387362014-11-25 20:11:25 +0000349 std::vector<std::vector<std::string>> TableDrivenOperandPrinters;
Jim Grosbacha5497342010-09-29 22:32:50 +0000350
Chris Lattnercb0c8482006-07-18 17:56:07 +0000351 while (1) {
Chris Lattner692374c2006-07-18 17:18:03 +0000352 std::vector<std::string> UniqueOperandCommands;
Chris Lattner692374c2006-07-18 17:18:03 +0000353 std::vector<unsigned> InstIdxs;
Chris Lattneredee5252006-07-18 18:28:27 +0000354 std::vector<unsigned> NumInstOpsHandled;
355 FindUniqueOperandCommands(UniqueOperandCommands, InstIdxs,
356 NumInstOpsHandled);
Jim Grosbacha5497342010-09-29 22:32:50 +0000357
Chris Lattner692374c2006-07-18 17:18:03 +0000358 // If we ran out of operands to print, we're done.
359 if (UniqueOperandCommands.empty()) break;
Jim Grosbacha5497342010-09-29 22:32:50 +0000360
Chris Lattner692374c2006-07-18 17:18:03 +0000361 // Compute the number of bits we need to represent these cases, this is
362 // ceil(log2(numentries)).
363 unsigned NumBits = Log2_32_Ceil(UniqueOperandCommands.size());
Jim Grosbacha5497342010-09-29 22:32:50 +0000364
Chris Lattner692374c2006-07-18 17:18:03 +0000365 // If we don't have enough bits for this operand, don't include it.
366 if (NumBits > BitsLeft) {
Chris Lattner34822f62009-08-23 04:44:11 +0000367 DEBUG(errs() << "Not enough bits to densely encode " << NumBits
368 << " more bits\n");
Chris Lattner692374c2006-07-18 17:18:03 +0000369 break;
370 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000371
Chris Lattner692374c2006-07-18 17:18:03 +0000372 // Otherwise, we can include this in the initial lookup table. Add it in.
Chris Lattner692374c2006-07-18 17:18:03 +0000373 for (unsigned i = 0, e = InstIdxs.size(); i != e; ++i)
Manman Ren68cf9fc2012-09-13 17:43:46 +0000374 if (InstIdxs[i] != ~0U) {
Craig Topper06cec4c2012-09-14 08:33:11 +0000375 OpcodeInfo[i] |= (uint64_t)InstIdxs[i] << (64-BitsLeft);
Manman Ren68cf9fc2012-09-13 17:43:46 +0000376 }
Craig Topper06cec4c2012-09-14 08:33:11 +0000377 BitsLeft -= NumBits;
Jim Grosbacha5497342010-09-29 22:32:50 +0000378
Chris Lattnercb0c8482006-07-18 17:56:07 +0000379 // Remove the info about this operand.
Craig Topper4c6129a2014-02-05 07:56:49 +0000380 for (unsigned i = 0, e = NumberedInstructions->size(); i != e; ++i) {
Chris Lattnercb0c8482006-07-18 17:56:07 +0000381 if (AsmWriterInst *Inst = getAsmWriterInstByID(i))
Chris Lattneredee5252006-07-18 18:28:27 +0000382 if (!Inst->Operands.empty()) {
383 unsigned NumOps = NumInstOpsHandled[InstIdxs[i]];
Chris Lattner6e172082006-07-18 19:06:01 +0000384 assert(NumOps <= Inst->Operands.size() &&
385 "Can't remove this many ops!");
Chris Lattneredee5252006-07-18 18:28:27 +0000386 Inst->Operands.erase(Inst->Operands.begin(),
387 Inst->Operands.begin()+NumOps);
388 }
Chris Lattnercb0c8482006-07-18 17:56:07 +0000389 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000390
Chris Lattnercb0c8482006-07-18 17:56:07 +0000391 // Remember the handlers for this set of operands.
Craig Topper1f387362014-11-25 20:11:25 +0000392 TableDrivenOperandPrinters.push_back(std::move(UniqueOperandCommands));
Chris Lattner692374c2006-07-18 17:18:03 +0000393 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000394
395
Craig Topper06cec4c2012-09-14 08:33:11 +0000396 // We always emit at least one 32-bit table. A second table is emitted if
397 // more bits are needed.
398 O<<" static const uint32_t OpInfo[] = {\n";
Craig Topper4c6129a2014-02-05 07:56:49 +0000399 for (unsigned i = 0, e = NumberedInstructions->size(); i != e; ++i) {
Craig Topper06cec4c2012-09-14 08:33:11 +0000400 O << " " << (OpcodeInfo[i] & 0xffffffff) << "U,\t// "
Craig Topper4c6129a2014-02-05 07:56:49 +0000401 << NumberedInstructions->at(i)->TheDef->getName() << "\n";
Chris Lattner692374c2006-07-18 17:18:03 +0000402 }
403 // Add a dummy entry so the array init doesn't end with a comma.
Chris Lattner1ac0eb72006-07-18 17:32:27 +0000404 O << " 0U\n";
Chris Lattnere32982c2006-07-14 22:59:11 +0000405 O << " };\n\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000406
Craig Topper06cec4c2012-09-14 08:33:11 +0000407 if (BitsLeft < 32) {
Manman Ren68cf9fc2012-09-13 17:43:46 +0000408 // Add a second OpInfo table only when it is necessary.
Craig Topper06cec4c2012-09-14 08:33:11 +0000409 // Adjust the type of the second table based on the number of bits needed.
410 O << " static const uint"
411 << ((BitsLeft < 16) ? "32" : (BitsLeft < 24) ? "16" : "8")
412 << "_t OpInfo2[] = {\n";
Craig Topper4c6129a2014-02-05 07:56:49 +0000413 for (unsigned i = 0, e = NumberedInstructions->size(); i != e; ++i) {
Craig Topper06cec4c2012-09-14 08:33:11 +0000414 O << " " << (OpcodeInfo[i] >> 32) << "U,\t// "
Craig Topper4c6129a2014-02-05 07:56:49 +0000415 << NumberedInstructions->at(i)->TheDef->getName() << "\n";
Manman Ren68cf9fc2012-09-13 17:43:46 +0000416 }
417 // Add a dummy entry so the array init doesn't end with a comma.
418 O << " 0U\n";
419 O << " };\n\n";
420 }
421
Chris Lattnere32982c2006-07-14 22:59:11 +0000422 // Emit the string itself.
Reid Kleckner132c40f2014-07-17 19:43:40 +0000423 O << " static const char AsmStrs[] = {\n";
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000424 StringTable.emit(O, printChar);
425 O << " };\n\n";
Chris Lattnere32982c2006-07-14 22:59:11 +0000426
Evan Cheng32e53472008-02-02 08:39:46 +0000427 O << " O << \"\\t\";\n\n";
428
Craig Topper06cec4c2012-09-14 08:33:11 +0000429 O << " // Emit the opcode for the instruction.\n";
430 if (BitsLeft < 32) {
431 // If we have two tables then we need to perform two lookups and combine
432 // the results into a single 64-bit value.
433 O << " uint64_t Bits1 = OpInfo[MI->getOpcode()];\n"
434 << " uint64_t Bits2 = OpInfo2[MI->getOpcode()];\n"
435 << " uint64_t Bits = (Bits2 << 32) | Bits1;\n";
436 } else {
437 // If only one table is used we just need to perform a single lookup.
438 O << " uint32_t Bits = OpInfo[MI->getOpcode()];\n";
439 }
Manman Ren68cf9fc2012-09-13 17:43:46 +0000440 O << " assert(Bits != 0 && \"Cannot print this instruction.\");\n"
Chris Lattnerb47ed612009-09-14 01:16:36 +0000441 << " O << AsmStrs+(Bits & " << (1 << AsmStrBits)-1 << ")-1;\n\n";
David Greenefdd25192009-08-05 21:00:52 +0000442
Chris Lattner692374c2006-07-18 17:18:03 +0000443 // Output the table driven operand information.
Craig Topper06cec4c2012-09-14 08:33:11 +0000444 BitsLeft = 64-AsmStrBits;
Chris Lattner692374c2006-07-18 17:18:03 +0000445 for (unsigned i = 0, e = TableDrivenOperandPrinters.size(); i != e; ++i) {
446 std::vector<std::string> &Commands = TableDrivenOperandPrinters[i];
447
448 // Compute the number of bits we need to represent these cases, this is
449 // ceil(log2(numentries)).
450 unsigned NumBits = Log2_32_Ceil(Commands.size());
451 assert(NumBits <= BitsLeft && "consistency error");
Jim Grosbacha5497342010-09-29 22:32:50 +0000452
Chris Lattner692374c2006-07-18 17:18:03 +0000453 // Emit code to extract this field from Bits.
Chris Lattner692374c2006-07-18 17:18:03 +0000454 O << "\n // Fragment " << i << " encoded into " << NumBits
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000455 << " bits for " << Commands.size() << " unique commands.\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000456
Chris Lattneredee5252006-07-18 18:28:27 +0000457 if (Commands.size() == 2) {
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000458 // Emit two possibilitys with if/else.
Craig Topper06cec4c2012-09-14 08:33:11 +0000459 O << " if ((Bits >> "
460 << (64-BitsLeft) << ") & "
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000461 << ((1 << NumBits)-1) << ") {\n"
462 << Commands[1]
463 << " } else {\n"
464 << Commands[0]
465 << " }\n\n";
Eric Christophera573d192010-09-18 18:50:27 +0000466 } else if (Commands.size() == 1) {
467 // Emit a single possibility.
468 O << Commands[0] << "\n\n";
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000469 } else {
Craig Topper06cec4c2012-09-14 08:33:11 +0000470 O << " switch ((Bits >> "
471 << (64-BitsLeft) << ") & "
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000472 << ((1 << NumBits)-1) << ") {\n"
Craig Toppera4ff6ae2014-11-24 14:09:52 +0000473 << " default: llvm_unreachable(\"Invalid command number.\");\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000474
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000475 // Print out all the cases.
476 for (unsigned i = 0, e = Commands.size(); i != e; ++i) {
477 O << " case " << i << ":\n";
478 O << Commands[i];
479 O << " break;\n";
480 }
481 O << " }\n\n";
Chris Lattner692374c2006-07-18 17:18:03 +0000482 }
Craig Topper06cec4c2012-09-14 08:33:11 +0000483 BitsLeft -= NumBits;
Chris Lattner692374c2006-07-18 17:18:03 +0000484 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000485
Chris Lattnercb0c8482006-07-18 17:56:07 +0000486 // Okay, delete instructions with no operand info left.
Chris Lattner692374c2006-07-18 17:18:03 +0000487 for (unsigned i = 0, e = Instructions.size(); i != e; ++i) {
488 // Entire instruction has been emitted?
489 AsmWriterInst &Inst = Instructions[i];
Chris Lattnercb0c8482006-07-18 17:56:07 +0000490 if (Inst.Operands.empty()) {
Chris Lattner692374c2006-07-18 17:18:03 +0000491 Instructions.erase(Instructions.begin()+i);
Chris Lattnercb0c8482006-07-18 17:56:07 +0000492 --i; --e;
Chris Lattner692374c2006-07-18 17:18:03 +0000493 }
494 }
495
Jim Grosbacha5497342010-09-29 22:32:50 +0000496
Chris Lattner692374c2006-07-18 17:18:03 +0000497 // Because this is a vector, we want to emit from the end. Reverse all of the
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000498 // elements in the vector.
499 std::reverse(Instructions.begin(), Instructions.end());
Jim Grosbacha5497342010-09-29 22:32:50 +0000500
501
Chris Lattnerbf1a7692009-09-18 18:10:19 +0000502 // Now that we've emitted all of the operand info that fit into 32 bits, emit
503 // information for those instructions that are left. This is a less dense
504 // encoding, but we expect the main 32-bit table to handle the majority of
505 // instructions.
Chris Lattner66e288b2006-07-18 17:38:46 +0000506 if (!Instructions.empty()) {
507 // Find the opcode # of inline asm.
508 O << " switch (MI->getOpcode()) {\n";
509 while (!Instructions.empty())
510 EmitInstructions(Instructions, O);
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000511
Chris Lattner66e288b2006-07-18 17:38:46 +0000512 O << " }\n";
Chris Lattnerb94284b2009-08-08 01:32:19 +0000513 O << " return;\n";
Chris Lattner66e288b2006-07-18 17:38:46 +0000514 }
David Greene5b4bc262009-07-29 20:10:24 +0000515
Chris Lattner6e172082006-07-18 19:06:01 +0000516 O << "}\n";
Chris Lattner1c4ae852004-08-01 05:59:33 +0000517}
Chris Lattner06c5eed2009-09-13 20:08:00 +0000518
Craig Topperba6d83e2014-11-24 02:08:35 +0000519static const char *getMinimalTypeForRange(uint64_t Range) {
520 assert(Range < 0xFFFFFFFFULL && "Enum too large");
521 if (Range > 0xFFFF)
522 return "uint32_t";
523 if (Range > 0xFF)
524 return "uint16_t";
525 return "uint8_t";
526}
527
Owen Andersona84be6c2011-06-27 21:06:21 +0000528static void
529emitRegisterNameString(raw_ostream &O, StringRef AltName,
David Blaikie9b613db2014-11-29 18:13:39 +0000530 const std::deque<CodeGenRegister> &Registers) {
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +0000531 SequenceToOffsetTable<std::string> StringTable;
532 SmallVector<std::string, 4> AsmNames(Registers.size());
David Blaikie9b613db2014-11-29 18:13:39 +0000533 unsigned i = 0;
534 for (const auto &Reg : Registers) {
535 std::string &AsmName = AsmNames[i++];
Owen Andersona84be6c2011-06-27 21:06:21 +0000536
Owen Andersona84be6c2011-06-27 21:06:21 +0000537 // "NoRegAltName" is special. We don't need to do a lookup for that,
538 // as it's just a reference to the default register name.
539 if (AltName == "" || AltName == "NoRegAltName") {
540 AsmName = Reg.TheDef->getValueAsString("AsmName");
541 if (AsmName.empty())
542 AsmName = Reg.getName();
543 } else {
544 // Make sure the register has an alternate name for this index.
545 std::vector<Record*> AltNameList =
546 Reg.TheDef->getValueAsListOfDefs("RegAltNameIndices");
547 unsigned Idx = 0, e;
548 for (e = AltNameList.size();
549 Idx < e && (AltNameList[Idx]->getName() != AltName);
550 ++Idx)
551 ;
552 // If the register has an alternate name for this index, use it.
553 // Otherwise, leave it empty as an error flag.
554 if (Idx < e) {
555 std::vector<std::string> AltNames =
556 Reg.TheDef->getValueAsListOfStrings("AltNames");
557 if (AltNames.size() <= Idx)
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000558 PrintFatalError(Reg.TheDef->getLoc(),
Benjamin Kramer48e7e852014-03-29 17:17:15 +0000559 "Register definition missing alt name for '" +
560 AltName + "'.");
Owen Andersona84be6c2011-06-27 21:06:21 +0000561 AsmName = AltNames[Idx];
562 }
563 }
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +0000564 StringTable.add(AsmName);
565 }
Owen Andersona84be6c2011-06-27 21:06:21 +0000566
Craig Topperf8f0a232012-09-15 01:22:42 +0000567 StringTable.layout();
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +0000568 O << " static const char AsmStrs" << AltName << "[] = {\n";
569 StringTable.emit(O, printChar);
570 O << " };\n\n";
571
Craig Topperba6d83e2014-11-24 02:08:35 +0000572 O << " static const " << getMinimalTypeForRange(StringTable.size()-1)
573 << " RegAsmOffset" << AltName << "[] = {";
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +0000574 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
Craig Topper7a2cea12012-04-02 00:47:39 +0000575 if ((i % 14) == 0)
576 O << "\n ";
577 O << StringTable.get(AsmNames[i]) << ", ";
Owen Andersona84be6c2011-06-27 21:06:21 +0000578 }
Craig Topper9c252eb2012-04-03 06:52:47 +0000579 O << "\n };\n"
Owen Andersona84be6c2011-06-27 21:06:21 +0000580 << "\n";
Owen Andersona84be6c2011-06-27 21:06:21 +0000581}
Chris Lattner06c5eed2009-09-13 20:08:00 +0000582
583void AsmWriterEmitter::EmitGetRegisterName(raw_ostream &O) {
Chris Lattner06c5eed2009-09-13 20:08:00 +0000584 Record *AsmWriter = Target.getAsmWriter();
585 std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName");
David Blaikie9b613db2014-11-29 18:13:39 +0000586 const auto &Registers = Target.getRegBank().getRegisters();
Owen Andersona84be6c2011-06-27 21:06:21 +0000587 std::vector<Record*> AltNameIndices = Target.getRegAltNameIndices();
588 bool hasAltNames = AltNameIndices.size() > 1;
Jim Grosbacha5497342010-09-29 22:32:50 +0000589
Chris Lattner06c5eed2009-09-13 20:08:00 +0000590 O <<
591 "\n\n/// getRegisterName - This method is automatically generated by tblgen\n"
592 "/// from the register set description. This returns the assembler name\n"
593 "/// for the specified register.\n"
Owen Andersona84be6c2011-06-27 21:06:21 +0000594 "const char *" << Target.getName() << ClassName << "::";
595 if (hasAltNames)
596 O << "\ngetRegisterName(unsigned RegNo, unsigned AltIdx) {\n";
597 else
598 O << "getRegisterName(unsigned RegNo) {\n";
599 O << " assert(RegNo && RegNo < " << (Registers.size()+1)
600 << " && \"Invalid register number!\");\n"
Chris Lattnera7e8ae42009-09-14 01:26:18 +0000601 << "\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000602
Owen Andersona84be6c2011-06-27 21:06:21 +0000603 if (hasAltNames) {
604 for (unsigned i = 0, e = AltNameIndices.size(); i < e; ++i)
605 emitRegisterNameString(O, AltNameIndices[i]->getName(), Registers);
606 } else
607 emitRegisterNameString(O, "", Registers);
Jim Grosbacha5497342010-09-29 22:32:50 +0000608
Owen Andersona84be6c2011-06-27 21:06:21 +0000609 if (hasAltNames) {
Craig Topperba6d83e2014-11-24 02:08:35 +0000610 O << " switch(AltIdx) {\n"
Craig Topperc4965bc2012-02-05 07:21:30 +0000611 << " default: llvm_unreachable(\"Invalid register alt name index!\");\n";
Owen Andersona84be6c2011-06-27 21:06:21 +0000612 for (unsigned i = 0, e = AltNameIndices.size(); i < e; ++i) {
Tim Northover4e55afe2014-03-29 16:59:27 +0000613 std::string Namespace = AltNameIndices[1]->getValueAsString("Namespace");
614 std::string AltName(AltNameIndices[i]->getName());
Craig Topperba6d83e2014-11-24 02:08:35 +0000615 O << " case " << Namespace << "::" << AltName << ":\n"
616 << " assert(*(AsmStrs" << AltName << "+RegAsmOffset"
617 << AltName << "[RegNo-1]) &&\n"
618 << " \"Invalid alt name index for register!\");\n"
619 << " return AsmStrs" << AltName << "+RegAsmOffset"
620 << AltName << "[RegNo-1];\n";
Owen Andersona84be6c2011-06-27 21:06:21 +0000621 }
Craig Topperba6d83e2014-11-24 02:08:35 +0000622 O << " }\n";
623 } else {
624 O << " assert (*(AsmStrs+RegAsmOffset[RegNo-1]) &&\n"
625 << " \"Invalid alt name index for register!\");\n"
626 << " return AsmStrs+RegAsmOffset[RegNo-1];\n";
Owen Andersona84be6c2011-06-27 21:06:21 +0000627 }
Craig Topperba6d83e2014-11-24 02:08:35 +0000628 O << "}\n";
Chris Lattner06c5eed2009-09-13 20:08:00 +0000629}
630
Bill Wendling7e5771d2011-03-21 08:31:53 +0000631namespace {
Bill Wendling5d3174c2011-03-21 08:40:31 +0000632// IAPrinter - Holds information about an InstAlias. Two InstAliases match if
633// they both have the same conditionals. In which case, we cannot print out the
634// alias for that pattern.
635class IAPrinter {
Bill Wendling5d3174c2011-03-21 08:40:31 +0000636 std::vector<std::string> Conds;
Tim Northoveree20caa2014-05-12 18:04:06 +0000637 std::map<StringRef, std::pair<int, int>> OpMap;
638 SmallVector<Record*, 4> ReqFeatures;
639
Bill Wendling5d3174c2011-03-21 08:40:31 +0000640 std::string Result;
641 std::string AsmString;
Bill Wendling5d3174c2011-03-21 08:40:31 +0000642public:
Tim Northoveree20caa2014-05-12 18:04:06 +0000643 IAPrinter(std::string R, std::string AS) : Result(R), AsmString(AS) {}
Bill Wendling5d3174c2011-03-21 08:40:31 +0000644
645 void addCond(const std::string &C) { Conds.push_back(C); }
Bill Wendling5d3174c2011-03-21 08:40:31 +0000646
Tim Northoveree20caa2014-05-12 18:04:06 +0000647 void addOperand(StringRef Op, int OpIdx, int PrintMethodIdx = -1) {
648 assert(OpIdx >= 0 && OpIdx < 0xFE && "Idx out of range");
Tim Northover0ee9e7e2014-05-13 09:37:41 +0000649 assert(PrintMethodIdx >= -1 && PrintMethodIdx < 0xFF &&
Jay Foadb3590512014-05-13 08:26:53 +0000650 "Idx out of range");
Tim Northoveree20caa2014-05-12 18:04:06 +0000651 OpMap[Op] = std::make_pair(OpIdx, PrintMethodIdx);
Benjamin Kramer17c17bc2013-09-11 15:42:16 +0000652 }
Tim Northoveree20caa2014-05-12 18:04:06 +0000653
Bill Wendling5d3174c2011-03-21 08:40:31 +0000654 bool isOpMapped(StringRef Op) { return OpMap.find(Op) != OpMap.end(); }
Tim Northoveree20caa2014-05-12 18:04:06 +0000655 int getOpIndex(StringRef Op) { return OpMap[Op].first; }
656 std::pair<int, int> &getOpData(StringRef Op) { return OpMap[Op]; }
Bill Wendling5d3174c2011-03-21 08:40:31 +0000657
Tim Northoverd8d65a62014-05-15 11:16:32 +0000658 std::pair<StringRef, StringRef::iterator> parseName(StringRef::iterator Start,
659 StringRef::iterator End) {
660 StringRef::iterator I = Start;
Evgeny Astigeevichb42003d2014-12-16 18:16:17 +0000661 StringRef::iterator Next;
Tim Northoverd8d65a62014-05-15 11:16:32 +0000662 if (*I == '{') {
663 // ${some_name}
664 Start = ++I;
665 while (I != End && *I != '}')
666 ++I;
Evgeny Astigeevichb42003d2014-12-16 18:16:17 +0000667 Next = I;
668 // eat the final '}'
669 if (Next != End)
670 ++Next;
Tim Northoverd8d65a62014-05-15 11:16:32 +0000671 } else {
672 // $name, just eat the usual suspects.
673 while (I != End &&
674 ((*I >= 'a' && *I <= 'z') || (*I >= 'A' && *I <= 'Z') ||
675 (*I >= '0' && *I <= '9') || *I == '_'))
676 ++I;
Evgeny Astigeevichb42003d2014-12-16 18:16:17 +0000677 Next = I;
Tim Northoverd8d65a62014-05-15 11:16:32 +0000678 }
679
Evgeny Astigeevichb42003d2014-12-16 18:16:17 +0000680 return std::make_pair(StringRef(Start, I - Start), Next);
Tim Northoverd8d65a62014-05-15 11:16:32 +0000681 }
682
Evan Cheng4d806e22011-07-06 02:02:33 +0000683 void print(raw_ostream &O) {
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000684 if (Conds.empty() && ReqFeatures.empty()) {
685 O.indent(6) << "return true;\n";
Evan Cheng4d806e22011-07-06 02:02:33 +0000686 return;
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000687 }
Bill Wendling7e570b52011-03-21 08:59:17 +0000688
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000689 O << "if (";
Bill Wendling5d3174c2011-03-21 08:40:31 +0000690
691 for (std::vector<std::string>::iterator
692 I = Conds.begin(), E = Conds.end(); I != E; ++I) {
693 if (I != Conds.begin()) {
694 O << " &&\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000695 O.indent(8);
Bill Wendling5d3174c2011-03-21 08:40:31 +0000696 }
Bill Wendling7e570b52011-03-21 08:59:17 +0000697
Bill Wendling5d3174c2011-03-21 08:40:31 +0000698 O << *I;
699 }
700
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000701 O << ") {\n";
702 O.indent(6) << "// " << Result << "\n";
Bill Wendling5d3174c2011-03-21 08:40:31 +0000703
Benjamin Kramer17c17bc2013-09-11 15:42:16 +0000704 // Directly mangle mapped operands into the string. Each operand is
705 // identified by a '$' sign followed by a byte identifying the number of the
706 // operand. We add one to the index to avoid zero bytes.
Tim Northoverd8d65a62014-05-15 11:16:32 +0000707 StringRef ASM(AsmString);
708 SmallString<128> OutString;
709 raw_svector_ostream OS(OutString);
710 for (StringRef::iterator I = ASM.begin(), E = ASM.end(); I != E;) {
711 OS << *I;
712 if (*I == '$') {
713 StringRef Name;
714 std::tie(Name, I) = parseName(++I, E);
715 assert(isOpMapped(Name) && "Unmapped operand!");
Tim Northoveree20caa2014-05-12 18:04:06 +0000716
Tim Northoverd8d65a62014-05-15 11:16:32 +0000717 int OpIndex, PrintIndex;
718 std::tie(OpIndex, PrintIndex) = getOpData(Name);
719 if (PrintIndex == -1) {
720 // Can use the default printOperand route.
721 OS << format("\\x%02X", (unsigned char)OpIndex + 1);
722 } else
723 // 3 bytes if a PrintMethod is needed: 0xFF, the MCInst operand
724 // number, and which of our pre-detected Methods to call.
725 OS << format("\\xFF\\x%02X\\x%02X", OpIndex + 1, PrintIndex + 1);
726 } else {
727 ++I;
Benjamin Kramer17c17bc2013-09-11 15:42:16 +0000728 }
729 }
Tim Northoverd8d65a62014-05-15 11:16:32 +0000730 OS.flush();
Benjamin Kramer17c17bc2013-09-11 15:42:16 +0000731
732 // Emit the string.
Yaron Keren09fb7c62015-03-10 07:33:23 +0000733 O.indent(6) << "AsmString = \"" << OutString << "\";\n";
Bill Wendling5d3174c2011-03-21 08:40:31 +0000734
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000735 O.indent(6) << "break;\n";
736 O.indent(4) << '}';
Bill Wendling5d3174c2011-03-21 08:40:31 +0000737 }
738
739 bool operator==(const IAPrinter &RHS) {
740 if (Conds.size() != RHS.Conds.size())
741 return false;
742
743 unsigned Idx = 0;
744 for (std::vector<std::string>::iterator
745 I = Conds.begin(), E = Conds.end(); I != E; ++I)
746 if (*I != RHS.Conds[Idx++])
747 return false;
748
749 return true;
750 }
Bill Wendling5d3174c2011-03-21 08:40:31 +0000751};
752
Bill Wendling7e5771d2011-03-21 08:31:53 +0000753} // end anonymous namespace
754
Tim Northover5896b062014-05-16 09:42:04 +0000755static unsigned CountNumOperands(StringRef AsmString, unsigned Variant) {
756 std::string FlatAsmString =
757 CodeGenInstruction::FlattenAsmStringVariants(AsmString, Variant);
758 AsmString = FlatAsmString;
Bill Wendlinge7124492011-06-14 03:17:20 +0000759
Tim Northover5896b062014-05-16 09:42:04 +0000760 return AsmString.count(' ') + AsmString.count('\t');
Bill Wendling36c0c6d2011-06-15 04:31:19 +0000761}
Bill Wendlinge7124492011-06-14 03:17:20 +0000762
Tim Northover9a24f882014-05-20 09:17:16 +0000763namespace {
764struct AliasPriorityComparator {
765 typedef std::pair<CodeGenInstAlias *, int> ValueType;
766 bool operator()(const ValueType &LHS, const ValueType &RHS) {
767 if (LHS.second == RHS.second) {
768 // We don't actually care about the order, but for consistency it
769 // shouldn't depend on pointer comparisons.
770 return LHS.first->TheDef->getName() < RHS.first->TheDef->getName();
771 }
772
773 // Aliases with larger priorities should be considered first.
774 return LHS.second > RHS.second;
775 }
776};
777}
778
779
Bill Wendling7e5771d2011-03-21 08:31:53 +0000780void AsmWriterEmitter::EmitPrintAliasInstruction(raw_ostream &O) {
Bill Wendling7e5771d2011-03-21 08:31:53 +0000781 Record *AsmWriter = Target.getAsmWriter();
782
783 O << "\n#ifdef PRINT_ALIAS_INSTR\n";
784 O << "#undef PRINT_ALIAS_INSTR\n\n";
785
Tim Northoveree20caa2014-05-12 18:04:06 +0000786 //////////////////////////////
787 // Gather information about aliases we need to print
788 //////////////////////////////
789
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000790 // Emit the method that prints the alias instruction.
791 std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName");
Tim Northover9a24f882014-05-20 09:17:16 +0000792 unsigned Variant = AsmWriter->getValueAsInt("Variant");
Akira Hatanakab46d0232015-03-27 20:36:02 +0000793 unsigned PassSubtarget = AsmWriter->getValueAsInt("PassSubtarget");
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000794
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000795 std::vector<Record*> AllInstAliases =
796 Records.getAllDerivedDefinitions("InstAlias");
797
798 // Create a map from the qualified name to a list of potential matches.
Tim Northover9a24f882014-05-20 09:17:16 +0000799 typedef std::set<std::pair<CodeGenInstAlias*, int>, AliasPriorityComparator>
800 AliasWithPriority;
801 std::map<std::string, AliasWithPriority> AliasMap;
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000802 for (std::vector<Record*>::iterator
803 I = AllInstAliases.begin(), E = AllInstAliases.end(); I != E; ++I) {
Tim Northoverd8d65a62014-05-15 11:16:32 +0000804 CodeGenInstAlias *Alias = new CodeGenInstAlias(*I, Variant, Target);
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000805 const Record *R = *I;
Tim Northover9a24f882014-05-20 09:17:16 +0000806 int Priority = R->getValueAsInt("EmitPriority");
807 if (Priority < 1)
808 continue; // Aliases with priority 0 are never emitted.
809
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000810 const DagInit *DI = R->getValueAsDag("ResultInst");
Sean Silva88eb8dd2012-10-10 20:24:47 +0000811 const DefInit *Op = cast<DefInit>(DI->getOperator());
Tim Northover9a24f882014-05-20 09:17:16 +0000812 AliasMap[getQualifiedName(Op->getDef())].insert(std::make_pair(Alias,
813 Priority));
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000814 }
815
Bill Wendling7e570b52011-03-21 08:59:17 +0000816 // A map of which conditions need to be met for each instruction operand
817 // before it can be matched to the mnemonic.
Jim Grosbachefe653f2012-04-18 20:24:49 +0000818 std::map<std::string, std::vector<IAPrinter*> > IAPrinterMap;
Bill Wendling7e570b52011-03-21 08:59:17 +0000819
Artyom Skrobov6c8682e2014-06-10 13:11:35 +0000820 // A list of MCOperandPredicates for all operands in use, and the reverse map
821 std::vector<const Record*> MCOpPredicates;
822 DenseMap<const Record*, unsigned> MCOpPredicateMap;
823
Tim Northover9a24f882014-05-20 09:17:16 +0000824 for (auto &Aliases : AliasMap) {
825 for (auto &Alias : Aliases.second) {
826 const CodeGenInstAlias *CGA = Alias.first;
Bill Wendlinge7124492011-06-14 03:17:20 +0000827 unsigned LastOpNo = CGA->ResultInstOperandIndex.size();
Bill Wendling36c0c6d2011-06-15 04:31:19 +0000828 unsigned NumResultOps =
Tim Northover5896b062014-05-16 09:42:04 +0000829 CountNumOperands(CGA->ResultInst->AsmString, Variant);
Bill Wendlinge7124492011-06-14 03:17:20 +0000830
831 // Don't emit the alias if it has more operands than what it's aliasing.
Tim Northover5896b062014-05-16 09:42:04 +0000832 if (NumResultOps < CountNumOperands(CGA->AsmString, Variant))
Bill Wendlinge7124492011-06-14 03:17:20 +0000833 continue;
834
Evan Cheng4d806e22011-07-06 02:02:33 +0000835 IAPrinter *IAP = new IAPrinter(CGA->Result->getAsString(),
Bill Wendling7e570b52011-03-21 08:59:17 +0000836 CGA->AsmString);
Bill Wendling7e570b52011-03-21 08:59:17 +0000837
Tim Northover60091cf2014-05-15 13:36:01 +0000838 unsigned NumMIOps = 0;
839 for (auto &Operand : CGA->ResultOperands)
840 NumMIOps += Operand.getMINumOperands();
841
Bill Wendling7e570b52011-03-21 08:59:17 +0000842 std::string Cond;
Tim Northover60091cf2014-05-15 13:36:01 +0000843 Cond = std::string("MI->getNumOperands() == ") + llvm::utostr(NumMIOps);
Bill Wendling7e570b52011-03-21 08:59:17 +0000844 IAP->addCond(Cond);
845
Bill Wendling7e570b52011-03-21 08:59:17 +0000846 bool CantHandle = false;
847
Tim Northover60091cf2014-05-15 13:36:01 +0000848 unsigned MIOpNum = 0;
Bill Wendling7e570b52011-03-21 08:59:17 +0000849 for (unsigned i = 0, e = LastOpNo; i != e; ++i) {
Artyom Skrobovaf3c20f2014-06-10 12:47:23 +0000850 std::string Op = "MI->getOperand(" + llvm::utostr(MIOpNum) + ")";
851
Bill Wendling7e570b52011-03-21 08:59:17 +0000852 const CodeGenInstAlias::ResultOperand &RO = CGA->ResultOperands[i];
853
854 switch (RO.Kind) {
Bill Wendling7e570b52011-03-21 08:59:17 +0000855 case CodeGenInstAlias::ResultOperand::K_Record: {
856 const Record *Rec = RO.getRecord();
857 StringRef ROName = RO.getName();
Tim Northoveree20caa2014-05-12 18:04:06 +0000858 int PrintMethodIdx = -1;
Bill Wendling7e570b52011-03-21 08:59:17 +0000859
Tim Northoveree20caa2014-05-12 18:04:06 +0000860 // These two may have a PrintMethod, which we want to record (if it's
861 // the first time we've seen it) and provide an index for the aliasing
862 // code to use.
863 if (Rec->isSubClassOf("RegisterOperand") ||
864 Rec->isSubClassOf("Operand")) {
865 std::string PrintMethod = Rec->getValueAsString("PrintMethod");
866 if (PrintMethod != "" && PrintMethod != "printOperand") {
867 PrintMethodIdx = std::find(PrintMethods.begin(),
868 PrintMethods.end(), PrintMethod) -
869 PrintMethods.begin();
870 if (static_cast<unsigned>(PrintMethodIdx) == PrintMethods.size())
871 PrintMethods.push_back(PrintMethod);
872 }
873 }
Owen Andersona84be6c2011-06-27 21:06:21 +0000874
875 if (Rec->isSubClassOf("RegisterOperand"))
876 Rec = Rec->getValueAsDef("RegClass");
Bill Wendling7e570b52011-03-21 08:59:17 +0000877 if (Rec->isSubClassOf("RegisterClass")) {
Artyom Skrobovaf3c20f2014-06-10 12:47:23 +0000878 IAP->addCond(Op + ".isReg()");
Bill Wendling7e570b52011-03-21 08:59:17 +0000879
880 if (!IAP->isOpMapped(ROName)) {
Tim Northover60091cf2014-05-15 13:36:01 +0000881 IAP->addOperand(ROName, MIOpNum, PrintMethodIdx);
Jack Carter9c1a0272013-02-05 08:32:10 +0000882 Record *R = CGA->ResultOperands[i].getRecord();
883 if (R->isSubClassOf("RegisterOperand"))
884 R = R->getValueAsDef("RegClass");
Benjamin Kramer682de392012-03-30 23:13:40 +0000885 Cond = std::string("MRI.getRegClass(") + Target.getName() + "::" +
Tim Northover60091cf2014-05-15 13:36:01 +0000886 R->getName() + "RegClassID)"
Artyom Skrobovaf3c20f2014-06-10 12:47:23 +0000887 ".contains(" + Op + ".getReg())";
Bill Wendling7e570b52011-03-21 08:59:17 +0000888 } else {
Artyom Skrobovaf3c20f2014-06-10 12:47:23 +0000889 Cond = Op + ".getReg() == MI->getOperand(" +
Bill Wendling7e570b52011-03-21 08:59:17 +0000890 llvm::utostr(IAP->getOpIndex(ROName)) + ").getReg()";
Bill Wendling7e570b52011-03-21 08:59:17 +0000891 }
892 } else {
Tim Northoveree20caa2014-05-12 18:04:06 +0000893 // Assume all printable operands are desired for now. This can be
Alp Tokerbeaca192014-05-15 01:52:21 +0000894 // overridden in the InstAlias instantiation if necessary.
Tim Northover60091cf2014-05-15 13:36:01 +0000895 IAP->addOperand(ROName, MIOpNum, PrintMethodIdx);
Bill Wendling7e570b52011-03-21 08:59:17 +0000896
Artyom Skrobov6c8682e2014-06-10 13:11:35 +0000897 // There might be an additional predicate on the MCOperand
898 unsigned Entry = MCOpPredicateMap[Rec];
899 if (!Entry) {
900 if (!Rec->isValueUnset("MCOperandPredicate")) {
901 MCOpPredicates.push_back(Rec);
902 Entry = MCOpPredicates.size();
903 MCOpPredicateMap[Rec] = Entry;
904 } else
905 break; // No conditions on this operand at all
906 }
907 Cond = Target.getName() + ClassName + "ValidateMCOperand(" +
908 Op + ", " + llvm::utostr(Entry) + ")";
909 }
910 // for all subcases of ResultOperand::K_Record:
911 IAP->addCond(Cond);
Bill Wendling7e570b52011-03-21 08:59:17 +0000912 break;
913 }
Tim Northoverab7689e2013-01-09 13:32:04 +0000914 case CodeGenInstAlias::ResultOperand::K_Imm: {
Tim Northoverab7689e2013-01-09 13:32:04 +0000915 // Just because the alias has an immediate result, doesn't mean the
916 // MCInst will. An MCExpr could be present, for example.
917 IAP->addCond(Op + ".isImm()");
918
919 Cond = Op + ".getImm() == "
920 + llvm::utostr(CGA->ResultOperands[i].getImm());
Bill Wendling7e570b52011-03-21 08:59:17 +0000921 IAP->addCond(Cond);
922 break;
Tim Northoverab7689e2013-01-09 13:32:04 +0000923 }
Bill Wendling7e570b52011-03-21 08:59:17 +0000924 case CodeGenInstAlias::ResultOperand::K_Reg:
Jim Grosbach29cdcda2011-11-15 01:46:57 +0000925 // If this is zero_reg, something's playing tricks we're not
926 // equipped to handle.
927 if (!CGA->ResultOperands[i].getRegister()) {
928 CantHandle = true;
929 break;
930 }
931
Artyom Skrobovaf3c20f2014-06-10 12:47:23 +0000932 Cond = Op + ".getReg() == " + Target.getName() +
Bill Wendling7e570b52011-03-21 08:59:17 +0000933 "::" + CGA->ResultOperands[i].getRegister()->getName();
934 IAP->addCond(Cond);
935 break;
936 }
937
938 if (!IAP) break;
Tim Northover60091cf2014-05-15 13:36:01 +0000939 MIOpNum += RO.getMINumOperands();
Bill Wendling7e570b52011-03-21 08:59:17 +0000940 }
941
942 if (CantHandle) continue;
Tim Northover9a24f882014-05-20 09:17:16 +0000943 IAPrinterMap[Aliases.first].push_back(IAP);
Bill Wendling7e570b52011-03-21 08:59:17 +0000944 }
945 }
946
Tim Northoveree20caa2014-05-12 18:04:06 +0000947 //////////////////////////////
948 // Write out the printAliasInstr function
949 //////////////////////////////
950
Bill Wendlingf5199de2011-05-23 00:18:33 +0000951 std::string Header;
952 raw_string_ostream HeaderO(Header);
953
954 HeaderO << "bool " << Target.getName() << ClassName
Bill Wendlinge7124492011-06-14 03:17:20 +0000955 << "::printAliasInstr(const MCInst"
Akira Hatanakab46d0232015-03-27 20:36:02 +0000956 << " *MI, " << (PassSubtarget ? "const MCSubtargetInfo &STI, " : "")
957 << "raw_ostream &OS) {\n";
Bill Wendling7e570b52011-03-21 08:59:17 +0000958
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000959 std::string Cases;
960 raw_string_ostream CasesO(Cases);
961
Jim Grosbachefe653f2012-04-18 20:24:49 +0000962 for (std::map<std::string, std::vector<IAPrinter*> >::iterator
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000963 I = IAPrinterMap.begin(), E = IAPrinterMap.end(); I != E; ++I) {
964 std::vector<IAPrinter*> &IAPs = I->second;
965 std::vector<IAPrinter*> UniqueIAPs;
966
967 for (std::vector<IAPrinter*>::iterator
968 II = IAPs.begin(), IE = IAPs.end(); II != IE; ++II) {
969 IAPrinter *LHS = *II;
970 bool IsDup = false;
971 for (std::vector<IAPrinter*>::iterator
972 III = IAPs.begin(), IIE = IAPs.end(); III != IIE; ++III) {
973 IAPrinter *RHS = *III;
974 if (LHS != RHS && *LHS == *RHS) {
975 IsDup = true;
976 break;
977 }
978 }
979
980 if (!IsDup) UniqueIAPs.push_back(LHS);
981 }
982
983 if (UniqueIAPs.empty()) continue;
984
Jim Grosbachefe653f2012-04-18 20:24:49 +0000985 CasesO.indent(2) << "case " << I->first << ":\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000986
987 for (std::vector<IAPrinter*>::iterator
988 II = UniqueIAPs.begin(), IE = UniqueIAPs.end(); II != IE; ++II) {
989 IAPrinter *IAP = *II;
990 CasesO.indent(4);
Evan Cheng4d806e22011-07-06 02:02:33 +0000991 IAP->print(CasesO);
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000992 CasesO << '\n';
993 }
994
Eric Christopher2e3fbaa2011-04-18 21:28:11 +0000995 CasesO.indent(4) << "return false;\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000996 }
997
Bill Wendlinge7124492011-06-14 03:17:20 +0000998 if (CasesO.str().empty()) {
Bill Wendlingf5199de2011-05-23 00:18:33 +0000999 O << HeaderO.str();
Eric Christopher2e3fbaa2011-04-18 21:28:11 +00001000 O << " return false;\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001001 O << "}\n\n";
1002 O << "#endif // PRINT_ALIAS_INSTR\n";
1003 return;
1004 }
1005
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00001006 if (!MCOpPredicates.empty())
Artyom Skrobov6c8682e2014-06-10 13:11:35 +00001007 O << "static bool " << Target.getName() << ClassName
1008 << "ValidateMCOperand(\n"
1009 << " const MCOperand &MCOp, unsigned PredicateIndex);\n";
1010
Bill Wendlingf5199de2011-05-23 00:18:33 +00001011 O << HeaderO.str();
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001012 O.indent(2) << "const char *AsmString;\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +00001013 O.indent(2) << "switch (MI->getOpcode()) {\n";
Eric Christopher2e3fbaa2011-04-18 21:28:11 +00001014 O.indent(2) << "default: return false;\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +00001015 O << CasesO.str();
1016 O.indent(2) << "}\n\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001017
1018 // Code that prints the alias, replacing the operands with the ones from the
1019 // MCInst.
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001020 O << " unsigned I = 0;\n";
Tim Northoverd8d65a62014-05-15 11:16:32 +00001021 O << " while (AsmString[I] != ' ' && AsmString[I] != '\t' &&\n";
1022 O << " AsmString[I] != '\\0')\n";
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001023 O << " ++I;\n";
1024 O << " OS << '\\t' << StringRef(AsmString, I);\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001025
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001026 O << " if (AsmString[I] != '\\0') {\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001027 O << " OS << '\\t';\n";
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001028 O << " do {\n";
1029 O << " if (AsmString[I] == '$') {\n";
1030 O << " ++I;\n";
Tim Northoveree20caa2014-05-12 18:04:06 +00001031 O << " if (AsmString[I] == (char)0xff) {\n";
1032 O << " ++I;\n";
1033 O << " int OpIdx = AsmString[I++] - 1;\n";
1034 O << " int PrintMethodIdx = AsmString[I++] - 1;\n";
Akira Hatanakab46d0232015-03-27 20:36:02 +00001035 O << " printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, ";
1036 O << (PassSubtarget ? "STI, " : "");
1037 O << "OS);\n";
Tim Northoveree20caa2014-05-12 18:04:06 +00001038 O << " } else\n";
Akira Hatanakab46d0232015-03-27 20:36:02 +00001039 O << " printOperand(MI, unsigned(AsmString[I++]) - 1, ";
1040 O << (PassSubtarget ? "STI, " : "");
1041 O << "OS);\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001042 O << " } else {\n";
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001043 O << " OS << AsmString[I++];\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001044 O << " }\n";
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001045 O << " } while (AsmString[I] != '\\0');\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001046 O << " }\n\n";
Jim Grosbachf4e67082012-04-18 18:56:33 +00001047
Eric Christopher2e3fbaa2011-04-18 21:28:11 +00001048 O << " return true;\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001049 O << "}\n\n";
1050
Tim Northoveree20caa2014-05-12 18:04:06 +00001051 //////////////////////////////
1052 // Write out the printCustomAliasOperand function
1053 //////////////////////////////
1054
1055 O << "void " << Target.getName() << ClassName << "::"
1056 << "printCustomAliasOperand(\n"
1057 << " const MCInst *MI, unsigned OpIdx,\n"
Akira Hatanakab46d0232015-03-27 20:36:02 +00001058 << " unsigned PrintMethodIdx,\n"
1059 << (PassSubtarget ? " const MCSubtargetInfo &STI,\n" : "")
1060 << " raw_ostream &OS) {\n";
Aaron Ballmane58a5702014-05-13 12:52:35 +00001061 if (PrintMethods.empty())
1062 O << " llvm_unreachable(\"Unknown PrintMethod kind\");\n";
1063 else {
1064 O << " switch (PrintMethodIdx) {\n"
1065 << " default:\n"
1066 << " llvm_unreachable(\"Unknown PrintMethod kind\");\n"
Tim Northoveree20caa2014-05-12 18:04:06 +00001067 << " break;\n";
Tim Northoveree20caa2014-05-12 18:04:06 +00001068
Aaron Ballmane58a5702014-05-13 12:52:35 +00001069 for (unsigned i = 0; i < PrintMethods.size(); ++i) {
1070 O << " case " << i << ":\n"
Akira Hatanakab46d0232015-03-27 20:36:02 +00001071 << " " << PrintMethods[i] << "(MI, OpIdx, "
1072 << (PassSubtarget ? "STI, " : "") << "OS);\n"
Aaron Ballmane58a5702014-05-13 12:52:35 +00001073 << " break;\n";
1074 }
1075 O << " }\n";
1076 }
1077 O << "}\n\n";
Tim Northoveree20caa2014-05-12 18:04:06 +00001078
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00001079 if (!MCOpPredicates.empty()) {
Artyom Skrobov6c8682e2014-06-10 13:11:35 +00001080 O << "static bool " << Target.getName() << ClassName
1081 << "ValidateMCOperand(\n"
1082 << " const MCOperand &MCOp, unsigned PredicateIndex) {\n"
1083 << " switch (PredicateIndex) {\n"
1084 << " default:\n"
1085 << " llvm_unreachable(\"Unknown MCOperandPredicate kind\");\n"
1086 << " break;\n";
1087
1088 for (unsigned i = 0; i < MCOpPredicates.size(); ++i) {
1089 Init *MCOpPred = MCOpPredicates[i]->getValueInit("MCOperandPredicate");
1090 if (StringInit *SI = dyn_cast<StringInit>(MCOpPred)) {
1091 O << " case " << i + 1 << ": {\n"
1092 << SI->getValue() << "\n"
1093 << " }\n";
1094 } else
1095 llvm_unreachable("Unexpected MCOperandPredicate field!");
1096 }
1097 O << " }\n"
1098 << "}\n\n";
1099 }
1100
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001101 O << "#endif // PRINT_ALIAS_INSTR\n";
1102}
Chris Lattner06c5eed2009-09-13 20:08:00 +00001103
Ahmed Bougachabd214002013-10-28 18:07:17 +00001104AsmWriterEmitter::AsmWriterEmitter(RecordKeeper &R) : Records(R), Target(R) {
1105 Record *AsmWriter = Target.getAsmWriter();
Craig Topper03ec8012014-11-25 20:11:31 +00001106 for (const CodeGenInstruction *I : Target.instructions())
1107 if (!I->AsmString.empty() && I->TheDef->getName() != "PHI")
Ahmed Bougachabd214002013-10-28 18:07:17 +00001108 Instructions.push_back(
Akira Hatanakab46d0232015-03-27 20:36:02 +00001109 AsmWriterInst(*I, AsmWriter->getValueAsInt("Variant"),
1110 AsmWriter->getValueAsInt("PassSubtarget")));
Ahmed Bougachabd214002013-10-28 18:07:17 +00001111
1112 // Get the instruction numbering.
Craig Topper4c6129a2014-02-05 07:56:49 +00001113 NumberedInstructions = &Target.getInstructionsByEnumValue();
Ahmed Bougachabd214002013-10-28 18:07:17 +00001114
1115 // Compute the CodeGenInstruction -> AsmWriterInst mapping. Note that not
1116 // all machine instructions are necessarily being printed, so there may be
1117 // target instructions not in this map.
1118 for (unsigned i = 0, e = Instructions.size(); i != e; ++i)
1119 CGIAWIMap.insert(std::make_pair(Instructions[i].CGI, &Instructions[i]));
1120}
1121
Chris Lattner06c5eed2009-09-13 20:08:00 +00001122void AsmWriterEmitter::run(raw_ostream &O) {
Chris Lattner06c5eed2009-09-13 20:08:00 +00001123 EmitPrintInstruction(O);
1124 EmitGetRegisterName(O);
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001125 EmitPrintAliasInstruction(O);
Chris Lattner06c5eed2009-09-13 20:08:00 +00001126}
1127
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +00001128
1129namespace llvm {
1130
1131void EmitAsmWriter(RecordKeeper &RK, raw_ostream &OS) {
1132 emitSourceFileHeader("Assembly Writer Source Fragment", OS);
1133 AsmWriterEmitter(RK).run(OS);
1134}
1135
1136} // End llvm namespace