blob: 7f4468c15edb3dc923c541de4aac656920a73b20 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUISELLOWERING_H
17#define AMDGPUISELLOWERING_H
18
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Tom Stellard75aadc22012-12-11 21:25:42 +000024class MachineRegisterInfo;
25
26class AMDGPUTargetLowering : public TargetLowering {
27private:
28 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
29 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
30
31protected:
32
33 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
34 /// MachineFunction.
35 ///
36 /// \returns a RegisterSDNode representing Reg.
Tom Stellard94593ee2013-06-03 17:40:18 +000037 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
38 const TargetRegisterClass *RC,
39 unsigned Reg, EVT VT) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000040 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
41 SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
43 bool isHWTrueValue(SDValue Op) const;
44 bool isHWFalseValue(SDValue Op) const;
45
Christian Konig2c8f6d52013-03-07 09:03:52 +000046 void AnalyzeFormalArguments(CCState &State,
47 const SmallVectorImpl<ISD::InputArg> &Ins) const;
48
Tom Stellard75aadc22012-12-11 21:25:42 +000049public:
50 AMDGPUTargetLowering(TargetMachine &TM);
51
Tom Stellard75aadc22012-12-11 21:25:42 +000052 virtual SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
53 bool isVarArg,
54 const SmallVectorImpl<ISD::OutputArg> &Outs,
55 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +000056 SDLoc DL, SelectionDAG &DAG) const;
Tom Stellard47d42012013-02-08 22:24:40 +000057 virtual SDValue LowerCall(CallLoweringInfo &CLI,
58 SmallVectorImpl<SDValue> &InVals) const {
59 CLI.Callee.dump();
60 llvm_unreachable("Undefined function");
61 }
Tom Stellard75aadc22012-12-11 21:25:42 +000062
63 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
64 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
65 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
66 SDValue LowerMinMax(SDValue Op, SelectionDAG &DAG) const;
67 virtual const char* getTargetNodeName(unsigned Opcode) const;
68
Christian Konigd910b7d2013-02-26 17:52:16 +000069 virtual SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const {
70 return N;
71 }
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073// Functions defined in AMDILISelLowering.cpp
74public:
75
76 /// \brief Determine which of the bits specified in \p Mask are known to be
77 /// either zero or one and return them in the \p KnownZero and \p KnownOne
78 /// bitsets.
79 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
80 APInt &KnownZero,
81 APInt &KnownOne,
82 const SelectionDAG &DAG,
83 unsigned Depth = 0) const;
84
85 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
86 const CallInst &I, unsigned Intrinsic) const;
87
88 /// We want to mark f32/f64 floating point values as legal.
89 bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
90
91 /// We don't want to shrink f64/f32 constants.
92 bool ShouldShrinkFPConstant(EVT VT) const;
93
94private:
95 void InitAMDILLowering();
96 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
97 SDValue LowerSREM8(SDValue Op, SelectionDAG &DAG) const;
98 SDValue LowerSREM16(SDValue Op, SelectionDAG &DAG) const;
99 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
100 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
101 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
102 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
103 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
104 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
105 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
106 EVT genIntType(uint32_t size = 32, uint32_t numEle = 1) const;
107 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
108 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
109};
110
111namespace AMDGPUISD {
112
113enum {
114 // AMDIL ISD Opcodes
115 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000116 CALL, // Function call based on a single integer
117 UMUL, // 32bit unsigned multiplication
118 DIV_INF, // Divide with infinity returned on zero divisor
119 RET_FLAG,
120 BRANCH_COND,
121 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000122 DWORDADDR,
123 FRACT,
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000124 COS_HW,
125 SIN_HW,
Tom Stellard75aadc22012-12-11 21:25:42 +0000126 FMAX,
127 SMAX,
128 UMAX,
129 FMIN,
130 SMIN,
131 UMIN,
132 URECIP,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000133 DOT4,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000134 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000135 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000136 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000137 REGISTER_LOAD,
138 REGISTER_STORE,
Tom Stellard75aadc22012-12-11 21:25:42 +0000139 LAST_AMDGPU_ISD_NUMBER
140};
141
142
143} // End namespace AMDGPUISD
144
Tom Stellard75aadc22012-12-11 21:25:42 +0000145} // End namespace llvm
146
147#endif // AMDGPUISELLOWERING_H