blob: 9372993dd4406bba74f8711b6f2964a37b21bd40 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellard75aadc22012-12-11 21:25:42 +000025def isSI : Predicate<"Subtarget.device()"
26 "->getGeneration() == AMDGPUDeviceInfo::HD7XXX">;
27
28let Predicates = [isSI] in {
29
30let neverHasSideEffects = 1 in {
31def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
32def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
33def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
34def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
35def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
36def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
37def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
38def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
39def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
40def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
41} // End neverHasSideEffects = 1
42////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
43////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
44////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
45////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
46////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
47////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
48////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
49////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
50//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
51//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
52def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
53//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
54//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
55//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
56////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
57////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
58////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
59////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
60def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
61def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
62def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
63def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
64
65let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
66
67def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
68def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
69def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
70def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
71def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
72def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
73def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
74def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
75
76} // End hasSideEffects = 1
77
78def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
79def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
80def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
81def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
82def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
83def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
84//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
85def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
86def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
87def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
88def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
89def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
90
91/*
92This instruction is disabled for now until we can figure out how to teach
93the instruction selector to correctly use the S_CMP* vs V_CMP*
94instructions.
95
96When this instruction is enabled the code generator sometimes produces this
97invalid sequence:
98
99SCC = S_CMPK_EQ_I32 SGPR0, imm
100VCC = COPY SCC
101VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
102
103def S_CMPK_EQ_I32 : SOPK <
104 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
105 "S_CMPK_EQ_I32",
106 [(set SCCReg:$dst, (setcc SReg_32:$src0, imm:$src1, SETEQ))]
107>;
108*/
109
110def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
111def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
112def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
113def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
114def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
115def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
116def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
117def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
118def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
119def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
120def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
121def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
122def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
123//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
124def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
125def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
126def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
127//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
128//def EXP : EXP_ <0x00000000, "EXP", []>;
129
130defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32", []>;
131defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", []>;
132def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000133 (i1 (setcc (f32 VSrc_32:$src0), VReg_32:$src1, COND_LT)),
134 (V_CMP_LT_F32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000135>;
136defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", []>;
137def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000138 (i1 (setcc (f32 VSrc_32:$src0), VReg_32:$src1, COND_EQ)),
139 (V_CMP_EQ_F32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000140>;
141defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", []>;
142def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000143 (i1 (setcc (f32 VSrc_32:$src0), VReg_32:$src1, COND_LE)),
144 (V_CMP_LE_F32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000145>;
146defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", []>;
147def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000148 (i1 (setcc (f32 VSrc_32:$src0), VReg_32:$src1, COND_GT)),
149 (V_CMP_GT_F32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000150>;
151defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", []>;
152def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000153 (i1 (setcc (f32 VSrc_32:$src0), VReg_32:$src1, COND_NE)),
154 (V_CMP_LG_F32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000155>;
156defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", []>;
157def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000158 (i1 (setcc (f32 VSrc_32:$src0), VReg_32:$src1, COND_GE)),
159 (V_CMP_GE_F32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000160>;
161defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", []>;
162defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", []>;
163defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32", []>;
164defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32", []>;
165defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32", []>;
166defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32", []>;
167defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", []>;
168def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000169 (i1 (setcc (f32 VSrc_32:$src0), VReg_32:$src1, COND_NE)),
170 (V_CMP_NEQ_F32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000171>;
172defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32", []>;
173defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32", []>;
174
175//Side effect is writing to EXEC
176let hasSideEffects = 1 in {
177
178defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32", []>;
179defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32", []>;
180defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32", []>;
181defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32", []>;
182defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32", []>;
183defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32", []>;
184defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32", []>;
185defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32", []>;
186defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32", []>;
187defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32", []>;
188defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32", []>;
189defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32", []>;
190defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32", []>;
191defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32", []>;
192defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32", []>;
193defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32", []>;
194
195} // End hasSideEffects = 1
196
197defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64", []>;
198defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", []>;
199defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", []>;
200defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", []>;
201defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", []>;
202defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64", []>;
203defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", []>;
204defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", []>;
205defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", []>;
206defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64", []>;
207defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64", []>;
208defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64", []>;
209defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64", []>;
210defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", []>;
211defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64", []>;
212defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64", []>;
213
214//Side effect is writing to EXEC
215let hasSideEffects = 1 in {
216
217defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64", []>;
218defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64", []>;
219defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64", []>;
220defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64", []>;
221defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64", []>;
222defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64", []>;
223defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64", []>;
224defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64", []>;
225defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64", []>;
226defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64", []>;
227defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64", []>;
228defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64", []>;
229defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64", []>;
230defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64", []>;
231defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64", []>;
232defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64", []>;
233
234} // End hasSideEffects = 1
235
236defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32", []>;
237defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32", []>;
238defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32", []>;
239defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32", []>;
240defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32", []>;
241defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32", []>;
242defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32", []>;
243defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32", []>;
244defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32", []>;
245defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32", []>;
246defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32", []>;
247defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32", []>;
248defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32", []>;
249defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32", []>;
250defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32", []>;
251defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32", []>;
252defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32", []>;
253defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32", []>;
254defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32", []>;
255defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32", []>;
256defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32", []>;
257defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32", []>;
258defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32", []>;
259defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32", []>;
260defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32", []>;
261defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32", []>;
262defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32", []>;
263defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32", []>;
264defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32", []>;
265defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32", []>;
266defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32", []>;
267defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32", []>;
268defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64", []>;
269defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64", []>;
270defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64", []>;
271defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64", []>;
272defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64", []>;
273defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64", []>;
274defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64", []>;
275defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64", []>;
276defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64", []>;
277defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64", []>;
278defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64", []>;
279defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64", []>;
280defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64", []>;
281defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64", []>;
282defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64", []>;
283defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64", []>;
284defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64", []>;
285defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64", []>;
286defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64", []>;
287defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64", []>;
288defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64", []>;
289defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64", []>;
290defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64", []>;
291defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64", []>;
292defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64", []>;
293defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64", []>;
294defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64", []>;
295defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64", []>;
296defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64", []>;
297defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64", []>;
298defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64", []>;
299defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64", []>;
300defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32", []>;
301defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", []>;
302def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000303 (i1 (setcc (i32 VSrc_32:$src0), VReg_32:$src1, COND_LT)),
304 (V_CMP_LT_I32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000305>;
306defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", []>;
307def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000308 (i1 (setcc (i32 VSrc_32:$src0), VReg_32:$src1, COND_EQ)),
309 (V_CMP_EQ_I32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000310>;
311defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", []>;
312def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000313 (i1 (setcc (i32 VSrc_32:$src0), VReg_32:$src1, COND_LE)),
314 (V_CMP_LE_I32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000315>;
316defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", []>;
317def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000318 (i1 (setcc (i32 VSrc_32:$src0), VReg_32:$src1, COND_GT)),
319 (V_CMP_GT_I32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000320>;
321defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", []>;
322def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000323 (i1 (setcc (i32 VSrc_32:$src0), VReg_32:$src1, COND_NE)),
324 (V_CMP_NE_I32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000325>;
326defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", []>;
327def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000328 (i1 (setcc (i32 VSrc_32:$src0), VReg_32:$src1, COND_GE)),
329 (V_CMP_GE_I32_e64 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000330>;
331defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32", []>;
332
333let hasSideEffects = 1 in {
334
335defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32", []>;
336defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32", []>;
337defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32", []>;
338defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32", []>;
339defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32", []>;
340defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32", []>;
341defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32", []>;
342defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32", []>;
343
344} // End hasSideEffects
345
346defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64", []>;
347defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", []>;
348defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", []>;
349defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", []>;
350defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", []>;
351defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", []>;
352defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", []>;
353defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64", []>;
354
355let hasSideEffects = 1 in {
356
357defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64", []>;
358defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64", []>;
359defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64", []>;
360defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64", []>;
361defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64", []>;
362defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64", []>;
363defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64", []>;
364defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64", []>;
365
366} // End hasSideEffects
367
368defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32", []>;
369defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", []>;
370defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", []>;
371defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", []>;
372defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", []>;
373defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", []>;
374defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", []>;
375defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32", []>;
376
377let hasSideEffects = 1 in {
378
379defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32", []>;
380defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32", []>;
381defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32", []>;
382defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32", []>;
383defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32", []>;
384defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32", []>;
385defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32", []>;
386defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32", []>;
387
388} // End hasSideEffects
389
390defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64", []>;
391defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", []>;
392defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", []>;
393defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", []>;
394defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", []>;
395defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", []>;
396defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", []>;
397defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64", []>;
398defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64", []>;
399defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64", []>;
400defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64", []>;
401defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64", []>;
402defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64", []>;
403defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64", []>;
404defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64", []>;
405defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64", []>;
406defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32", []>;
407defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32", []>;
408defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64", []>;
409defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64", []>;
410//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
411//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
412//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
413def BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
414//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
415//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
416//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
417//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
418//def BUFFER_LOAD_UBYTE : MUBUF_ <0x00000008, "BUFFER_LOAD_UBYTE", []>;
419//def BUFFER_LOAD_SBYTE : MUBUF_ <0x00000009, "BUFFER_LOAD_SBYTE", []>;
420//def BUFFER_LOAD_USHORT : MUBUF_ <0x0000000a, "BUFFER_LOAD_USHORT", []>;
421//def BUFFER_LOAD_SSHORT : MUBUF_ <0x0000000b, "BUFFER_LOAD_SSHORT", []>;
422//def BUFFER_LOAD_DWORD : MUBUF_ <0x0000000c, "BUFFER_LOAD_DWORD", []>;
423//def BUFFER_LOAD_DWORDX2 : MUBUF_DWORDX2 <0x0000000d, "BUFFER_LOAD_DWORDX2", []>;
424//def BUFFER_LOAD_DWORDX4 : MUBUF_DWORDX4 <0x0000000e, "BUFFER_LOAD_DWORDX4", []>;
425//def BUFFER_STORE_BYTE : MUBUF_ <0x00000018, "BUFFER_STORE_BYTE", []>;
426//def BUFFER_STORE_SHORT : MUBUF_ <0x0000001a, "BUFFER_STORE_SHORT", []>;
427//def BUFFER_STORE_DWORD : MUBUF_ <0x0000001c, "BUFFER_STORE_DWORD", []>;
428//def BUFFER_STORE_DWORDX2 : MUBUF_DWORDX2 <0x0000001d, "BUFFER_STORE_DWORDX2", []>;
429//def BUFFER_STORE_DWORDX4 : MUBUF_DWORDX4 <0x0000001e, "BUFFER_STORE_DWORDX4", []>;
430//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
431//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
432//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
433//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
434//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
435//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
436//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
437//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
438//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
439//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
440//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
441//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
442//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
443//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
444//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
445//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
446//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
447//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
448//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
449//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
450//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
451//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
452//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
453//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
454//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
455//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
456//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
457//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
458//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
459//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
460//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
461//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
462//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
463//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
464//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
465//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
466//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
467//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
468//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
469def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
470//def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>;
471//def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>;
472//def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>;
473//def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>;
474
Tom Stellard89093802013-02-07 19:39:40 +0000475let mayLoad = 1 in {
476
477defm S_LOAD_DWORD : SMRD_Helper <0x00000000, "S_LOAD_DWORD", SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000478
479//def S_LOAD_DWORDX2 : SMRD_DWORDX2 <0x00000001, "S_LOAD_DWORDX2", []>;
Tom Stellard89093802013-02-07 19:39:40 +0000480defm S_LOAD_DWORDX4 : SMRD_Helper <0x00000002, "S_LOAD_DWORDX4", SReg_128>;
481defm S_LOAD_DWORDX8 : SMRD_Helper <0x00000003, "S_LOAD_DWORDX8", SReg_256>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000482//def S_LOAD_DWORDX16 : SMRD_DWORDX16 <0x00000004, "S_LOAD_DWORDX16", []>;
483//def S_BUFFER_LOAD_DWORD : SMRD_ <0x00000008, "S_BUFFER_LOAD_DWORD", []>;
484//def S_BUFFER_LOAD_DWORDX2 : SMRD_DWORDX2 <0x00000009, "S_BUFFER_LOAD_DWORDX2", []>;
485//def S_BUFFER_LOAD_DWORDX4 : SMRD_DWORDX4 <0x0000000a, "S_BUFFER_LOAD_DWORDX4", []>;
486//def S_BUFFER_LOAD_DWORDX8 : SMRD_DWORDX8 <0x0000000b, "S_BUFFER_LOAD_DWORDX8", []>;
487//def S_BUFFER_LOAD_DWORDX16 : SMRD_DWORDX16 <0x0000000c, "S_BUFFER_LOAD_DWORDX16", []>;
488
Tom Stellard89093802013-02-07 19:39:40 +0000489} // mayLoad = 1
490
Tom Stellard75aadc22012-12-11 21:25:42 +0000491//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
492//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
493//def IMAGE_LOAD : MIMG_NoPattern_ <"IMAGE_LOAD", 0x00000000>;
494//def IMAGE_LOAD_MIP : MIMG_NoPattern_ <"IMAGE_LOAD_MIP", 0x00000001>;
495//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
496//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
497//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
498//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
499//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
500//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
501//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
502//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
503//def IMAGE_GET_RESINFO : MIMG_NoPattern_ <"IMAGE_GET_RESINFO", 0x0000000e>;
504//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
505//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
506//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
507//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
508//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
509//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
510//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
511//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
512//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
513//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
514//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
515//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
516//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
517//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
518//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
519//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
520//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
521def IMAGE_SAMPLE : MIMG_Load_Helper <0x00000020, "IMAGE_SAMPLE">;
522//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
523def IMAGE_SAMPLE_D : MIMG_Load_Helper <0x00000022, "IMAGE_SAMPLE_D">;
524//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
525def IMAGE_SAMPLE_L : MIMG_Load_Helper <0x00000024, "IMAGE_SAMPLE_L">;
526def IMAGE_SAMPLE_B : MIMG_Load_Helper <0x00000025, "IMAGE_SAMPLE_B">;
527//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
528//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard462516b2013-02-07 17:02:14 +0000529def IMAGE_SAMPLE_C : MIMG_Load_Helper <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000530//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
531//def IMAGE_SAMPLE_C_D : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D", 0x0000002a>;
532//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard462516b2013-02-07 17:02:14 +0000533def IMAGE_SAMPLE_C_L : MIMG_Load_Helper <0x0000002c, "IMAGE_SAMPLE_C_L">;
534def IMAGE_SAMPLE_C_B : MIMG_Load_Helper <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000535//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
536//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
537//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
538//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
539//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
540//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
541//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
542//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
543//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
544//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
545//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
546//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
547//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
548//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
549//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
550//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
551//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
552//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
553//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
554//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
555//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
556//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
557//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
558//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
559//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
560//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
561//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
562//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
563//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
564//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
565//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
566//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
567//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
568//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
569//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
570//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
571//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
572//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
573//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
574//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
575//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
576//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
577//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
578//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
579//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
580//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
581//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
582//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
583//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
584//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
585//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
586//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
587//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
588//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
589
590let neverHasSideEffects = 1 in {
591defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
592} // End neverHasSideEffects
593defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
594//defm V_CVT_I32_F64 : VOP1_32 <0x00000003, "V_CVT_I32_F64", []>;
595//defm V_CVT_F64_I32 : VOP1_64 <0x00000004, "V_CVT_F64_I32", []>;
596defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000597 [(set VReg_32:$dst, (sint_to_fp VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000598>;
599//defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32", []>;
600//defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", []>;
601defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000602 [(set (i32 VReg_32:$dst), (fp_to_sint VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000603>;
604defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
605////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
606//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
607//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
608//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
609//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
610//defm V_CVT_F32_F64 : VOP1_32 <0x0000000f, "V_CVT_F32_F64", []>;
611//defm V_CVT_F64_F32 : VOP1_64 <0x00000010, "V_CVT_F64_F32", []>;
612//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
613//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
614//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
615//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
616//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
617//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
618defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000619 [(set VReg_32:$dst, (AMDGPUfract VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000620>;
621defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32", []>;
622defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32", []>;
623defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000624 [(set VReg_32:$dst, (frint VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000625>;
626defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000627 [(set VReg_32:$dst, (ffloor VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000628>;
629defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000630 [(set VReg_32:$dst, (fexp2 VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000631>;
632defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000633defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000634 [(set VReg_32:$dst, (flog2 VSrc_32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000635>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000636defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
637defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
638defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000639 [(set VReg_32:$dst, (fdiv FP_ONE, VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000640>;
641defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
642defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
643defm V_RSQ_LEGACY_F32 : VOP1_32 <
644 0x0000002d, "V_RSQ_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000645 [(set VReg_32:$dst, (int_AMDGPU_rsq VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000646>;
647defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
648defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64", []>;
649defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
650defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
651defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
652defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32", []>;
653defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64", []>;
654defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
655defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
656defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
657defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
658defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
659defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
660defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
661//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
662defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
663defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
664//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
665defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
666//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
667defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
668defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
669defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
670
671def V_INTERP_P1_F32 : VINTRP <
672 0x00000000,
673 (outs VReg_32:$dst),
674 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
675 "V_INTERP_P1_F32",
676 []> {
677 let DisableEncoding = "$m0";
678}
679
680def V_INTERP_P2_F32 : VINTRP <
681 0x00000001,
682 (outs VReg_32:$dst),
683 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
684 "V_INTERP_P2_F32",
685 []> {
686
687 let Constraints = "$src0 = $dst";
688 let DisableEncoding = "$src0,$m0";
689
690}
691
692def V_INTERP_MOV_F32 : VINTRP <
693 0x00000002,
694 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000695 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
696 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr",
Tom Stellard75aadc22012-12-11 21:25:42 +0000697 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000698 let DisableEncoding = "$m0";
699}
700
701//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
702
703let isTerminator = 1 in {
704
705def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
706 [(IL_retflag)]> {
707 let SIMM16 = 0;
708 let isBarrier = 1;
709 let hasCtrlDep = 1;
710}
711
712let isBranch = 1 in {
713def S_BRANCH : SOPP <
714 0x00000002, (ins brtarget:$target), "S_BRANCH",
Tom Stellardf8794352012-12-19 22:10:31 +0000715 [(br bb:$target)]> {
716 let isBarrier = 1;
717}
Tom Stellard75aadc22012-12-11 21:25:42 +0000718
719let DisableEncoding = "$scc" in {
720def S_CBRANCH_SCC0 : SOPP <
721 0x00000004, (ins brtarget:$target, SCCReg:$scc),
722 "S_CBRANCH_SCC0", []
723>;
724def S_CBRANCH_SCC1 : SOPP <
725 0x00000005, (ins brtarget:$target, SCCReg:$scc),
726 "S_CBRANCH_SCC1",
727 []
728>;
729} // End DisableEncoding = "$scc"
730
731def S_CBRANCH_VCCZ : SOPP <
732 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
733 "S_CBRANCH_VCCZ",
734 []
735>;
736def S_CBRANCH_VCCNZ : SOPP <
737 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
738 "S_CBRANCH_VCCNZ",
739 []
740>;
741
742let DisableEncoding = "$exec" in {
743def S_CBRANCH_EXECZ : SOPP <
744 0x00000008, (ins brtarget:$target, EXECReg:$exec),
745 "S_CBRANCH_EXECZ",
746 []
747>;
748def S_CBRANCH_EXECNZ : SOPP <
749 0x00000009, (ins brtarget:$target, EXECReg:$exec),
750 "S_CBRANCH_EXECNZ",
751 []
752>;
753} // End DisableEncoding = "$exec"
754
755
756} // End isBranch = 1
757} // End isTerminator = 1
758
759//def S_BARRIER : SOPP_ <0x0000000a, "S_BARRIER", []>;
760let hasSideEffects = 1 in {
761def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16",
762 []
763>;
764} // End hasSideEffects
765//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
766//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
767//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
768//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
769//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
770//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
771//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
772//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
773//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
774//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
775
776def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigb9e281a2013-02-16 11:28:13 +0000777 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc), "V_CNDMASK_B32_e32",
Tom Stellard75aadc22012-12-11 21:25:42 +0000778 []
779>{
780 let DisableEncoding = "$vcc";
781}
782
783def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Koniga8811792013-02-16 11:28:30 +0000784 (ins VReg_32:$src0, VReg_32:$src1, SReg_64:$src2, InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
Tom Stellard75aadc22012-12-11 21:25:42 +0000785 "V_CNDMASK_B32_e64",
Christian Koniga8811792013-02-16 11:28:30 +0000786 [(set (i32 VReg_32:$dst), (select (i1 SReg_64:$src2), VReg_32:$src1, VReg_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000787>;
788
789//f32 pattern for V_CNDMASK_B32_e64
790def : Pat <
Christian Koniga8811792013-02-16 11:28:30 +0000791 (f32 (select (i1 SReg_64:$src2), VReg_32:$src1, VReg_32:$src0)),
792 (V_CNDMASK_B32_e64 VReg_32:$src0, VReg_32:$src1, SReg_64:$src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000793>;
794
795defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
796defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
797
798defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32", []>;
799def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000800 (f32 (fadd VSrc_32:$src0, VReg_32:$src1)),
801 (V_ADD_F32_e32 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000802>;
803
804defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32", []>;
805def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000806 (f32 (fsub VSrc_32:$src0, VReg_32:$src1)),
807 (V_SUB_F32_e32 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000808>;
809defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", []>;
810defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
811defm V_MUL_LEGACY_F32 : VOP2_32 <
812 0x00000007, "V_MUL_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000813 [(set VReg_32:$dst, (int_AMDGPU_mul VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000814>;
815
816defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000817 [(set VReg_32:$dst, (fmul VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000818>;
819//defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", []>;
820//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
821//defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", []>;
822//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
823defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000824 [(set VReg_32:$dst, (AMDGPUfmin VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000825>;
826
827defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000828 [(set VReg_32:$dst, (AMDGPUfmax VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000829>;
830defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
831defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
832defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", []>;
833defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", []>;
834defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", []>;
835defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", []>;
836defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", []>;
837defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", []>;
838defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", []>;
839defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", []>;
840defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", []>;
841defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", []>;
842defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000843 [(set VReg_32:$dst, (and VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000844>;
845defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000846 [(set VReg_32:$dst, (or VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000847>;
848defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000849 [(set VReg_32:$dst, (xor VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000850>;
851defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
852defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
853defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
854defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
855//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
856//defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
857//defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
858let Defs = [VCC] in { // Carry-out goes to VCC
859defm V_ADD_I32 : VOP2_32 <0x00000025, "V_ADD_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000860 [(set VReg_32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000861>;
862defm V_SUB_I32 : VOP2_32 <0x00000026, "V_SUB_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000863 [(set VReg_32:$dst, (sub (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000864>;
865} // End Defs = [VCC]
866defm V_SUBREV_I32 : VOP2_32 <0x00000027, "V_SUBREV_I32", []>;
867defm V_ADDC_U32 : VOP2_32 <0x00000028, "V_ADDC_U32", []>;
868defm V_SUBB_U32 : VOP2_32 <0x00000029, "V_SUBB_U32", []>;
869defm V_SUBBREV_U32 : VOP2_32 <0x0000002a, "V_SUBBREV_U32", []>;
870defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
871////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
872////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
873////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
874defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000875 [(set VReg_32:$dst, (int_SI_packf16 VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000876>;
877////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
878////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
879def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
880def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
881def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
882def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
883def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
884def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
885def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
886def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
887def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
888def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
889def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
890def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
891////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
892////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
893////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
894////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
895//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
896
897let neverHasSideEffects = 1 in {
898
899def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
900def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
901//def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", []>;
902//def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", []>;
903
904} // End neverHasSideEffects
905def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
906def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
907def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
908def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
909def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
910def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
911def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
912def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", []>;
913def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", []>;
914//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
915def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
916def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
917def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
918////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
919////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
920////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
921////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
922////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
923////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
924////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
925////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
926////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
927//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
928//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
929//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
930def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
931////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
932def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
933def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
934def V_LSHL_B64 : VOP3_64 <0x00000161, "V_LSHL_B64", []>;
935def V_LSHR_B64 : VOP3_64 <0x00000162, "V_LSHR_B64", []>;
936def V_ASHR_I64 : VOP3_64 <0x00000163, "V_ASHR_I64", []>;
937def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
938def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
939def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
940def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
941def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
942def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
943def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
944def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Tom Stellardecacb802013-02-07 19:39:42 +0000945def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000946 (mul VSrc_32:$src0, VReg_32:$src1),
947 (V_MUL_LO_I32 VSrc_32:$src0, VReg_32:$src1, (IMPLICIT_DEF), 0, 0, 0, 0)
Tom Stellardecacb802013-02-07 19:39:42 +0000948>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000949def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
950def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
951def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
952def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
953def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
954//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
955//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
956//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
957def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
958def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
959def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
960def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
961def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
962def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
963def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
964def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
965def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
966def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
967def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
968
969def S_CSELECT_B32 : SOP2 <
970 0x0000000a, (outs SReg_32:$dst),
971 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
972 [(set (i32 SReg_32:$dst), (select SCCReg:$scc, SReg_32:$src0, SReg_32:$src1))]
973>;
974
975def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
976
977// f32 pattern for S_CSELECT_B32
978def : Pat <
979 (f32 (select SCCReg:$scc, SReg_32:$src0, SReg_32:$src1)),
980 (S_CSELECT_B32 SReg_32:$src0, SReg_32:$src1, SCCReg:$scc)
981>;
982
983def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
984
985def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Christian Koniga8811792013-02-16 11:28:30 +0000986 [(set SReg_64:$dst, (i64 (and SSrc_64:$src0, SSrc_64:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000987>;
Christian Koniga8811792013-02-16 11:28:30 +0000988
989def : Pat <
990 (i1 (and SSrc_64:$src0, SSrc_64:$src1)),
991 (S_AND_B64 SSrc_64:$src0, SSrc_64:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000992>;
Christian Koniga8811792013-02-16 11:28:30 +0000993
Tom Stellard75aadc22012-12-11 21:25:42 +0000994def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
995def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
996def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
997def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", []>;
Tom Stellard5a687942012-12-17 15:14:56 +0000998def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
999def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1000def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1001def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001002def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1003def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1004def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1005def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1006def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1007def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
1008def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
1009def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
1010def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
1011def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
1012def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
1013def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
1014def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1015def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1016def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1017def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1018def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1019def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1020def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1021//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1022def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1023
Tom Stellard75aadc22012-12-11 21:25:42 +00001024let isCodeGenOnly = 1, isPseudo = 1 in {
1025
1026def SET_M0 : InstSI <
1027 (outs SReg_32:$dst),
1028 (ins i32imm:$src0),
1029 "SET_M0",
1030 [(set SReg_32:$dst, (int_SI_set_M0 imm:$src0))]
1031>;
1032
1033def LOAD_CONST : AMDGPUShaderInst <
1034 (outs GPRF32:$dst),
1035 (ins i32imm:$src),
1036 "LOAD_CONST $dst, $src",
1037 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1038>;
1039
1040let usesCustomInserter = 1 in {
1041
1042def SI_V_CNDLT : InstSI <
1043 (outs VReg_32:$dst),
1044 (ins VReg_32:$src0, VReg_32:$src1, VReg_32:$src2),
1045 "SI_V_CNDLT $dst, $src0, $src1, $src2",
1046 [(set VReg_32:$dst, (int_AMDGPU_cndlt VReg_32:$src0, VReg_32:$src1, VReg_32:$src2))]
1047>;
1048
1049def SI_INTERP : InstSI <
1050 (outs VReg_32:$dst),
1051 (ins VReg_32:$i, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, SReg_32:$params),
1052 "SI_INTERP $dst, $i, $j, $attr_chan, $attr, $params",
1053 []
1054>;
1055
Tom Stellard75aadc22012-12-11 21:25:42 +00001056def SI_WQM : InstSI <
1057 (outs),
1058 (ins),
1059 "SI_WQM",
1060 [(int_SI_wqm)]
1061>;
1062
1063} // end usesCustomInserter
1064
Tom Stellardf8794352012-12-19 22:10:31 +00001065// SI Psuedo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001066// and should be lowered to ISA instructions prior to codegen.
1067
Tom Stellardf8794352012-12-19 22:10:31 +00001068let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1069 Uses = [EXEC], Defs = [EXEC] in {
1070
1071let isBranch = 1, isTerminator = 1 in {
1072
1073def SI_IF : InstSI <
1074 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001075 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellardf8794352012-12-19 22:10:31 +00001076 "SI_IF",
Christian Koniga8811792013-02-16 11:28:30 +00001077 [(set SReg_64:$dst, (int_SI_if SReg_64:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001078>;
1079
Tom Stellardf8794352012-12-19 22:10:31 +00001080def SI_ELSE : InstSI <
1081 (outs SReg_64:$dst),
1082 (ins SReg_64:$src, brtarget:$target),
1083 "SI_ELSE",
1084 [(set SReg_64:$dst, (int_SI_else SReg_64:$src, bb:$target))]> {
1085
1086 let Constraints = "$src = $dst";
1087}
1088
1089def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001090 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001091 (ins SReg_64:$saved, brtarget:$target),
1092 "SI_LOOP",
1093 [(int_SI_loop SReg_64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001094>;
Tom Stellardf8794352012-12-19 22:10:31 +00001095
1096} // end isBranch = 1, isTerminator = 1
1097
1098def SI_BREAK : InstSI <
1099 (outs SReg_64:$dst),
1100 (ins SReg_64:$src),
1101 "SI_ELSE",
1102 [(set SReg_64:$dst, (int_SI_break SReg_64:$src))]
1103>;
1104
1105def SI_IF_BREAK : InstSI <
1106 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001107 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellardf8794352012-12-19 22:10:31 +00001108 "SI_IF_BREAK",
Christian Koniga8811792013-02-16 11:28:30 +00001109 [(set SReg_64:$dst, (int_SI_if_break SReg_64:$vcc, SReg_64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001110>;
1111
1112def SI_ELSE_BREAK : InstSI <
1113 (outs SReg_64:$dst),
1114 (ins SReg_64:$src0, SReg_64:$src1),
1115 "SI_ELSE_BREAK",
1116 [(set SReg_64:$dst, (int_SI_else_break SReg_64:$src0, SReg_64:$src1))]
1117>;
1118
1119def SI_END_CF : InstSI <
1120 (outs),
1121 (ins SReg_64:$saved),
1122 "SI_END_CF",
1123 [(int_SI_end_cf SReg_64:$saved)]
1124>;
1125
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001126def SI_KILL : InstSI <
1127 (outs),
1128 (ins VReg_32:$src),
1129 "SI_KIL $src",
1130 [(int_AMDGPU_kill VReg_32:$src)]
1131>;
1132
Tom Stellardf8794352012-12-19 22:10:31 +00001133} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1134 // Uses = [EXEC], Defs = [EXEC]
1135
Tom Stellard75aadc22012-12-11 21:25:42 +00001136} // end IsCodeGenOnly, isPseudo
1137
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001138def : Pat <
1139 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001140 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001141>;
1142
Tom Stellard75aadc22012-12-11 21:25:42 +00001143/* int_SI_vs_load_input */
1144def : Pat<
1145 (int_SI_vs_load_input SReg_128:$tlst, IMM12bit:$attr_offset,
1146 VReg_32:$buf_idx_vgpr),
1147 (BUFFER_LOAD_FORMAT_XYZW imm:$attr_offset, 0, 1, 0, 0, 0,
1148 VReg_32:$buf_idx_vgpr, SReg_128:$tlst,
Christian Konigc756cb992013-02-16 11:28:22 +00001149 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001150>;
1151
1152/* int_SI_export */
1153def : Pat <
1154 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
1155 VReg_32:$src0,VReg_32:$src1, VReg_32:$src2, VReg_32:$src3),
1156 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
1157 VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3)
1158>;
1159
Tom Stellardae6c06e2013-02-07 17:02:13 +00001160
1161/* int_SI_sample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001162def : Pat <
Tom Stellardae6c06e2013-02-07 17:02:13 +00001163 (int_SI_sample imm:$writemask, (v1i32 VReg_32:$addr),
1164 SReg_256:$rsrc, SReg_128:$sampler, imm),
1165 (IMAGE_SAMPLE imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1166 (i32 (COPY_TO_REGCLASS VReg_32:$addr, VReg_32)),
Tom Stellard75aadc22012-12-11 21:25:42 +00001167 SReg_256:$rsrc, SReg_128:$sampler)
1168>;
1169
Tom Stellardae6c06e2013-02-07 17:02:13 +00001170class SamplePattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1171 ValueType addr_type> : Pat <
1172 (name imm:$writemask, (addr_type addr_class:$addr),
1173 SReg_256:$rsrc, SReg_128:$sampler, imm),
1174 (opcode imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1175 (EXTRACT_SUBREG addr_class:$addr, sub0),
1176 SReg_256:$rsrc, SReg_128:$sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001177>;
1178
Tom Stellardae6c06e2013-02-07 17:02:13 +00001179class SampleRectPattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1180 ValueType addr_type> : Pat <
1181 (name imm:$writemask, (addr_type addr_class:$addr),
1182 SReg_256:$rsrc, SReg_128:$sampler, TEX_RECT),
1183 (opcode imm:$writemask, 1, 0, 0, 0, 0, 0, 0,
1184 (EXTRACT_SUBREG addr_class:$addr, sub0),
1185 SReg_256:$rsrc, SReg_128:$sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001186>;
1187
Tom Stellard462516b2013-02-07 17:02:14 +00001188class SampleArrayPattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1189 ValueType addr_type> : Pat <
1190 (name imm:$writemask, (addr_type addr_class:$addr),
1191 SReg_256:$rsrc, SReg_128:$sampler, TEX_ARRAY),
1192 (opcode imm:$writemask, 0, 0, 1, 0, 0, 0, 0,
1193 (EXTRACT_SUBREG addr_class:$addr, sub0),
1194 SReg_256:$rsrc, SReg_128:$sampler)
1195>;
1196
1197class SampleShadowPattern<Intrinsic name, MIMG opcode,
1198 RegisterClass addr_class, ValueType addr_type> : Pat <
1199 (name imm:$writemask, (addr_type addr_class:$addr),
1200 SReg_256:$rsrc, SReg_128:$sampler, TEX_SHADOW),
1201 (opcode imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1202 (EXTRACT_SUBREG addr_class:$addr, sub0),
1203 SReg_256:$rsrc, SReg_128:$sampler)
1204>;
1205
1206class SampleShadowArrayPattern<Intrinsic name, MIMG opcode,
1207 RegisterClass addr_class, ValueType addr_type> : Pat <
1208 (name imm:$writemask, (addr_type addr_class:$addr),
1209 SReg_256:$rsrc, SReg_128:$sampler, TEX_SHADOW_ARRAY),
1210 (opcode imm:$writemask, 0, 0, 1, 0, 0, 0, 0,
1211 (EXTRACT_SUBREG addr_class:$addr, sub0),
1212 SReg_256:$rsrc, SReg_128:$sampler)
1213>;
1214
Tom Stellardae6c06e2013-02-07 17:02:13 +00001215/* int_SI_sample* for texture lookups consuming more address parameters */
1216multiclass SamplePatterns<RegisterClass addr_class, ValueType addr_type> {
1217 def : SamplePattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
1218 def : SampleRectPattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001219 def : SampleArrayPattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
1220 def : SampleShadowPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_class, addr_type>;
1221 def : SampleShadowArrayPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001222
1223 def : SamplePattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001224 def : SampleArrayPattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_class, addr_type>;
1225 def : SampleShadowPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_class, addr_type>;
1226 def : SampleShadowArrayPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001227
1228 def : SamplePattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001229 def : SampleArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_class, addr_type>;
1230 def : SampleShadowPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_class, addr_type>;
1231 def : SampleShadowArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001232}
1233
1234defm : SamplePatterns<VReg_64, v2i32>;
1235defm : SamplePatterns<VReg_128, v4i32>;
1236defm : SamplePatterns<VReg_256, v8i32>;
1237defm : SamplePatterns<VReg_512, v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001238
1239def CLAMP_SI : CLAMP<VReg_32>;
1240def FABS_SI : FABS<VReg_32>;
1241def FNEG_SI : FNEG<VReg_32>;
1242
Tom Stellard9355b222013-02-07 14:02:37 +00001243def : Extract_Element <f32, v4f32, VReg_128, 0, sub0>;
1244def : Extract_Element <f32, v4f32, VReg_128, 1, sub1>;
1245def : Extract_Element <f32, v4f32, VReg_128, 2, sub2>;
1246def : Extract_Element <f32, v4f32, VReg_128, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001247
Tom Stellard9355b222013-02-07 14:02:37 +00001248def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 4, sub0>;
1249def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 5, sub1>;
1250def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 6, sub2>;
1251def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 7, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001252
Tom Stellard538ceeb2013-02-07 17:02:09 +00001253def : Vector1_Build <v1i32, VReg_32, i32, VReg_32>;
1254def : Vector2_Build <v2i32, VReg_64, i32, VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001255def : Vector_Build <v4f32, VReg_128, f32, VReg_32>;
Tom Stellard538ceeb2013-02-07 17:02:09 +00001256def : Vector_Build <v4i32, VReg_128, i32, VReg_32>;
1257def : Vector8_Build <v8i32, VReg_256, i32, VReg_32>;
1258def : Vector16_Build <v16i32, VReg_512, i32, VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001259
1260def : BitConvert <i32, f32, SReg_32>;
1261def : BitConvert <i32, f32, VReg_32>;
1262
1263def : BitConvert <f32, i32, SReg_32>;
1264def : BitConvert <f32, i32, VReg_32>;
1265
Christian Konigc756cb992013-02-16 11:28:22 +00001266/********** ================== **********/
1267/********** Immediate Patterns **********/
1268/********** ================== **********/
1269
1270def : Pat <
Christian Koniga8811792013-02-16 11:28:30 +00001271 (i1 imm:$imm),
1272 (S_MOV_B64 imm:$imm)
1273>;
1274
1275def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001276 (i32 imm:$imm),
1277 (V_MOV_B32_e32 imm:$imm)
1278>;
1279
1280def : Pat <
1281 (f32 fpimm:$imm),
1282 (V_MOV_B32_e32 fpimm:$imm)
1283>;
1284
1285def : Pat <
1286 (i32 imm:$imm),
1287 (S_MOV_B32 imm:$imm)
1288>;
1289
1290def : Pat <
1291 (f32 fpimm:$imm),
1292 (S_MOV_B32 fpimm:$imm)
1293>;
1294
Christian Konigb559b072013-02-16 11:28:36 +00001295def : Pat <
1296 (i64 InlineImm<i64>:$imm),
1297 (S_MOV_B64 InlineImm<i64>:$imm)
1298>;
1299
Christian Konigc756cb992013-02-16 11:28:22 +00001300// i64 immediates aren't supported in hardware, split it into two 32bit values
1301def : Pat <
1302 (i64 imm:$imm),
1303 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1304 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1305 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1306>;
1307
Tom Stellard75aadc22012-12-11 21:25:42 +00001308/********** ===================== **********/
1309/********** Interpolation Paterns **********/
1310/********** ===================== **********/
1311
1312def : Pat <
Michel Danzere9bb18b2013-02-14 19:03:25 +00001313 (int_SI_fs_interp_constant imm:$attr_chan, imm:$attr, SReg_32:$params),
1314 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, SReg_32:$params)
1315>;
1316
1317def : Pat <
Tom Stellard75aadc22012-12-11 21:25:42 +00001318 (int_SI_fs_interp_linear_center imm:$attr_chan, imm:$attr, SReg_32:$params),
1319 (SI_INTERP (f32 LINEAR_CENTER_I), (f32 LINEAR_CENTER_J), imm:$attr_chan,
1320 imm:$attr, SReg_32:$params)
1321>;
1322
1323def : Pat <
1324 (int_SI_fs_interp_linear_centroid imm:$attr_chan, imm:$attr, SReg_32:$params),
1325 (SI_INTERP (f32 LINEAR_CENTROID_I), (f32 LINEAR_CENTROID_J), imm:$attr_chan,
1326 imm:$attr, SReg_32:$params)
1327>;
1328
1329def : Pat <
1330 (int_SI_fs_interp_persp_center imm:$attr_chan, imm:$attr, SReg_32:$params),
1331 (SI_INTERP (f32 PERSP_CENTER_I), (f32 PERSP_CENTER_J), imm:$attr_chan,
1332 imm:$attr, SReg_32:$params)
1333>;
1334
1335def : Pat <
1336 (int_SI_fs_interp_persp_centroid imm:$attr_chan, imm:$attr, SReg_32:$params),
1337 (SI_INTERP (f32 PERSP_CENTROID_I), (f32 PERSP_CENTROID_J), imm:$attr_chan,
1338 imm:$attr, SReg_32:$params)
1339>;
1340
1341def : Pat <
1342 (int_SI_fs_read_face),
1343 (f32 FRONT_FACE)
1344>;
1345
1346def : Pat <
1347 (int_SI_fs_read_pos 0),
1348 (f32 POS_X_FLOAT)
1349>;
1350
1351def : Pat <
1352 (int_SI_fs_read_pos 1),
1353 (f32 POS_Y_FLOAT)
1354>;
1355
1356def : Pat <
1357 (int_SI_fs_read_pos 2),
1358 (f32 POS_Z_FLOAT)
1359>;
1360
1361def : Pat <
1362 (int_SI_fs_read_pos 3),
1363 (f32 POS_W_FLOAT)
1364>;
1365
1366/********** ================== **********/
1367/********** Intrinsic Patterns **********/
1368/********** ================== **********/
1369
1370/* llvm.AMDGPU.pow */
1371/* XXX: We are using IEEE MUL, not the 0 * anything = 0 MUL, is this correct? */
1372def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_F32_e32, VReg_32>;
1373
1374def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001375 (int_AMDGPU_div VSrc_32:$src0, VSrc_32:$src1),
1376 (V_MUL_LEGACY_F32_e32 VSrc_32:$src0, (V_RCP_LEGACY_F32_e32 VSrc_32:$src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001377>;
1378
1379def : Pat<
Christian Konigb9e281a2013-02-16 11:28:13 +00001380 (fdiv VSrc_32:$src0, VSrc_32:$src1),
1381 (V_MUL_F32_e32 VSrc_32:$src0, (V_RCP_F32_e32 VSrc_32:$src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001382>;
1383
1384def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001385 (fcos VSrc_32:$src0),
Christian Konigc756cb992013-02-16 11:28:22 +00001386 (V_COS_F32_e32 (V_MUL_F32_e32 VSrc_32:$src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001387>;
1388
1389def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001390 (fsin VSrc_32:$src0),
Christian Konigc756cb992013-02-16 11:28:22 +00001391 (V_SIN_F32_e32 (V_MUL_F32_e32 VSrc_32:$src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001392>;
1393
1394def : Pat <
Tom Stellard75aadc22012-12-11 21:25:42 +00001395 (int_AMDGPU_cube VReg_128:$src),
1396 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard9355b222013-02-07 14:02:37 +00001397 (V_CUBETC_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1398 (EXTRACT_SUBREG VReg_128:$src, sub1),
1399 (EXTRACT_SUBREG VReg_128:$src, sub2),
1400 0, 0, 0, 0), sub0),
1401 (V_CUBESC_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1402 (EXTRACT_SUBREG VReg_128:$src, sub1),
1403 (EXTRACT_SUBREG VReg_128:$src, sub2),
1404 0, 0, 0, 0), sub1),
1405 (V_CUBEMA_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1406 (EXTRACT_SUBREG VReg_128:$src, sub1),
1407 (EXTRACT_SUBREG VReg_128:$src, sub2),
1408 0, 0, 0, 0), sub2),
1409 (V_CUBEID_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1410 (EXTRACT_SUBREG VReg_128:$src, sub1),
1411 (EXTRACT_SUBREG VReg_128:$src, sub2),
1412 0, 0, 0, 0), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001413>;
1414
1415/********** ================== **********/
1416/********** VOP3 Patterns **********/
1417/********** ================== **********/
1418
Christian Konigb9e281a2013-02-16 11:28:13 +00001419def : Pat <(f32 (IL_mad VSrc_32:$src0, VReg_32:$src1, VReg_32:$src2)),
1420 (V_MAD_LEGACY_F32 VSrc_32:$src0, VReg_32:$src1, VReg_32:$src2,
Tom Stellard75aadc22012-12-11 21:25:42 +00001421 0, 0, 0, 0)>;
1422
Tom Stellard89093802013-02-07 19:39:40 +00001423/********** ================== **********/
1424/********** SMRD Patterns **********/
1425/********** ================== **********/
1426
1427multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1428 // 1. Offset as 8bit DWORD immediate
1429 def : Pat <
1430 (constant_load (SIadd64bit32bit SReg_64:$sbase, IMM8bitDWORD:$offset)),
1431 (vt (Instr_IMM SReg_64:$sbase, IMM8bitDWORD:$offset))
1432 >;
1433
1434 // 2. Offset loaded in an 32bit SGPR
1435 def : Pat <
1436 (constant_load (SIadd64bit32bit SReg_64:$sbase, imm:$offset)),
Christian Konigc756cb992013-02-16 11:28:22 +00001437 (vt (Instr_SGPR SReg_64:$sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001438 >;
1439
1440 // 3. No offset at all
1441 def : Pat <
1442 (constant_load SReg_64:$sbase),
1443 (vt (Instr_IMM SReg_64:$sbase, 0))
1444 >;
1445}
1446
1447defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1448defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1449defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1450defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1451
Tom Stellard75aadc22012-12-11 21:25:42 +00001452} // End isSI predicate