blob: 16102f342f40f35cbbaeedf64b4bbf4574fec09c [file] [log] [blame]
Dan Gohman23785a12008-08-12 17:42:33 +00001//===----- ScheduleDAGRRList.cpp - Reg pressure reduction list scheduler --===//
Evan Chengd38c22b2006-05-11 23:55:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengd38c22b2006-05-11 23:55:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements bottom-up and top-down register pressure reduction list
11// schedulers, using standard algorithms. The basic approach uses a priority
12// queue of available nodes to schedule. One at a time, nodes are taken from
13// the priority queue (thus in priority order), checked for legality to
14// schedule, and emitted if legal.
15//
16//===----------------------------------------------------------------------===//
17
Dale Johannesen2182f062007-07-13 17:13:54 +000018#define DEBUG_TYPE "pre-RA-sched"
Dan Gohman483377c2009-02-06 17:22:58 +000019#include "ScheduleDAGSDNodes.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000020#include "llvm/CodeGen/SchedulerRegistry.h"
Dan Gohman619ef482009-01-15 19:20:50 +000021#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohman3a4be0f2008-02-10 18:45:23 +000022#include "llvm/Target/TargetRegisterInfo.h"
Owen Anderson8c2c1e92006-05-12 06:33:49 +000023#include "llvm/Target/TargetData.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000024#include "llvm/Target/TargetMachine.h"
25#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Support/Debug.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Dan Gohmana4db3352008-06-21 18:35:25 +000028#include "llvm/ADT/PriorityQueue.h"
Evan Cheng5924bf72007-09-25 01:54:36 +000029#include "llvm/ADT/SmallSet.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000030#include "llvm/ADT/Statistic.h"
Roman Levenstein6b371142008-04-29 09:07:59 +000031#include "llvm/ADT/STLExtras.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000032#include <climits>
Evan Chengd38c22b2006-05-11 23:55:42 +000033using namespace llvm;
34
Dan Gohmanfd227e92008-03-25 17:10:29 +000035STATISTIC(NumBacktracks, "Number of times scheduler backtracked");
Evan Cheng79e97132007-10-05 01:39:18 +000036STATISTIC(NumUnfolds, "Number of nodes unfolded");
Evan Cheng1ec79b42007-09-27 07:09:03 +000037STATISTIC(NumDups, "Number of duplicated nodes");
Evan Chengb2c42c62009-01-12 03:19:55 +000038STATISTIC(NumPRCopies, "Number of physical register copies");
Evan Cheng1ec79b42007-09-27 07:09:03 +000039
Jim Laskey95eda5b2006-08-01 14:21:23 +000040static RegisterScheduler
41 burrListDAGScheduler("list-burr",
Dan Gohman9c4b7d52008-10-14 20:25:08 +000042 "Bottom-up register reduction list scheduling",
Jim Laskey95eda5b2006-08-01 14:21:23 +000043 createBURRListDAGScheduler);
44static RegisterScheduler
45 tdrListrDAGScheduler("list-tdrr",
Dan Gohman9c4b7d52008-10-14 20:25:08 +000046 "Top-down register reduction list scheduling",
Jim Laskey95eda5b2006-08-01 14:21:23 +000047 createTDRRListDAGScheduler);
48
Evan Chengd38c22b2006-05-11 23:55:42 +000049namespace {
Evan Chengd38c22b2006-05-11 23:55:42 +000050//===----------------------------------------------------------------------===//
51/// ScheduleDAGRRList - The actual register reduction list scheduler
52/// implementation. This supports both top-down and bottom-up scheduling.
53///
Dan Gohman60cb69e2008-11-19 23:18:57 +000054class VISIBILITY_HIDDEN ScheduleDAGRRList : public ScheduleDAGSDNodes {
Evan Chengd38c22b2006-05-11 23:55:42 +000055private:
56 /// isBottomUp - This is true if the scheduling problem is bottom-up, false if
57 /// it is top-down.
58 bool isBottomUp;
Evan Cheng2c977312008-07-01 18:05:03 +000059
Evan Chengd38c22b2006-05-11 23:55:42 +000060 /// AvailableQueue - The priority queue to use for the available SUnits.
Evan Chengd38c22b2006-05-11 23:55:42 +000061 SchedulingPriorityQueue *AvailableQueue;
62
Dan Gohmanc07f6862008-09-23 18:50:48 +000063 /// LiveRegDefs - A set of physical registers and their definition
Evan Cheng5924bf72007-09-25 01:54:36 +000064 /// that are "live". These nodes must be scheduled before any other nodes that
65 /// modifies the registers can be scheduled.
Dan Gohmanc07f6862008-09-23 18:50:48 +000066 unsigned NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +000067 std::vector<SUnit*> LiveRegDefs;
68 std::vector<unsigned> LiveRegCycles;
69
Dan Gohmanad2134d2008-11-25 00:52:40 +000070 /// Topo - A topological ordering for SUnits which permits fast IsReachable
71 /// and similar queries.
72 ScheduleDAGTopologicalSort Topo;
73
Evan Chengd38c22b2006-05-11 23:55:42 +000074public:
Dan Gohman619ef482009-01-15 19:20:50 +000075 ScheduleDAGRRList(MachineFunction &mf,
76 bool isbottomup,
Evan Cheng2c977312008-07-01 18:05:03 +000077 SchedulingPriorityQueue *availqueue)
Dan Gohman619ef482009-01-15 19:20:50 +000078 : ScheduleDAGSDNodes(mf), isBottomUp(isbottomup),
Dan Gohmanad2134d2008-11-25 00:52:40 +000079 AvailableQueue(availqueue), Topo(SUnits) {
Evan Chengd38c22b2006-05-11 23:55:42 +000080 }
81
82 ~ScheduleDAGRRList() {
83 delete AvailableQueue;
84 }
85
86 void Schedule();
87
Roman Levenstein733a4d62008-03-26 11:23:38 +000088 /// IsReachable - Checks if SU is reachable from TargetSU.
Dan Gohmanad2134d2008-11-25 00:52:40 +000089 bool IsReachable(const SUnit *SU, const SUnit *TargetSU) {
90 return Topo.IsReachable(SU, TargetSU);
91 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +000092
Dan Gohman60d68442009-01-29 19:49:27 +000093 /// WillCreateCycle - Returns true if adding an edge from SU to TargetSU will
Roman Levenstein7e71b4b2008-03-26 09:18:09 +000094 /// create a cycle.
Dan Gohmanad2134d2008-11-25 00:52:40 +000095 bool WillCreateCycle(SUnit *SU, SUnit *TargetSU) {
96 return Topo.WillCreateCycle(SU, TargetSU);
97 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +000098
Dan Gohman2d170892008-12-09 22:54:47 +000099 /// AddPred - adds a predecessor edge to SUnit SU.
Roman Levenstein733a4d62008-03-26 11:23:38 +0000100 /// This returns true if this is a new predecessor.
101 /// Updates the topological ordering if required.
Dan Gohman17214e62008-12-16 01:00:55 +0000102 void AddPred(SUnit *SU, const SDep &D) {
Dan Gohman2d170892008-12-09 22:54:47 +0000103 Topo.AddPred(SU, D.getSUnit());
Dan Gohman17214e62008-12-16 01:00:55 +0000104 SU->addPred(D);
Dan Gohmanad2134d2008-11-25 00:52:40 +0000105 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000106
Dan Gohman2d170892008-12-09 22:54:47 +0000107 /// RemovePred - removes a predecessor edge from SUnit SU.
108 /// This returns true if an edge was removed.
109 /// Updates the topological ordering if required.
Dan Gohman17214e62008-12-16 01:00:55 +0000110 void RemovePred(SUnit *SU, const SDep &D) {
Dan Gohman2d170892008-12-09 22:54:47 +0000111 Topo.RemovePred(SU, D.getSUnit());
Dan Gohman17214e62008-12-16 01:00:55 +0000112 SU->removePred(D);
Dan Gohmanad2134d2008-11-25 00:52:40 +0000113 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000114
Evan Chengd38c22b2006-05-11 23:55:42 +0000115private:
Dan Gohman60d68442009-01-29 19:49:27 +0000116 void ReleasePred(SUnit *SU, const SDep *PredEdge);
117 void ReleaseSucc(SUnit *SU, const SDep *SuccEdge);
Dan Gohman2d170892008-12-09 22:54:47 +0000118 void CapturePred(SDep *PredEdge);
Evan Cheng8e136a92007-09-26 21:36:17 +0000119 void ScheduleNodeBottomUp(SUnit*, unsigned);
120 void ScheduleNodeTopDown(SUnit*, unsigned);
121 void UnscheduleNodeBottomUp(SUnit*);
122 void BacktrackBottomUp(SUnit*, unsigned, unsigned&);
123 SUnit *CopyAndMoveSuccessors(SUnit*);
Evan Chengb2c42c62009-01-12 03:19:55 +0000124 void InsertCopiesAndMoveSuccs(SUnit*, unsigned,
125 const TargetRegisterClass*,
126 const TargetRegisterClass*,
127 SmallVector<SUnit*, 2>&);
Evan Cheng1ec79b42007-09-27 07:09:03 +0000128 bool DelayForLiveRegsBottomUp(SUnit*, SmallVector<unsigned, 4>&);
Evan Chengd38c22b2006-05-11 23:55:42 +0000129 void ListScheduleTopDown();
130 void ListScheduleBottomUp();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000131
132
133 /// CreateNewSUnit - Creates a new SUnit and returns a pointer to it.
Roman Levenstein733a4d62008-03-26 11:23:38 +0000134 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000135 SUnit *CreateNewSUnit(SDNode *N) {
Dan Gohmanad2134d2008-11-25 00:52:40 +0000136 unsigned NumSUnits = SUnits.size();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000137 SUnit *NewNode = NewSUnit(N);
Roman Levenstein733a4d62008-03-26 11:23:38 +0000138 // Update the topological ordering.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000139 if (NewNode->NodeNum >= NumSUnits)
140 Topo.InitDAGTopologicalSorting();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000141 return NewNode;
142 }
143
Roman Levenstein733a4d62008-03-26 11:23:38 +0000144 /// CreateClone - Creates a new SUnit from an existing one.
145 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000146 SUnit *CreateClone(SUnit *N) {
Dan Gohmanad2134d2008-11-25 00:52:40 +0000147 unsigned NumSUnits = SUnits.size();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000148 SUnit *NewNode = Clone(N);
Roman Levenstein733a4d62008-03-26 11:23:38 +0000149 // Update the topological ordering.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000150 if (NewNode->NodeNum >= NumSUnits)
151 Topo.InitDAGTopologicalSorting();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000152 return NewNode;
153 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000154
155 /// ForceUnitLatencies - Return true, since register-pressure-reducing
156 /// scheduling doesn't need actual latency information.
157 bool ForceUnitLatencies() const { return true; }
Evan Chengd38c22b2006-05-11 23:55:42 +0000158};
159} // end anonymous namespace
160
161
162/// Schedule - Schedule the DAG using list scheduling.
163void ScheduleDAGRRList::Schedule() {
Bill Wendling22e978a2006-12-07 20:04:42 +0000164 DOUT << "********** List Scheduling **********\n";
Evan Cheng5924bf72007-09-25 01:54:36 +0000165
Dan Gohmanc07f6862008-09-23 18:50:48 +0000166 NumLiveRegs = 0;
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000167 LiveRegDefs.resize(TRI->getNumRegs(), NULL);
168 LiveRegCycles.resize(TRI->getNumRegs(), 0);
Evan Cheng5924bf72007-09-25 01:54:36 +0000169
Dan Gohman04543e72008-12-23 18:36:58 +0000170 // Build the scheduling graph.
171 BuildSchedGraph();
Evan Chengd38c22b2006-05-11 23:55:42 +0000172
Evan Chengd38c22b2006-05-11 23:55:42 +0000173 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
Dan Gohman22d07b12008-11-18 02:06:40 +0000174 SUnits[su].dumpAll(this));
Dan Gohmanad2134d2008-11-25 00:52:40 +0000175 Topo.InitDAGTopologicalSorting();
Evan Chengd38c22b2006-05-11 23:55:42 +0000176
Dan Gohman46520a22008-06-21 19:18:17 +0000177 AvailableQueue->initNodes(SUnits);
Dan Gohman54a187e2007-08-20 19:28:38 +0000178
Evan Chengd38c22b2006-05-11 23:55:42 +0000179 // Execute the actual scheduling loop Top-Down or Bottom-Up as appropriate.
180 if (isBottomUp)
181 ListScheduleBottomUp();
182 else
183 ListScheduleTopDown();
184
185 AvailableQueue->releaseState();
Evan Chengafed73e2006-05-12 01:58:24 +0000186}
Evan Chengd38c22b2006-05-11 23:55:42 +0000187
188//===----------------------------------------------------------------------===//
189// Bottom-Up Scheduling
190//===----------------------------------------------------------------------===//
191
Evan Chengd38c22b2006-05-11 23:55:42 +0000192/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. Add it to
Dan Gohman54a187e2007-08-20 19:28:38 +0000193/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
Dan Gohman60d68442009-01-29 19:49:27 +0000194void ScheduleDAGRRList::ReleasePred(SUnit *SU, const SDep *PredEdge) {
Dan Gohman2d170892008-12-09 22:54:47 +0000195 SUnit *PredSU = PredEdge->getSUnit();
Evan Cheng038dcc52007-09-28 19:24:24 +0000196 --PredSU->NumSuccsLeft;
Evan Chengd38c22b2006-05-11 23:55:42 +0000197
198#ifndef NDEBUG
Evan Cheng038dcc52007-09-28 19:24:24 +0000199 if (PredSU->NumSuccsLeft < 0) {
Dan Gohman5ebdb982008-11-18 00:38:59 +0000200 cerr << "*** Scheduling failed! ***\n";
Dan Gohman22d07b12008-11-18 02:06:40 +0000201 PredSU->dump(this);
Bill Wendling22e978a2006-12-07 20:04:42 +0000202 cerr << " has been released too many times!\n";
Evan Chengd38c22b2006-05-11 23:55:42 +0000203 assert(0);
204 }
205#endif
206
Evan Cheng038dcc52007-09-28 19:24:24 +0000207 if (PredSU->NumSuccsLeft == 0) {
Dan Gohman4370f262008-04-15 01:22:18 +0000208 PredSU->isAvailable = true;
209 AvailableQueue->push(PredSU);
Evan Chengd38c22b2006-05-11 23:55:42 +0000210 }
211}
212
213/// ScheduleNodeBottomUp - Add the node to the schedule. Decrement the pending
214/// count of its predecessors. If a predecessor pending count is zero, add it to
215/// the Available queue.
Evan Chengd12c97d2006-05-30 18:05:39 +0000216void ScheduleDAGRRList::ScheduleNodeBottomUp(SUnit *SU, unsigned CurCycle) {
Bill Wendling22e978a2006-12-07 20:04:42 +0000217 DOUT << "*** Scheduling [" << CurCycle << "]: ";
Dan Gohman22d07b12008-11-18 02:06:40 +0000218 DEBUG(SU->dump(this));
Evan Chengd38c22b2006-05-11 23:55:42 +0000219
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000220 assert(CurCycle >= SU->getHeight() && "Node scheduled below its height!");
221 SU->setHeightToAtLeast(CurCycle);
Dan Gohman6e587262008-11-18 21:22:20 +0000222 Sequence.push_back(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +0000223
224 // Bottom up: release predecessors
Chris Lattnerd86418a2006-08-17 00:09:56 +0000225 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Evan Cheng5924bf72007-09-25 01:54:36 +0000226 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000227 ReleasePred(SU, &*I);
228 if (I->isAssignedRegDep()) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000229 // This is a physical register dependency and it's impossible or
230 // expensive to copy the register. Make sure nothing that can
231 // clobber the register is scheduled between the predecessor and
232 // this node.
Dan Gohman2d170892008-12-09 22:54:47 +0000233 if (!LiveRegDefs[I->getReg()]) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000234 ++NumLiveRegs;
Dan Gohman2d170892008-12-09 22:54:47 +0000235 LiveRegDefs[I->getReg()] = I->getSUnit();
236 LiveRegCycles[I->getReg()] = CurCycle;
Evan Cheng5924bf72007-09-25 01:54:36 +0000237 }
238 }
239 }
240
241 // Release all the implicit physical register defs that are live.
242 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
243 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000244 if (I->isAssignedRegDep()) {
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000245 if (LiveRegCycles[I->getReg()] == I->getSUnit()->getHeight()) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000246 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
Dan Gohman2d170892008-12-09 22:54:47 +0000247 assert(LiveRegDefs[I->getReg()] == SU &&
Evan Cheng5924bf72007-09-25 01:54:36 +0000248 "Physical register dependency violated?");
Dan Gohmanc07f6862008-09-23 18:50:48 +0000249 --NumLiveRegs;
Dan Gohman2d170892008-12-09 22:54:47 +0000250 LiveRegDefs[I->getReg()] = NULL;
251 LiveRegCycles[I->getReg()] = 0;
Evan Cheng5924bf72007-09-25 01:54:36 +0000252 }
253 }
254 }
255
Evan Chengd38c22b2006-05-11 23:55:42 +0000256 SU->isScheduled = true;
Dan Gohman6e587262008-11-18 21:22:20 +0000257 AvailableQueue->ScheduledNode(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +0000258}
259
Evan Cheng5924bf72007-09-25 01:54:36 +0000260/// CapturePred - This does the opposite of ReleasePred. Since SU is being
261/// unscheduled, incrcease the succ left count of its predecessors. Remove
262/// them from AvailableQueue if necessary.
Dan Gohman2d170892008-12-09 22:54:47 +0000263void ScheduleDAGRRList::CapturePred(SDep *PredEdge) {
264 SUnit *PredSU = PredEdge->getSUnit();
Evan Cheng5924bf72007-09-25 01:54:36 +0000265 if (PredSU->isAvailable) {
266 PredSU->isAvailable = false;
267 if (!PredSU->isPending)
268 AvailableQueue->remove(PredSU);
269 }
270
Evan Cheng038dcc52007-09-28 19:24:24 +0000271 ++PredSU->NumSuccsLeft;
Evan Cheng5924bf72007-09-25 01:54:36 +0000272}
273
274/// UnscheduleNodeBottomUp - Remove the node from the schedule, update its and
275/// its predecessor states to reflect the change.
276void ScheduleDAGRRList::UnscheduleNodeBottomUp(SUnit *SU) {
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000277 DOUT << "*** Unscheduling [" << SU->getHeight() << "]: ";
Dan Gohman22d07b12008-11-18 02:06:40 +0000278 DEBUG(SU->dump(this));
Evan Cheng5924bf72007-09-25 01:54:36 +0000279
280 AvailableQueue->UnscheduledNode(SU);
281
282 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
283 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000284 CapturePred(&*I);
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000285 if (I->isAssignedRegDep() && SU->getHeight() == LiveRegCycles[I->getReg()]) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000286 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
Dan Gohman2d170892008-12-09 22:54:47 +0000287 assert(LiveRegDefs[I->getReg()] == I->getSUnit() &&
Evan Cheng5924bf72007-09-25 01:54:36 +0000288 "Physical register dependency violated?");
Dan Gohmanc07f6862008-09-23 18:50:48 +0000289 --NumLiveRegs;
Dan Gohman2d170892008-12-09 22:54:47 +0000290 LiveRegDefs[I->getReg()] = NULL;
291 LiveRegCycles[I->getReg()] = 0;
Evan Cheng5924bf72007-09-25 01:54:36 +0000292 }
293 }
294
295 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
296 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000297 if (I->isAssignedRegDep()) {
298 if (!LiveRegDefs[I->getReg()]) {
299 LiveRegDefs[I->getReg()] = SU;
Dan Gohmanc07f6862008-09-23 18:50:48 +0000300 ++NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +0000301 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000302 if (I->getSUnit()->getHeight() < LiveRegCycles[I->getReg()])
303 LiveRegCycles[I->getReg()] = I->getSUnit()->getHeight();
Evan Cheng5924bf72007-09-25 01:54:36 +0000304 }
305 }
306
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000307 SU->setHeightDirty();
Evan Cheng5924bf72007-09-25 01:54:36 +0000308 SU->isScheduled = false;
309 SU->isAvailable = true;
310 AvailableQueue->push(SU);
311}
312
Evan Cheng8e136a92007-09-26 21:36:17 +0000313/// BacktrackBottomUp - Backtrack scheduling to a previous cycle specified in
Dan Gohman60d68442009-01-29 19:49:27 +0000314/// BTCycle in order to schedule a specific node.
Evan Cheng8e136a92007-09-26 21:36:17 +0000315void ScheduleDAGRRList::BacktrackBottomUp(SUnit *SU, unsigned BtCycle,
316 unsigned &CurCycle) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000317 SUnit *OldSU = NULL;
Evan Cheng8e136a92007-09-26 21:36:17 +0000318 while (CurCycle > BtCycle) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000319 OldSU = Sequence.back();
320 Sequence.pop_back();
321 if (SU->isSucc(OldSU))
Evan Cheng8e136a92007-09-26 21:36:17 +0000322 // Don't try to remove SU from AvailableQueue.
323 SU->isAvailable = false;
Evan Cheng5924bf72007-09-25 01:54:36 +0000324 UnscheduleNodeBottomUp(OldSU);
325 --CurCycle;
326 }
327
Dan Gohman60d68442009-01-29 19:49:27 +0000328 assert(!SU->isSucc(OldSU) && "Something is wrong!");
Evan Cheng1ec79b42007-09-27 07:09:03 +0000329
330 ++NumBacktracks;
Evan Cheng5924bf72007-09-25 01:54:36 +0000331}
332
Evan Cheng5924bf72007-09-25 01:54:36 +0000333/// CopyAndMoveSuccessors - Clone the specified node and move its scheduled
334/// successors to the newly created node.
335SUnit *ScheduleDAGRRList::CopyAndMoveSuccessors(SUnit *SU) {
Dan Gohman072734e2008-11-13 23:24:17 +0000336 if (SU->getNode()->getFlaggedNode())
Evan Cheng79e97132007-10-05 01:39:18 +0000337 return NULL;
Evan Cheng8e136a92007-09-26 21:36:17 +0000338
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000339 SDNode *N = SU->getNode();
Evan Cheng79e97132007-10-05 01:39:18 +0000340 if (!N)
341 return NULL;
342
343 SUnit *NewSU;
Evan Cheng79e97132007-10-05 01:39:18 +0000344 bool TryUnfold = false;
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000345 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Duncan Sands13237ac2008-06-06 12:08:01 +0000346 MVT VT = N->getValueType(i);
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000347 if (VT == MVT::Flag)
348 return NULL;
349 else if (VT == MVT::Other)
350 TryUnfold = true;
351 }
Evan Cheng79e97132007-10-05 01:39:18 +0000352 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000353 const SDValue &Op = N->getOperand(i);
Gabor Greiff304a7a2008-08-28 21:40:38 +0000354 MVT VT = Op.getNode()->getValueType(Op.getResNo());
Evan Cheng79e97132007-10-05 01:39:18 +0000355 if (VT == MVT::Flag)
356 return NULL;
Evan Cheng79e97132007-10-05 01:39:18 +0000357 }
358
359 if (TryUnfold) {
Dan Gohmane6e13482008-06-21 15:52:51 +0000360 SmallVector<SDNode*, 2> NewNodes;
Dan Gohman5a390b92008-11-13 21:21:28 +0000361 if (!TII->unfoldMemoryOperand(*DAG, N, NewNodes))
Evan Cheng79e97132007-10-05 01:39:18 +0000362 return NULL;
363
364 DOUT << "Unfolding SU # " << SU->NodeNum << "\n";
365 assert(NewNodes.size() == 2 && "Expected a load folding node!");
366
367 N = NewNodes[1];
368 SDNode *LoadNode = NewNodes[0];
Evan Cheng79e97132007-10-05 01:39:18 +0000369 unsigned NumVals = N->getNumValues();
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000370 unsigned OldNumVals = SU->getNode()->getNumValues();
Evan Cheng79e97132007-10-05 01:39:18 +0000371 for (unsigned i = 0; i != NumVals; ++i)
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000372 DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), i), SDValue(N, i));
373 DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), OldNumVals-1),
Dan Gohman5a390b92008-11-13 21:21:28 +0000374 SDValue(LoadNode, 1));
Evan Cheng79e97132007-10-05 01:39:18 +0000375
Dan Gohmane52e0892008-11-11 21:34:44 +0000376 // LoadNode may already exist. This can happen when there is another
377 // load from the same location and producing the same type of value
378 // but it has different alignment or volatileness.
379 bool isNewLoad = true;
380 SUnit *LoadSU;
381 if (LoadNode->getNodeId() != -1) {
382 LoadSU = &SUnits[LoadNode->getNodeId()];
383 isNewLoad = false;
384 } else {
385 LoadSU = CreateNewSUnit(LoadNode);
386 LoadNode->setNodeId(LoadSU->NodeNum);
Dan Gohmane52e0892008-11-11 21:34:44 +0000387 ComputeLatency(LoadSU);
388 }
389
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000390 SUnit *NewSU = CreateNewSUnit(N);
Dan Gohman46520a22008-06-21 19:18:17 +0000391 assert(N->getNodeId() == -1 && "Node already inserted!");
392 N->setNodeId(NewSU->NodeNum);
Dan Gohmane6e13482008-06-21 15:52:51 +0000393
Dan Gohman17059682008-07-17 19:10:17 +0000394 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Dan Gohman856c0122008-02-16 00:25:40 +0000395 for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
Chris Lattnerfd2e3382008-01-07 06:47:00 +0000396 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
Evan Cheng79e97132007-10-05 01:39:18 +0000397 NewSU->isTwoAddress = true;
398 break;
399 }
400 }
Chris Lattnerfd2e3382008-01-07 06:47:00 +0000401 if (TID.isCommutable())
Evan Cheng79e97132007-10-05 01:39:18 +0000402 NewSU->isCommutable = true;
Evan Cheng79e97132007-10-05 01:39:18 +0000403 ComputeLatency(NewSU);
404
Dan Gohman2d170892008-12-09 22:54:47 +0000405 SDep ChainPred;
Evan Cheng79e97132007-10-05 01:39:18 +0000406 SmallVector<SDep, 4> ChainSuccs;
407 SmallVector<SDep, 4> LoadPreds;
408 SmallVector<SDep, 4> NodePreds;
409 SmallVector<SDep, 4> NodeSuccs;
410 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
411 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000412 if (I->isCtrl())
413 ChainPred = *I;
414 else if (I->getSUnit()->getNode() &&
415 I->getSUnit()->getNode()->isOperandOf(LoadNode))
416 LoadPreds.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +0000417 else
Dan Gohman2d170892008-12-09 22:54:47 +0000418 NodePreds.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +0000419 }
420 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
421 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000422 if (I->isCtrl())
423 ChainSuccs.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +0000424 else
Dan Gohman2d170892008-12-09 22:54:47 +0000425 NodeSuccs.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +0000426 }
427
Dan Gohman2d170892008-12-09 22:54:47 +0000428 if (ChainPred.getSUnit()) {
429 RemovePred(SU, ChainPred);
Dan Gohman4370f262008-04-15 01:22:18 +0000430 if (isNewLoad)
Dan Gohman2d170892008-12-09 22:54:47 +0000431 AddPred(LoadSU, ChainPred);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000432 }
Evan Cheng79e97132007-10-05 01:39:18 +0000433 for (unsigned i = 0, e = LoadPreds.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +0000434 const SDep &Pred = LoadPreds[i];
435 RemovePred(SU, Pred);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000436 if (isNewLoad) {
Dan Gohman2d170892008-12-09 22:54:47 +0000437 AddPred(LoadSU, Pred);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000438 }
Evan Cheng79e97132007-10-05 01:39:18 +0000439 }
440 for (unsigned i = 0, e = NodePreds.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +0000441 const SDep &Pred = NodePreds[i];
442 RemovePred(SU, Pred);
443 AddPred(NewSU, Pred);
Evan Cheng79e97132007-10-05 01:39:18 +0000444 }
445 for (unsigned i = 0, e = NodeSuccs.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +0000446 SDep D = NodeSuccs[i];
447 SUnit *SuccDep = D.getSUnit();
448 D.setSUnit(SU);
449 RemovePred(SuccDep, D);
450 D.setSUnit(NewSU);
451 AddPred(SuccDep, D);
Evan Cheng79e97132007-10-05 01:39:18 +0000452 }
453 for (unsigned i = 0, e = ChainSuccs.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +0000454 SDep D = ChainSuccs[i];
455 SUnit *SuccDep = D.getSUnit();
456 D.setSUnit(SU);
457 RemovePred(SuccDep, D);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000458 if (isNewLoad) {
Dan Gohman2d170892008-12-09 22:54:47 +0000459 D.setSUnit(LoadSU);
460 AddPred(SuccDep, D);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000461 }
Evan Cheng79e97132007-10-05 01:39:18 +0000462 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000463 if (isNewLoad) {
Dan Gohman2d170892008-12-09 22:54:47 +0000464 AddPred(NewSU, SDep(LoadSU, SDep::Order, LoadSU->Latency));
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000465 }
Evan Cheng79e97132007-10-05 01:39:18 +0000466
Evan Cheng91e0fc92007-12-18 08:42:10 +0000467 if (isNewLoad)
468 AvailableQueue->addNode(LoadSU);
Evan Cheng79e97132007-10-05 01:39:18 +0000469 AvailableQueue->addNode(NewSU);
470
471 ++NumUnfolds;
472
473 if (NewSU->NumSuccsLeft == 0) {
474 NewSU->isAvailable = true;
475 return NewSU;
Evan Cheng91e0fc92007-12-18 08:42:10 +0000476 }
477 SU = NewSU;
Evan Cheng79e97132007-10-05 01:39:18 +0000478 }
479
480 DOUT << "Duplicating SU # " << SU->NodeNum << "\n";
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000481 NewSU = CreateClone(SU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000482
483 // New SUnit has the exact same predecessors.
484 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
485 I != E; ++I)
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000486 if (!I->isArtificial())
Dan Gohman2d170892008-12-09 22:54:47 +0000487 AddPred(NewSU, *I);
Evan Cheng5924bf72007-09-25 01:54:36 +0000488
489 // Only copy scheduled successors. Cut them from old node's successor
490 // list and move them over.
Dan Gohman2d170892008-12-09 22:54:47 +0000491 SmallVector<std::pair<SUnit *, SDep>, 4> DelDeps;
Evan Cheng5924bf72007-09-25 01:54:36 +0000492 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
493 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000494 if (I->isArtificial())
Evan Cheng5924bf72007-09-25 01:54:36 +0000495 continue;
Dan Gohman2d170892008-12-09 22:54:47 +0000496 SUnit *SuccSU = I->getSUnit();
497 if (SuccSU->isScheduled) {
Dan Gohman2d170892008-12-09 22:54:47 +0000498 SDep D = *I;
499 D.setSUnit(NewSU);
500 AddPred(SuccSU, D);
501 D.setSUnit(SU);
502 DelDeps.push_back(std::make_pair(SuccSU, D));
Evan Cheng5924bf72007-09-25 01:54:36 +0000503 }
504 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000505 for (unsigned i = 0, e = DelDeps.size(); i != e; ++i)
Dan Gohman2d170892008-12-09 22:54:47 +0000506 RemovePred(DelDeps[i].first, DelDeps[i].second);
Evan Cheng5924bf72007-09-25 01:54:36 +0000507
508 AvailableQueue->updateNode(SU);
509 AvailableQueue->addNode(NewSU);
510
Evan Cheng1ec79b42007-09-27 07:09:03 +0000511 ++NumDups;
Evan Cheng5924bf72007-09-25 01:54:36 +0000512 return NewSU;
513}
514
Evan Chengb2c42c62009-01-12 03:19:55 +0000515/// InsertCopiesAndMoveSuccs - Insert register copies and move all
516/// scheduled successors of the given SUnit to the last copy.
517void ScheduleDAGRRList::InsertCopiesAndMoveSuccs(SUnit *SU, unsigned Reg,
518 const TargetRegisterClass *DestRC,
519 const TargetRegisterClass *SrcRC,
Evan Cheng1ec79b42007-09-27 07:09:03 +0000520 SmallVector<SUnit*, 2> &Copies) {
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000521 SUnit *CopyFromSU = CreateNewSUnit(NULL);
Evan Cheng8e136a92007-09-26 21:36:17 +0000522 CopyFromSU->CopySrcRC = SrcRC;
523 CopyFromSU->CopyDstRC = DestRC;
Evan Cheng8e136a92007-09-26 21:36:17 +0000524
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000525 SUnit *CopyToSU = CreateNewSUnit(NULL);
Evan Cheng8e136a92007-09-26 21:36:17 +0000526 CopyToSU->CopySrcRC = DestRC;
527 CopyToSU->CopyDstRC = SrcRC;
528
529 // Only copy scheduled successors. Cut them from old node's successor
530 // list and move them over.
Dan Gohman2d170892008-12-09 22:54:47 +0000531 SmallVector<std::pair<SUnit *, SDep>, 4> DelDeps;
Evan Cheng8e136a92007-09-26 21:36:17 +0000532 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
533 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000534 if (I->isArtificial())
Evan Cheng8e136a92007-09-26 21:36:17 +0000535 continue;
Dan Gohman2d170892008-12-09 22:54:47 +0000536 SUnit *SuccSU = I->getSUnit();
537 if (SuccSU->isScheduled) {
538 SDep D = *I;
539 D.setSUnit(CopyToSU);
540 AddPred(SuccSU, D);
541 DelDeps.push_back(std::make_pair(SuccSU, *I));
Evan Cheng8e136a92007-09-26 21:36:17 +0000542 }
543 }
Evan Chengb2c42c62009-01-12 03:19:55 +0000544 for (unsigned i = 0, e = DelDeps.size(); i != e; ++i)
Dan Gohman2d170892008-12-09 22:54:47 +0000545 RemovePred(DelDeps[i].first, DelDeps[i].second);
Evan Cheng8e136a92007-09-26 21:36:17 +0000546
Dan Gohman2d170892008-12-09 22:54:47 +0000547 AddPred(CopyFromSU, SDep(SU, SDep::Data, SU->Latency, Reg));
548 AddPred(CopyToSU, SDep(CopyFromSU, SDep::Data, CopyFromSU->Latency, 0));
Evan Cheng8e136a92007-09-26 21:36:17 +0000549
550 AvailableQueue->updateNode(SU);
551 AvailableQueue->addNode(CopyFromSU);
552 AvailableQueue->addNode(CopyToSU);
Evan Cheng1ec79b42007-09-27 07:09:03 +0000553 Copies.push_back(CopyFromSU);
554 Copies.push_back(CopyToSU);
Evan Cheng8e136a92007-09-26 21:36:17 +0000555
Evan Chengb2c42c62009-01-12 03:19:55 +0000556 ++NumPRCopies;
Evan Cheng8e136a92007-09-26 21:36:17 +0000557}
558
559/// getPhysicalRegisterVT - Returns the ValueType of the physical register
560/// definition of the specified node.
561/// FIXME: Move to SelectionDAG?
Duncan Sands13237ac2008-06-06 12:08:01 +0000562static MVT getPhysicalRegisterVT(SDNode *N, unsigned Reg,
563 const TargetInstrInfo *TII) {
Dan Gohman17059682008-07-17 19:10:17 +0000564 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Cheng8e136a92007-09-26 21:36:17 +0000565 assert(TID.ImplicitDefs && "Physical reg def must be in implicit def list!");
Chris Lattnerb0d06b42008-01-07 03:13:06 +0000566 unsigned NumRes = TID.getNumDefs();
567 for (const unsigned *ImpDef = TID.getImplicitDefs(); *ImpDef; ++ImpDef) {
Evan Cheng8e136a92007-09-26 21:36:17 +0000568 if (Reg == *ImpDef)
569 break;
570 ++NumRes;
571 }
572 return N->getValueType(NumRes);
573}
574
Evan Cheng5924bf72007-09-25 01:54:36 +0000575/// DelayForLiveRegsBottomUp - Returns true if it is necessary to delay
576/// scheduling of the given node to satisfy live physical register dependencies.
577/// If the specific node is the last one that's available to schedule, do
578/// whatever is necessary (i.e. backtracking or cloning) to make it possible.
Evan Cheng1ec79b42007-09-27 07:09:03 +0000579bool ScheduleDAGRRList::DelayForLiveRegsBottomUp(SUnit *SU,
580 SmallVector<unsigned, 4> &LRegs){
Dan Gohmanc07f6862008-09-23 18:50:48 +0000581 if (NumLiveRegs == 0)
Evan Cheng5924bf72007-09-25 01:54:36 +0000582 return false;
583
Evan Chenge6f92252007-09-27 18:46:06 +0000584 SmallSet<unsigned, 4> RegAdded;
Evan Cheng5924bf72007-09-25 01:54:36 +0000585 // If this node would clobber any "live" register, then it's not ready.
Evan Cheng5924bf72007-09-25 01:54:36 +0000586 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
587 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000588 if (I->isAssignedRegDep()) {
589 unsigned Reg = I->getReg();
590 if (LiveRegDefs[Reg] && LiveRegDefs[Reg] != I->getSUnit()) {
Evan Chenge6f92252007-09-27 18:46:06 +0000591 if (RegAdded.insert(Reg))
592 LRegs.push_back(Reg);
593 }
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000594 for (const unsigned *Alias = TRI->getAliasSet(Reg);
Evan Cheng5924bf72007-09-25 01:54:36 +0000595 *Alias; ++Alias)
Dan Gohman2d170892008-12-09 22:54:47 +0000596 if (LiveRegDefs[*Alias] && LiveRegDefs[*Alias] != I->getSUnit()) {
Evan Chenge6f92252007-09-27 18:46:06 +0000597 if (RegAdded.insert(*Alias))
598 LRegs.push_back(*Alias);
599 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000600 }
601 }
602
Dan Gohman072734e2008-11-13 23:24:17 +0000603 for (SDNode *Node = SU->getNode(); Node; Node = Node->getFlaggedNode()) {
604 if (!Node->isMachineOpcode())
Evan Cheng5924bf72007-09-25 01:54:36 +0000605 continue;
Dan Gohman17059682008-07-17 19:10:17 +0000606 const TargetInstrDesc &TID = TII->get(Node->getMachineOpcode());
Evan Cheng5924bf72007-09-25 01:54:36 +0000607 if (!TID.ImplicitDefs)
608 continue;
609 for (const unsigned *Reg = TID.ImplicitDefs; *Reg; ++Reg) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000610 if (LiveRegDefs[*Reg] && LiveRegDefs[*Reg] != SU) {
Evan Chenge6f92252007-09-27 18:46:06 +0000611 if (RegAdded.insert(*Reg))
612 LRegs.push_back(*Reg);
613 }
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000614 for (const unsigned *Alias = TRI->getAliasSet(*Reg);
Evan Cheng5924bf72007-09-25 01:54:36 +0000615 *Alias; ++Alias)
Dan Gohmanc07f6862008-09-23 18:50:48 +0000616 if (LiveRegDefs[*Alias] && LiveRegDefs[*Alias] != SU) {
Evan Chenge6f92252007-09-27 18:46:06 +0000617 if (RegAdded.insert(*Alias))
618 LRegs.push_back(*Alias);
619 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000620 }
621 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000622 return !LRegs.empty();
Evan Chengd38c22b2006-05-11 23:55:42 +0000623}
624
Evan Cheng1ec79b42007-09-27 07:09:03 +0000625
Evan Chengd38c22b2006-05-11 23:55:42 +0000626/// ListScheduleBottomUp - The main loop of list scheduling for bottom-up
627/// schedulers.
628void ScheduleDAGRRList::ListScheduleBottomUp() {
629 unsigned CurCycle = 0;
630 // Add root to Available queue.
Dan Gohman4370f262008-04-15 01:22:18 +0000631 if (!SUnits.empty()) {
Dan Gohman5a390b92008-11-13 21:21:28 +0000632 SUnit *RootSU = &SUnits[DAG->getRoot().getNode()->getNodeId()];
Dan Gohman4370f262008-04-15 01:22:18 +0000633 assert(RootSU->Succs.empty() && "Graph root shouldn't have successors!");
634 RootSU->isAvailable = true;
635 AvailableQueue->push(RootSU);
636 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000637
638 // While Available queue is not empty, grab the node with the highest
Dan Gohman54a187e2007-08-20 19:28:38 +0000639 // priority. If it is not ready put it back. Schedule the node.
Evan Cheng5924bf72007-09-25 01:54:36 +0000640 SmallVector<SUnit*, 4> NotReady;
Dan Gohmanfa63cc42008-06-23 21:15:00 +0000641 DenseMap<SUnit*, SmallVector<unsigned, 4> > LRegsMap;
Dan Gohmane6e13482008-06-21 15:52:51 +0000642 Sequence.reserve(SUnits.size());
Evan Chengd38c22b2006-05-11 23:55:42 +0000643 while (!AvailableQueue->empty()) {
Evan Cheng1ec79b42007-09-27 07:09:03 +0000644 bool Delayed = false;
Dan Gohmanfa63cc42008-06-23 21:15:00 +0000645 LRegsMap.clear();
Evan Cheng5924bf72007-09-25 01:54:36 +0000646 SUnit *CurSU = AvailableQueue->pop();
647 while (CurSU) {
Dan Gohman63be5312008-11-21 01:30:54 +0000648 SmallVector<unsigned, 4> LRegs;
649 if (!DelayForLiveRegsBottomUp(CurSU, LRegs))
650 break;
651 Delayed = true;
652 LRegsMap.insert(std::make_pair(CurSU, LRegs));
Evan Cheng1ec79b42007-09-27 07:09:03 +0000653
654 CurSU->isPending = true; // This SU is not in AvailableQueue right now.
655 NotReady.push_back(CurSU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000656 CurSU = AvailableQueue->pop();
Evan Chengd38c22b2006-05-11 23:55:42 +0000657 }
Evan Cheng1ec79b42007-09-27 07:09:03 +0000658
659 // All candidates are delayed due to live physical reg dependencies.
660 // Try backtracking, code duplication, or inserting cross class copies
661 // to resolve it.
662 if (Delayed && !CurSU) {
663 for (unsigned i = 0, e = NotReady.size(); i != e; ++i) {
664 SUnit *TrySU = NotReady[i];
665 SmallVector<unsigned, 4> &LRegs = LRegsMap[TrySU];
666
667 // Try unscheduling up to the point where it's safe to schedule
668 // this node.
669 unsigned LiveCycle = CurCycle;
670 for (unsigned j = 0, ee = LRegs.size(); j != ee; ++j) {
671 unsigned Reg = LRegs[j];
672 unsigned LCycle = LiveRegCycles[Reg];
673 LiveCycle = std::min(LiveCycle, LCycle);
674 }
675 SUnit *OldSU = Sequence[LiveCycle];
676 if (!WillCreateCycle(TrySU, OldSU)) {
677 BacktrackBottomUp(TrySU, LiveCycle, CurCycle);
678 // Force the current node to be scheduled before the node that
679 // requires the physical reg dep.
680 if (OldSU->isAvailable) {
681 OldSU->isAvailable = false;
682 AvailableQueue->remove(OldSU);
683 }
Dan Gohman2d170892008-12-09 22:54:47 +0000684 AddPred(TrySU, SDep(OldSU, SDep::Order, /*Latency=*/1,
685 /*Reg=*/0, /*isNormalMemory=*/false,
686 /*isMustAlias=*/false, /*isArtificial=*/true));
Evan Cheng1ec79b42007-09-27 07:09:03 +0000687 // If one or more successors has been unscheduled, then the current
688 // node is no longer avaialable. Schedule a successor that's now
689 // available instead.
690 if (!TrySU->isAvailable)
691 CurSU = AvailableQueue->pop();
692 else {
693 CurSU = TrySU;
694 TrySU->isPending = false;
695 NotReady.erase(NotReady.begin()+i);
696 }
697 break;
698 }
699 }
700
701 if (!CurSU) {
Evan Chengb2c42c62009-01-12 03:19:55 +0000702 // Can't backtrack. If it's too expensive to copy the value, then try
703 // duplicate the nodes that produces these "too expensive to copy"
704 // values to break the dependency. In case even that doesn't work,
705 // insert cross class copies.
706 // If it's not too expensive, i.e. cost != -1, issue copies.
Evan Cheng1ec79b42007-09-27 07:09:03 +0000707 SUnit *TrySU = NotReady[0];
708 SmallVector<unsigned, 4> &LRegs = LRegsMap[TrySU];
709 assert(LRegs.size() == 1 && "Can't handle this yet!");
710 unsigned Reg = LRegs[0];
711 SUnit *LRDef = LiveRegDefs[Reg];
Evan Chengb2c42c62009-01-12 03:19:55 +0000712 MVT VT = getPhysicalRegisterVT(LRDef->getNode(), Reg, TII);
713 const TargetRegisterClass *RC =
714 TRI->getPhysicalRegisterRegClass(Reg, VT);
715 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC);
716
717 // If cross copy register class is null, then it must be possible copy
718 // the value directly. Do not try duplicate the def.
719 SUnit *NewDef = 0;
720 if (DestRC)
721 NewDef = CopyAndMoveSuccessors(LRDef);
722 else
723 DestRC = RC;
Evan Cheng79e97132007-10-05 01:39:18 +0000724 if (!NewDef) {
Evan Chengb2c42c62009-01-12 03:19:55 +0000725 // Issue copies, these can be expensive cross register class copies.
Evan Cheng1ec79b42007-09-27 07:09:03 +0000726 SmallVector<SUnit*, 2> Copies;
Evan Chengb2c42c62009-01-12 03:19:55 +0000727 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies);
Evan Cheng0c4fe262009-01-09 20:42:34 +0000728 DOUT << "Adding an edge from SU #" << TrySU->NodeNum
Evan Cheng1ec79b42007-09-27 07:09:03 +0000729 << " to SU #" << Copies.front()->NodeNum << "\n";
Dan Gohman2d170892008-12-09 22:54:47 +0000730 AddPred(TrySU, SDep(Copies.front(), SDep::Order, /*Latency=*/1,
Dan Gohmanbf8e5202009-01-06 01:28:56 +0000731 /*Reg=*/0, /*isNormalMemory=*/false,
732 /*isMustAlias=*/false,
Dan Gohman2d170892008-12-09 22:54:47 +0000733 /*isArtificial=*/true));
Evan Cheng1ec79b42007-09-27 07:09:03 +0000734 NewDef = Copies.back();
735 }
736
Evan Cheng0c4fe262009-01-09 20:42:34 +0000737 DOUT << "Adding an edge from SU #" << NewDef->NodeNum
Evan Cheng1ec79b42007-09-27 07:09:03 +0000738 << " to SU #" << TrySU->NodeNum << "\n";
739 LiveRegDefs[Reg] = NewDef;
Dan Gohman2d170892008-12-09 22:54:47 +0000740 AddPred(NewDef, SDep(TrySU, SDep::Order, /*Latency=*/1,
Dan Gohmanbf8e5202009-01-06 01:28:56 +0000741 /*Reg=*/0, /*isNormalMemory=*/false,
742 /*isMustAlias=*/false,
Dan Gohman2d170892008-12-09 22:54:47 +0000743 /*isArtificial=*/true));
Evan Cheng1ec79b42007-09-27 07:09:03 +0000744 TrySU->isAvailable = false;
745 CurSU = NewDef;
746 }
747
Dan Gohman60d68442009-01-29 19:49:27 +0000748 assert(CurSU && "Unable to resolve live physical register dependencies!");
Evan Cheng1ec79b42007-09-27 07:09:03 +0000749 }
750
Evan Chengd38c22b2006-05-11 23:55:42 +0000751 // Add the nodes that aren't ready back onto the available list.
Evan Cheng5924bf72007-09-25 01:54:36 +0000752 for (unsigned i = 0, e = NotReady.size(); i != e; ++i) {
753 NotReady[i]->isPending = false;
Evan Cheng1ec79b42007-09-27 07:09:03 +0000754 // May no longer be available due to backtracking.
Evan Cheng5924bf72007-09-25 01:54:36 +0000755 if (NotReady[i]->isAvailable)
756 AvailableQueue->push(NotReady[i]);
757 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000758 NotReady.clear();
759
Dan Gohmanc602dd42008-11-21 00:10:42 +0000760 if (CurSU)
Evan Cheng5924bf72007-09-25 01:54:36 +0000761 ScheduleNodeBottomUp(CurSU, CurCycle);
Evan Cheng5924bf72007-09-25 01:54:36 +0000762 ++CurCycle;
Evan Chengd38c22b2006-05-11 23:55:42 +0000763 }
764
Evan Chengd38c22b2006-05-11 23:55:42 +0000765 // Reverse the order if it is bottom up.
766 std::reverse(Sequence.begin(), Sequence.end());
767
Evan Chengd38c22b2006-05-11 23:55:42 +0000768#ifndef NDEBUG
Dan Gohman4ce15e12008-11-20 01:26:25 +0000769 VerifySchedule(isBottomUp);
Evan Chengd38c22b2006-05-11 23:55:42 +0000770#endif
771}
772
773//===----------------------------------------------------------------------===//
774// Top-Down Scheduling
775//===----------------------------------------------------------------------===//
776
777/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. Add it to
Dan Gohman54a187e2007-08-20 19:28:38 +0000778/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
Dan Gohman60d68442009-01-29 19:49:27 +0000779void ScheduleDAGRRList::ReleaseSucc(SUnit *SU, const SDep *SuccEdge) {
Dan Gohman2d170892008-12-09 22:54:47 +0000780 SUnit *SuccSU = SuccEdge->getSUnit();
Evan Cheng038dcc52007-09-28 19:24:24 +0000781 --SuccSU->NumPredsLeft;
Evan Chengd38c22b2006-05-11 23:55:42 +0000782
783#ifndef NDEBUG
Evan Cheng038dcc52007-09-28 19:24:24 +0000784 if (SuccSU->NumPredsLeft < 0) {
Dan Gohman5ebdb982008-11-18 00:38:59 +0000785 cerr << "*** Scheduling failed! ***\n";
Dan Gohman22d07b12008-11-18 02:06:40 +0000786 SuccSU->dump(this);
Bill Wendling22e978a2006-12-07 20:04:42 +0000787 cerr << " has been released too many times!\n";
Evan Chengd38c22b2006-05-11 23:55:42 +0000788 assert(0);
789 }
790#endif
791
Evan Cheng038dcc52007-09-28 19:24:24 +0000792 if (SuccSU->NumPredsLeft == 0) {
Evan Chengd38c22b2006-05-11 23:55:42 +0000793 SuccSU->isAvailable = true;
794 AvailableQueue->push(SuccSU);
795 }
796}
797
Evan Chengd38c22b2006-05-11 23:55:42 +0000798/// ScheduleNodeTopDown - Add the node to the schedule. Decrement the pending
799/// count of its successors. If a successor pending count is zero, add it to
800/// the Available queue.
Evan Chengd12c97d2006-05-30 18:05:39 +0000801void ScheduleDAGRRList::ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle) {
Bill Wendling22e978a2006-12-07 20:04:42 +0000802 DOUT << "*** Scheduling [" << CurCycle << "]: ";
Dan Gohman22d07b12008-11-18 02:06:40 +0000803 DEBUG(SU->dump(this));
Evan Chengd38c22b2006-05-11 23:55:42 +0000804
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000805 assert(CurCycle >= SU->getDepth() && "Node scheduled above its depth!");
806 SU->setDepthToAtLeast(CurCycle);
Dan Gohman92a36d72008-11-17 21:31:02 +0000807 Sequence.push_back(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +0000808
809 // Top down: release successors
Chris Lattnerd86418a2006-08-17 00:09:56 +0000810 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
Dan Gohman14074842009-01-13 20:24:13 +0000811 I != E; ++I) {
812 assert(!I->isAssignedRegDep() &&
813 "The list-tdrr scheduler doesn't yet support physreg dependencies!");
814
Dan Gohman2d170892008-12-09 22:54:47 +0000815 ReleaseSucc(SU, &*I);
Dan Gohman14074842009-01-13 20:24:13 +0000816 }
Dan Gohman92a36d72008-11-17 21:31:02 +0000817
Evan Chengd38c22b2006-05-11 23:55:42 +0000818 SU->isScheduled = true;
Dan Gohman92a36d72008-11-17 21:31:02 +0000819 AvailableQueue->ScheduledNode(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +0000820}
821
Dan Gohman54a187e2007-08-20 19:28:38 +0000822/// ListScheduleTopDown - The main loop of list scheduling for top-down
823/// schedulers.
Evan Chengd38c22b2006-05-11 23:55:42 +0000824void ScheduleDAGRRList::ListScheduleTopDown() {
825 unsigned CurCycle = 0;
Evan Chengd38c22b2006-05-11 23:55:42 +0000826
827 // All leaves to Available queue.
828 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
829 // It is available if it has no predecessors.
Dan Gohman4370f262008-04-15 01:22:18 +0000830 if (SUnits[i].Preds.empty()) {
Evan Chengd38c22b2006-05-11 23:55:42 +0000831 AvailableQueue->push(&SUnits[i]);
832 SUnits[i].isAvailable = true;
833 }
834 }
835
Evan Chengd38c22b2006-05-11 23:55:42 +0000836 // While Available queue is not empty, grab the node with the highest
Dan Gohman54a187e2007-08-20 19:28:38 +0000837 // priority. If it is not ready put it back. Schedule the node.
Dan Gohmane6e13482008-06-21 15:52:51 +0000838 Sequence.reserve(SUnits.size());
Evan Chengd38c22b2006-05-11 23:55:42 +0000839 while (!AvailableQueue->empty()) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000840 SUnit *CurSU = AvailableQueue->pop();
Evan Chengd38c22b2006-05-11 23:55:42 +0000841
Dan Gohmanc602dd42008-11-21 00:10:42 +0000842 if (CurSU)
Evan Cheng5924bf72007-09-25 01:54:36 +0000843 ScheduleNodeTopDown(CurSU, CurCycle);
Dan Gohman4370f262008-04-15 01:22:18 +0000844 ++CurCycle;
Evan Chengd38c22b2006-05-11 23:55:42 +0000845 }
846
Evan Chengd38c22b2006-05-11 23:55:42 +0000847#ifndef NDEBUG
Dan Gohman4ce15e12008-11-20 01:26:25 +0000848 VerifySchedule(isBottomUp);
Evan Chengd38c22b2006-05-11 23:55:42 +0000849#endif
850}
851
852
Evan Chengd38c22b2006-05-11 23:55:42 +0000853//===----------------------------------------------------------------------===//
854// RegReductionPriorityQueue Implementation
855//===----------------------------------------------------------------------===//
856//
857// This is a SchedulingPriorityQueue that schedules using Sethi Ullman numbers
858// to reduce register pressure.
859//
860namespace {
861 template<class SF>
862 class RegReductionPriorityQueue;
863
864 /// Sorting functions for the Available queue.
865 struct bu_ls_rr_sort : public std::binary_function<SUnit*, SUnit*, bool> {
866 RegReductionPriorityQueue<bu_ls_rr_sort> *SPQ;
867 bu_ls_rr_sort(RegReductionPriorityQueue<bu_ls_rr_sort> *spq) : SPQ(spq) {}
868 bu_ls_rr_sort(const bu_ls_rr_sort &RHS) : SPQ(RHS.SPQ) {}
869
870 bool operator()(const SUnit* left, const SUnit* right) const;
871 };
872
873 struct td_ls_rr_sort : public std::binary_function<SUnit*, SUnit*, bool> {
874 RegReductionPriorityQueue<td_ls_rr_sort> *SPQ;
875 td_ls_rr_sort(RegReductionPriorityQueue<td_ls_rr_sort> *spq) : SPQ(spq) {}
876 td_ls_rr_sort(const td_ls_rr_sort &RHS) : SPQ(RHS.SPQ) {}
877
878 bool operator()(const SUnit* left, const SUnit* right) const;
879 };
880} // end anonymous namespace
881
Evan Cheng961bbd32007-01-08 23:50:38 +0000882static inline bool isCopyFromLiveIn(const SUnit *SU) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000883 SDNode *N = SU->getNode();
Evan Cheng8e136a92007-09-26 21:36:17 +0000884 return N && N->getOpcode() == ISD::CopyFromReg &&
Evan Cheng961bbd32007-01-08 23:50:38 +0000885 N->getOperand(N->getNumOperands()-1).getValueType() != MVT::Flag;
886}
887
Dan Gohman186f65d2008-11-20 03:30:37 +0000888/// CalcNodeSethiUllmanNumber - Compute Sethi Ullman number.
889/// Smaller number is the higher priority.
Evan Cheng7e4abde2008-07-02 09:23:51 +0000890static unsigned
Dan Gohman186f65d2008-11-20 03:30:37 +0000891CalcNodeSethiUllmanNumber(const SUnit *SU, std::vector<unsigned> &SUNumbers) {
Evan Cheng7e4abde2008-07-02 09:23:51 +0000892 unsigned &SethiUllmanNumber = SUNumbers[SU->NodeNum];
893 if (SethiUllmanNumber != 0)
894 return SethiUllmanNumber;
895
896 unsigned Extra = 0;
897 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
898 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000899 if (I->isCtrl()) continue; // ignore chain preds
900 SUnit *PredSU = I->getSUnit();
Dan Gohman186f65d2008-11-20 03:30:37 +0000901 unsigned PredSethiUllman = CalcNodeSethiUllmanNumber(PredSU, SUNumbers);
Evan Cheng7e4abde2008-07-02 09:23:51 +0000902 if (PredSethiUllman > SethiUllmanNumber) {
903 SethiUllmanNumber = PredSethiUllman;
904 Extra = 0;
Dan Gohman2d170892008-12-09 22:54:47 +0000905 } else if (PredSethiUllman == SethiUllmanNumber && !I->isCtrl())
Evan Cheng7e4abde2008-07-02 09:23:51 +0000906 ++Extra;
907 }
908
909 SethiUllmanNumber += Extra;
910
911 if (SethiUllmanNumber == 0)
912 SethiUllmanNumber = 1;
913
914 return SethiUllmanNumber;
915}
916
Evan Chengd38c22b2006-05-11 23:55:42 +0000917namespace {
918 template<class SF>
Chris Lattner996795b2006-06-28 23:17:24 +0000919 class VISIBILITY_HIDDEN RegReductionPriorityQueue
920 : public SchedulingPriorityQueue {
Dan Gohmana4db3352008-06-21 18:35:25 +0000921 PriorityQueue<SUnit*, std::vector<SUnit*>, SF> Queue;
Roman Levenstein6b371142008-04-29 09:07:59 +0000922 unsigned currentQueueId;
Evan Chengd38c22b2006-05-11 23:55:42 +0000923
Dan Gohman3f656df2008-11-20 02:45:51 +0000924 protected:
925 // SUnits - The SUnits for the current graph.
926 std::vector<SUnit> *SUnits;
Evan Chengd38c22b2006-05-11 23:55:42 +0000927
Dan Gohman3f656df2008-11-20 02:45:51 +0000928 const TargetInstrInfo *TII;
929 const TargetRegisterInfo *TRI;
930 ScheduleDAGRRList *scheduleDAG;
931
Dan Gohman186f65d2008-11-20 03:30:37 +0000932 // SethiUllmanNumbers - The SethiUllman number for each node.
933 std::vector<unsigned> SethiUllmanNumbers;
934
Dan Gohman3f656df2008-11-20 02:45:51 +0000935 public:
936 RegReductionPriorityQueue(const TargetInstrInfo *tii,
937 const TargetRegisterInfo *tri) :
938 Queue(SF(this)), currentQueueId(0),
939 TII(tii), TRI(tri), scheduleDAG(NULL) {}
940
941 void initNodes(std::vector<SUnit> &sunits) {
942 SUnits = &sunits;
Dan Gohman186f65d2008-11-20 03:30:37 +0000943 // Add pseudo dependency edges for two-address nodes.
944 AddPseudoTwoAddrDeps();
945 // Calculate node priorities.
946 CalculateSethiUllmanNumbers();
Dan Gohman3f656df2008-11-20 02:45:51 +0000947 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000948
Dan Gohman186f65d2008-11-20 03:30:37 +0000949 void addNode(const SUnit *SU) {
950 unsigned SUSize = SethiUllmanNumbers.size();
951 if (SUnits->size() > SUSize)
952 SethiUllmanNumbers.resize(SUSize*2, 0);
953 CalcNodeSethiUllmanNumber(SU, SethiUllmanNumbers);
954 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000955
Dan Gohman186f65d2008-11-20 03:30:37 +0000956 void updateNode(const SUnit *SU) {
957 SethiUllmanNumbers[SU->NodeNum] = 0;
958 CalcNodeSethiUllmanNumber(SU, SethiUllmanNumbers);
959 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000960
Dan Gohman186f65d2008-11-20 03:30:37 +0000961 void releaseState() {
Dan Gohman3f656df2008-11-20 02:45:51 +0000962 SUnits = 0;
Dan Gohman186f65d2008-11-20 03:30:37 +0000963 SethiUllmanNumbers.clear();
Dan Gohman3f656df2008-11-20 02:45:51 +0000964 }
Dan Gohman186f65d2008-11-20 03:30:37 +0000965
966 unsigned getNodePriority(const SUnit *SU) const {
967 assert(SU->NodeNum < SethiUllmanNumbers.size());
968 unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
969 if (Opc == ISD::CopyFromReg && !isCopyFromLiveIn(SU))
970 // CopyFromReg should be close to its def because it restricts
971 // allocation choices. But if it is a livein then perhaps we want it
972 // closer to its uses so it can be coalesced.
973 return 0xffff;
Dan Gohman261ee6b2009-01-07 22:30:55 +0000974 if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
Dan Gohman186f65d2008-11-20 03:30:37 +0000975 // CopyToReg should be close to its uses to facilitate coalescing and
976 // avoid spilling.
977 return 0;
Dan Gohman261ee6b2009-01-07 22:30:55 +0000978 if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
979 Opc == TargetInstrInfo::INSERT_SUBREG)
Dan Gohman186f65d2008-11-20 03:30:37 +0000980 // EXTRACT_SUBREG / INSERT_SUBREG should be close to its use to
981 // facilitate coalescing.
982 return 0;
Dan Gohman261ee6b2009-01-07 22:30:55 +0000983 if (SU->NumSuccs == 0)
Dan Gohman186f65d2008-11-20 03:30:37 +0000984 // If SU does not have a use, i.e. it doesn't produce a value that would
985 // be consumed (e.g. store), then it terminates a chain of computation.
986 // Give it a large SethiUllman number so it will be scheduled right
987 // before its predecessors that it doesn't lengthen their live ranges.
988 return 0xffff;
Dan Gohman261ee6b2009-01-07 22:30:55 +0000989 if (SU->NumPreds == 0)
Dan Gohman186f65d2008-11-20 03:30:37 +0000990 // If SU does not have a def, schedule it close to its uses because it
991 // does not lengthen any live ranges.
992 return 0;
Dan Gohman261ee6b2009-01-07 22:30:55 +0000993 return SethiUllmanNumbers[SU->NodeNum];
Dan Gohman186f65d2008-11-20 03:30:37 +0000994 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000995
Evan Cheng5924bf72007-09-25 01:54:36 +0000996 unsigned size() const { return Queue.size(); }
997
Evan Chengd38c22b2006-05-11 23:55:42 +0000998 bool empty() const { return Queue.empty(); }
999
1000 void push(SUnit *U) {
Roman Levenstein6b371142008-04-29 09:07:59 +00001001 assert(!U->NodeQueueId && "Node in the queue already");
1002 U->NodeQueueId = ++currentQueueId;
Dan Gohmana4db3352008-06-21 18:35:25 +00001003 Queue.push(U);
Evan Chengd38c22b2006-05-11 23:55:42 +00001004 }
Roman Levenstein6b371142008-04-29 09:07:59 +00001005
Evan Chengd38c22b2006-05-11 23:55:42 +00001006 void push_all(const std::vector<SUnit *> &Nodes) {
1007 for (unsigned i = 0, e = Nodes.size(); i != e; ++i)
Roman Levenstein6b371142008-04-29 09:07:59 +00001008 push(Nodes[i]);
Evan Chengd38c22b2006-05-11 23:55:42 +00001009 }
1010
1011 SUnit *pop() {
Evan Chengd12c97d2006-05-30 18:05:39 +00001012 if (empty()) return NULL;
Dan Gohmana4db3352008-06-21 18:35:25 +00001013 SUnit *V = Queue.top();
1014 Queue.pop();
Roman Levenstein6b371142008-04-29 09:07:59 +00001015 V->NodeQueueId = 0;
Evan Chengd38c22b2006-05-11 23:55:42 +00001016 return V;
1017 }
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001018
Evan Cheng5924bf72007-09-25 01:54:36 +00001019 void remove(SUnit *SU) {
Roman Levenstein6b371142008-04-29 09:07:59 +00001020 assert(!Queue.empty() && "Queue is empty!");
Dan Gohmana4db3352008-06-21 18:35:25 +00001021 assert(SU->NodeQueueId != 0 && "Not in queue!");
1022 Queue.erase_one(SU);
Roman Levenstein6b371142008-04-29 09:07:59 +00001023 SU->NodeQueueId = 0;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001024 }
Dan Gohman3f656df2008-11-20 02:45:51 +00001025
1026 void setScheduleDAG(ScheduleDAGRRList *scheduleDag) {
1027 scheduleDAG = scheduleDag;
1028 }
1029
1030 protected:
1031 bool canClobber(const SUnit *SU, const SUnit *Op);
1032 void AddPseudoTwoAddrDeps();
Evan Cheng6730f032007-01-08 23:55:53 +00001033 void CalculateSethiUllmanNumbers();
Evan Cheng7e4abde2008-07-02 09:23:51 +00001034 };
1035
Dan Gohman186f65d2008-11-20 03:30:37 +00001036 typedef RegReductionPriorityQueue<bu_ls_rr_sort>
1037 BURegReductionPriorityQueue;
Evan Cheng7e4abde2008-07-02 09:23:51 +00001038
Dan Gohman186f65d2008-11-20 03:30:37 +00001039 typedef RegReductionPriorityQueue<td_ls_rr_sort>
1040 TDRegReductionPriorityQueue;
Evan Chengd38c22b2006-05-11 23:55:42 +00001041}
1042
Evan Chengb9e3db62007-03-14 22:43:40 +00001043/// closestSucc - Returns the scheduled cycle of the successor which is
1044/// closet to the current cycle.
Evan Cheng28748552007-03-13 23:25:11 +00001045static unsigned closestSucc(const SUnit *SU) {
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001046 unsigned MaxHeight = 0;
Evan Cheng28748552007-03-13 23:25:11 +00001047 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
Evan Chengb9e3db62007-03-14 22:43:40 +00001048 I != E; ++I) {
Evan Chengce3bbe52009-02-10 08:30:11 +00001049 if (I->isCtrl()) continue; // ignore chain succs
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001050 unsigned Height = I->getSUnit()->getHeight();
Evan Chengb9e3db62007-03-14 22:43:40 +00001051 // If there are bunch of CopyToRegs stacked up, they should be considered
1052 // to be at the same position.
Dan Gohman2d170892008-12-09 22:54:47 +00001053 if (I->getSUnit()->getNode() &&
1054 I->getSUnit()->getNode()->getOpcode() == ISD::CopyToReg)
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001055 Height = closestSucc(I->getSUnit())+1;
1056 if (Height > MaxHeight)
1057 MaxHeight = Height;
Evan Chengb9e3db62007-03-14 22:43:40 +00001058 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001059 return MaxHeight;
Evan Cheng28748552007-03-13 23:25:11 +00001060}
1061
Evan Cheng61bc51e2007-12-20 02:22:36 +00001062/// calcMaxScratches - Returns an cost estimate of the worse case requirement
1063/// for scratch registers. Live-in operands and live-out results don't count
1064/// since they are "fixed".
1065static unsigned calcMaxScratches(const SUnit *SU) {
1066 unsigned Scratches = 0;
1067 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1068 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001069 if (I->isCtrl()) continue; // ignore chain preds
1070 if (!I->getSUnit()->getNode() ||
1071 I->getSUnit()->getNode()->getOpcode() != ISD::CopyFromReg)
Evan Cheng61bc51e2007-12-20 02:22:36 +00001072 Scratches++;
1073 }
1074 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1075 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001076 if (I->isCtrl()) continue; // ignore chain succs
1077 if (!I->getSUnit()->getNode() ||
1078 I->getSUnit()->getNode()->getOpcode() != ISD::CopyToReg)
Evan Cheng61bc51e2007-12-20 02:22:36 +00001079 Scratches += 10;
1080 }
1081 return Scratches;
1082}
1083
Evan Chengd38c22b2006-05-11 23:55:42 +00001084// Bottom up
1085bool bu_ls_rr_sort::operator()(const SUnit *left, const SUnit *right) const {
Evan Cheng6730f032007-01-08 23:55:53 +00001086 unsigned LPriority = SPQ->getNodePriority(left);
1087 unsigned RPriority = SPQ->getNodePriority(right);
Evan Cheng73bdf042008-03-01 00:39:47 +00001088 if (LPriority != RPriority)
1089 return LPriority > RPriority;
1090
1091 // Try schedule def + use closer when Sethi-Ullman numbers are the same.
1092 // e.g.
1093 // t1 = op t2, c1
1094 // t3 = op t4, c2
1095 //
1096 // and the following instructions are both ready.
1097 // t2 = op c3
1098 // t4 = op c4
1099 //
1100 // Then schedule t2 = op first.
1101 // i.e.
1102 // t4 = op c4
1103 // t2 = op c3
1104 // t1 = op t2, c1
1105 // t3 = op t4, c2
1106 //
1107 // This creates more short live intervals.
1108 unsigned LDist = closestSucc(left);
1109 unsigned RDist = closestSucc(right);
1110 if (LDist != RDist)
1111 return LDist < RDist;
1112
1113 // Intuitively, it's good to push down instructions whose results are
1114 // liveout so their long live ranges won't conflict with other values
1115 // which are needed inside the BB. Further prioritize liveout instructions
1116 // by the number of operands which are calculated within the BB.
1117 unsigned LScratch = calcMaxScratches(left);
1118 unsigned RScratch = calcMaxScratches(right);
1119 if (LScratch != RScratch)
1120 return LScratch > RScratch;
1121
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001122 if (left->getHeight() != right->getHeight())
1123 return left->getHeight() > right->getHeight();
Evan Cheng73bdf042008-03-01 00:39:47 +00001124
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001125 if (left->getDepth() != right->getDepth())
1126 return left->getDepth() < right->getDepth();
Evan Cheng73bdf042008-03-01 00:39:47 +00001127
Roman Levenstein6b371142008-04-29 09:07:59 +00001128 assert(left->NodeQueueId && right->NodeQueueId &&
1129 "NodeQueueId cannot be zero");
1130 return (left->NodeQueueId > right->NodeQueueId);
Evan Chengd38c22b2006-05-11 23:55:42 +00001131}
1132
Dan Gohman3f656df2008-11-20 02:45:51 +00001133template<class SF>
Evan Cheng7e4abde2008-07-02 09:23:51 +00001134bool
Dan Gohman3f656df2008-11-20 02:45:51 +00001135RegReductionPriorityQueue<SF>::canClobber(const SUnit *SU, const SUnit *Op) {
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001136 if (SU->isTwoAddress) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001137 unsigned Opc = SU->getNode()->getMachineOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +00001138 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattnerfd2e3382008-01-07 06:47:00 +00001139 unsigned NumRes = TID.getNumDefs();
Dan Gohman0340d1e2008-02-15 20:50:13 +00001140 unsigned NumOps = TID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001141 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattnerfd2e3382008-01-07 06:47:00 +00001142 if (TID.getOperandConstraint(i+NumRes, TOI::TIED_TO) != -1) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001143 SDNode *DU = SU->getNode()->getOperand(i).getNode();
Dan Gohman46520a22008-06-21 19:18:17 +00001144 if (DU->getNodeId() != -1 &&
1145 Op->OrigNode == &(*SUnits)[DU->getNodeId()])
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001146 return true;
1147 }
1148 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001149 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001150 return false;
1151}
1152
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001153
Evan Chenga5e595d2007-09-28 22:32:30 +00001154/// hasCopyToRegUse - Return true if SU has a value successor that is a
1155/// CopyToReg node.
Dan Gohmane955c482008-08-05 14:45:15 +00001156static bool hasCopyToRegUse(const SUnit *SU) {
Evan Chenga5e595d2007-09-28 22:32:30 +00001157 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1158 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001159 if (I->isCtrl()) continue;
1160 const SUnit *SuccSU = I->getSUnit();
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001161 if (SuccSU->getNode() && SuccSU->getNode()->getOpcode() == ISD::CopyToReg)
Evan Chenga5e595d2007-09-28 22:32:30 +00001162 return true;
1163 }
1164 return false;
1165}
1166
Evan Chengf9891412007-12-20 09:25:31 +00001167/// canClobberPhysRegDefs - True if SU would clobber one of SuccSU's
Dan Gohmanea045202008-06-21 22:05:24 +00001168/// physical register defs.
Dan Gohmane955c482008-08-05 14:45:15 +00001169static bool canClobberPhysRegDefs(const SUnit *SuccSU, const SUnit *SU,
Evan Chengf9891412007-12-20 09:25:31 +00001170 const TargetInstrInfo *TII,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001171 const TargetRegisterInfo *TRI) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001172 SDNode *N = SuccSU->getNode();
Dan Gohman17059682008-07-17 19:10:17 +00001173 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
1174 const unsigned *ImpDefs = TII->get(N->getMachineOpcode()).getImplicitDefs();
Dan Gohmanea045202008-06-21 22:05:24 +00001175 assert(ImpDefs && "Caller should check hasPhysRegDefs");
Chris Lattnerb0d06b42008-01-07 03:13:06 +00001176 const unsigned *SUImpDefs =
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001177 TII->get(SU->getNode()->getMachineOpcode()).getImplicitDefs();
Evan Chengf9891412007-12-20 09:25:31 +00001178 if (!SUImpDefs)
1179 return false;
1180 for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
Duncan Sands13237ac2008-06-06 12:08:01 +00001181 MVT VT = N->getValueType(i);
Evan Chengf9891412007-12-20 09:25:31 +00001182 if (VT == MVT::Flag || VT == MVT::Other)
1183 continue;
Dan Gohman6ab52a82008-09-17 15:25:49 +00001184 if (!N->hasAnyUseOfValue(i))
1185 continue;
Evan Chengf9891412007-12-20 09:25:31 +00001186 unsigned Reg = ImpDefs[i - NumDefs];
1187 for (;*SUImpDefs; ++SUImpDefs) {
1188 unsigned SUReg = *SUImpDefs;
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001189 if (TRI->regsOverlap(Reg, SUReg))
Evan Chengf9891412007-12-20 09:25:31 +00001190 return true;
1191 }
1192 }
1193 return false;
1194}
1195
Evan Chengd38c22b2006-05-11 23:55:42 +00001196/// AddPseudoTwoAddrDeps - If two nodes share an operand and one of them uses
1197/// it as a def&use operand. Add a pseudo control edge from it to the other
1198/// node (if it won't create a cycle) so the two-address one will be scheduled
Evan Chenga5e595d2007-09-28 22:32:30 +00001199/// first (lower in the schedule). If both nodes are two-address, favor the
1200/// one that has a CopyToReg use (more likely to be a loop induction update).
1201/// If both are two-address, but one is commutable while the other is not
1202/// commutable, favor the one that's not commutable.
Dan Gohman3f656df2008-11-20 02:45:51 +00001203template<class SF>
1204void RegReductionPriorityQueue<SF>::AddPseudoTwoAddrDeps() {
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001205 for (unsigned i = 0, e = SUnits->size(); i != e; ++i) {
Dan Gohmane955c482008-08-05 14:45:15 +00001206 SUnit *SU = &(*SUnits)[i];
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001207 if (!SU->isTwoAddress)
1208 continue;
1209
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001210 SDNode *Node = SU->getNode();
Dan Gohman072734e2008-11-13 23:24:17 +00001211 if (!Node || !Node->isMachineOpcode() || SU->getNode()->getFlaggedNode())
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001212 continue;
1213
Dan Gohman17059682008-07-17 19:10:17 +00001214 unsigned Opc = Node->getMachineOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +00001215 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattnerfd2e3382008-01-07 06:47:00 +00001216 unsigned NumRes = TID.getNumDefs();
Dan Gohman0340d1e2008-02-15 20:50:13 +00001217 unsigned NumOps = TID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001218 for (unsigned j = 0; j != NumOps; ++j) {
Dan Gohman82016c22008-11-19 02:00:32 +00001219 if (TID.getOperandConstraint(j+NumRes, TOI::TIED_TO) == -1)
1220 continue;
1221 SDNode *DU = SU->getNode()->getOperand(j).getNode();
1222 if (DU->getNodeId() == -1)
1223 continue;
1224 const SUnit *DUSU = &(*SUnits)[DU->getNodeId()];
1225 if (!DUSU) continue;
1226 for (SUnit::const_succ_iterator I = DUSU->Succs.begin(),
1227 E = DUSU->Succs.end(); I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001228 if (I->isCtrl()) continue;
1229 SUnit *SuccSU = I->getSUnit();
Dan Gohman82016c22008-11-19 02:00:32 +00001230 if (SuccSU == SU)
Evan Cheng1bf166312007-11-09 01:27:11 +00001231 continue;
Dan Gohman82016c22008-11-19 02:00:32 +00001232 // Be conservative. Ignore if nodes aren't at roughly the same
1233 // depth and height.
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001234 if (SuccSU->getHeight() < SU->getHeight() &&
1235 (SU->getHeight() - SuccSU->getHeight()) > 1)
Dan Gohman82016c22008-11-19 02:00:32 +00001236 continue;
1237 if (!SuccSU->getNode() || !SuccSU->getNode()->isMachineOpcode())
1238 continue;
1239 // Don't constrain nodes with physical register defs if the
1240 // predecessor can clobber them.
1241 if (SuccSU->hasPhysRegDefs) {
1242 if (canClobberPhysRegDefs(SuccSU, SU, TII, TRI))
Evan Cheng5924bf72007-09-25 01:54:36 +00001243 continue;
Dan Gohman82016c22008-11-19 02:00:32 +00001244 }
1245 // Don't constraint extract_subreg / insert_subreg these may be
1246 // coalesced away. We don't them close to their uses.
1247 unsigned SuccOpc = SuccSU->getNode()->getMachineOpcode();
1248 if (SuccOpc == TargetInstrInfo::EXTRACT_SUBREG ||
1249 SuccOpc == TargetInstrInfo::INSERT_SUBREG)
1250 continue;
1251 if ((!canClobber(SuccSU, DUSU) ||
1252 (hasCopyToRegUse(SU) && !hasCopyToRegUse(SuccSU)) ||
1253 (!SU->isCommutable && SuccSU->isCommutable)) &&
1254 !scheduleDAG->IsReachable(SuccSU, SU)) {
Dan Gohman30cad9c2008-12-04 02:14:57 +00001255 DOUT << "Adding a pseudo-two-addr edge from SU # " << SU->NodeNum
Dan Gohman82016c22008-11-19 02:00:32 +00001256 << " to SU #" << SuccSU->NodeNum << "\n";
Dan Gohman79c35162009-01-06 01:19:04 +00001257 scheduleDAG->AddPred(SU, SDep(SuccSU, SDep::Order, /*Latency=*/0,
Dan Gohmanbf8e5202009-01-06 01:28:56 +00001258 /*Reg=*/0, /*isNormalMemory=*/false,
1259 /*isMustAlias=*/false,
Dan Gohman2d170892008-12-09 22:54:47 +00001260 /*isArtificial=*/true));
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001261 }
1262 }
1263 }
1264 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001265}
1266
Evan Cheng6730f032007-01-08 23:55:53 +00001267/// CalculateSethiUllmanNumbers - Calculate Sethi-Ullman numbers of all
1268/// scheduling units.
Dan Gohman186f65d2008-11-20 03:30:37 +00001269template<class SF>
1270void RegReductionPriorityQueue<SF>::CalculateSethiUllmanNumbers() {
Evan Chengd38c22b2006-05-11 23:55:42 +00001271 SethiUllmanNumbers.assign(SUnits->size(), 0);
1272
1273 for (unsigned i = 0, e = SUnits->size(); i != e; ++i)
Dan Gohman186f65d2008-11-20 03:30:37 +00001274 CalcNodeSethiUllmanNumber(&(*SUnits)[i], SethiUllmanNumbers);
Evan Cheng7e4abde2008-07-02 09:23:51 +00001275}
Evan Chengd38c22b2006-05-11 23:55:42 +00001276
Roman Levenstein30d09512008-03-27 09:44:37 +00001277/// LimitedSumOfUnscheduledPredsOfSuccs - Compute the sum of the unscheduled
Roman Levensteinbc674502008-03-27 09:14:57 +00001278/// predecessors of the successors of the SUnit SU. Stop when the provided
1279/// limit is exceeded.
Roman Levensteinbc674502008-03-27 09:14:57 +00001280static unsigned LimitedSumOfUnscheduledPredsOfSuccs(const SUnit *SU,
1281 unsigned Limit) {
1282 unsigned Sum = 0;
1283 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1284 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001285 const SUnit *SuccSU = I->getSUnit();
Roman Levensteinbc674502008-03-27 09:14:57 +00001286 for (SUnit::const_pred_iterator II = SuccSU->Preds.begin(),
1287 EE = SuccSU->Preds.end(); II != EE; ++II) {
Dan Gohman2d170892008-12-09 22:54:47 +00001288 SUnit *PredSU = II->getSUnit();
Evan Cheng16d72072008-03-29 18:34:22 +00001289 if (!PredSU->isScheduled)
1290 if (++Sum > Limit)
1291 return Sum;
Roman Levensteinbc674502008-03-27 09:14:57 +00001292 }
1293 }
1294 return Sum;
1295}
1296
Evan Chengd38c22b2006-05-11 23:55:42 +00001297
1298// Top down
1299bool td_ls_rr_sort::operator()(const SUnit *left, const SUnit *right) const {
Evan Cheng6730f032007-01-08 23:55:53 +00001300 unsigned LPriority = SPQ->getNodePriority(left);
1301 unsigned RPriority = SPQ->getNodePriority(right);
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001302 bool LIsTarget = left->getNode() && left->getNode()->isMachineOpcode();
1303 bool RIsTarget = right->getNode() && right->getNode()->isMachineOpcode();
Evan Chengd38c22b2006-05-11 23:55:42 +00001304 bool LIsFloater = LIsTarget && left->NumPreds == 0;
1305 bool RIsFloater = RIsTarget && right->NumPreds == 0;
Roman Levensteinbc674502008-03-27 09:14:57 +00001306 unsigned LBonus = (LimitedSumOfUnscheduledPredsOfSuccs(left,1) == 1) ? 2 : 0;
1307 unsigned RBonus = (LimitedSumOfUnscheduledPredsOfSuccs(right,1) == 1) ? 2 : 0;
Evan Chengd38c22b2006-05-11 23:55:42 +00001308
1309 if (left->NumSuccs == 0 && right->NumSuccs != 0)
1310 return false;
1311 else if (left->NumSuccs != 0 && right->NumSuccs == 0)
1312 return true;
1313
Evan Chengd38c22b2006-05-11 23:55:42 +00001314 if (LIsFloater)
1315 LBonus -= 2;
1316 if (RIsFloater)
1317 RBonus -= 2;
1318 if (left->NumSuccs == 1)
1319 LBonus += 2;
1320 if (right->NumSuccs == 1)
1321 RBonus += 2;
1322
Evan Cheng73bdf042008-03-01 00:39:47 +00001323 if (LPriority+LBonus != RPriority+RBonus)
1324 return LPriority+LBonus < RPriority+RBonus;
Anton Korobeynikov035eaac2008-02-20 11:10:28 +00001325
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001326 if (left->getDepth() != right->getDepth())
1327 return left->getDepth() < right->getDepth();
Evan Cheng73bdf042008-03-01 00:39:47 +00001328
1329 if (left->NumSuccsLeft != right->NumSuccsLeft)
1330 return left->NumSuccsLeft > right->NumSuccsLeft;
1331
Roman Levenstein6b371142008-04-29 09:07:59 +00001332 assert(left->NodeQueueId && right->NodeQueueId &&
1333 "NodeQueueId cannot be zero");
1334 return (left->NodeQueueId > right->NodeQueueId);
Evan Chengd38c22b2006-05-11 23:55:42 +00001335}
1336
Evan Chengd38c22b2006-05-11 23:55:42 +00001337//===----------------------------------------------------------------------===//
1338// Public Constructor Functions
1339//===----------------------------------------------------------------------===//
1340
Jim Laskey03593f72006-08-01 18:29:48 +00001341llvm::ScheduleDAG* llvm::createBURRListDAGScheduler(SelectionDAGISel *IS,
Dan Gohmanfd08af42008-11-20 03:11:19 +00001342 bool) {
Dan Gohman619ef482009-01-15 19:20:50 +00001343 const TargetMachine &TM = IS->TM;
1344 const TargetInstrInfo *TII = TM.getInstrInfo();
1345 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001346
Evan Cheng7e4abde2008-07-02 09:23:51 +00001347 BURegReductionPriorityQueue *PQ = new BURegReductionPriorityQueue(TII, TRI);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001348
Evan Cheng7e4abde2008-07-02 09:23:51 +00001349 ScheduleDAGRRList *SD =
Dan Gohman619ef482009-01-15 19:20:50 +00001350 new ScheduleDAGRRList(*IS->MF, true, PQ);
Evan Cheng7e4abde2008-07-02 09:23:51 +00001351 PQ->setScheduleDAG(SD);
1352 return SD;
Evan Chengd38c22b2006-05-11 23:55:42 +00001353}
1354
Jim Laskey03593f72006-08-01 18:29:48 +00001355llvm::ScheduleDAG* llvm::createTDRRListDAGScheduler(SelectionDAGISel *IS,
Dan Gohmanfd08af42008-11-20 03:11:19 +00001356 bool) {
Dan Gohman619ef482009-01-15 19:20:50 +00001357 const TargetMachine &TM = IS->TM;
1358 const TargetInstrInfo *TII = TM.getInstrInfo();
1359 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
Dan Gohman3f656df2008-11-20 02:45:51 +00001360
1361 TDRegReductionPriorityQueue *PQ = new TDRegReductionPriorityQueue(TII, TRI);
1362
Dan Gohman619ef482009-01-15 19:20:50 +00001363 ScheduleDAGRRList *SD =
1364 new ScheduleDAGRRList(*IS->MF, false, PQ);
Dan Gohman3f656df2008-11-20 02:45:51 +00001365 PQ->setScheduleDAG(SD);
1366 return SD;
Evan Chengd38c22b2006-05-11 23:55:42 +00001367}