blob: a143d35150110cab6264d680c9a391795b8d2ac8 [file] [log] [blame]
Dan Gohman23785a12008-08-12 17:42:33 +00001//===----- ScheduleDAGRRList.cpp - Reg pressure reduction list scheduler --===//
Evan Chengd38c22b2006-05-11 23:55:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengd38c22b2006-05-11 23:55:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements bottom-up and top-down register pressure reduction list
11// schedulers, using standard algorithms. The basic approach uses a priority
12// queue of available nodes to schedule. One at a time, nodes are taken from
13// the priority queue (thus in priority order), checked for legality to
14// schedule, and emitted if legal.
15//
16//===----------------------------------------------------------------------===//
17
Dale Johannesen2182f062007-07-13 17:13:54 +000018#define DEBUG_TYPE "pre-RA-sched"
Dan Gohman60cb69e2008-11-19 23:18:57 +000019#include "llvm/CodeGen/ScheduleDAGSDNodes.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000020#include "llvm/CodeGen/SchedulerRegistry.h"
Dan Gohman3a4be0f2008-02-10 18:45:23 +000021#include "llvm/Target/TargetRegisterInfo.h"
Owen Anderson8c2c1e92006-05-12 06:33:49 +000022#include "llvm/Target/TargetData.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000023#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetInstrInfo.h"
25#include "llvm/Support/Debug.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000026#include "llvm/Support/Compiler.h"
Dan Gohmana4db3352008-06-21 18:35:25 +000027#include "llvm/ADT/BitVector.h"
28#include "llvm/ADT/PriorityQueue.h"
Evan Chenge6f92252007-09-27 18:46:06 +000029#include "llvm/ADT/SmallPtrSet.h"
Evan Cheng5924bf72007-09-25 01:54:36 +000030#include "llvm/ADT/SmallSet.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000031#include "llvm/ADT/Statistic.h"
Roman Levenstein6b371142008-04-29 09:07:59 +000032#include "llvm/ADT/STLExtras.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000033#include <climits>
Evan Chengd38c22b2006-05-11 23:55:42 +000034#include "llvm/Support/CommandLine.h"
35using namespace llvm;
36
Dan Gohmanfd227e92008-03-25 17:10:29 +000037STATISTIC(NumBacktracks, "Number of times scheduler backtracked");
Evan Cheng79e97132007-10-05 01:39:18 +000038STATISTIC(NumUnfolds, "Number of nodes unfolded");
Evan Cheng1ec79b42007-09-27 07:09:03 +000039STATISTIC(NumDups, "Number of duplicated nodes");
40STATISTIC(NumCCCopies, "Number of cross class copies");
41
Jim Laskey95eda5b2006-08-01 14:21:23 +000042static RegisterScheduler
43 burrListDAGScheduler("list-burr",
Dan Gohman9c4b7d52008-10-14 20:25:08 +000044 "Bottom-up register reduction list scheduling",
Jim Laskey95eda5b2006-08-01 14:21:23 +000045 createBURRListDAGScheduler);
46static RegisterScheduler
47 tdrListrDAGScheduler("list-tdrr",
Dan Gohman9c4b7d52008-10-14 20:25:08 +000048 "Top-down register reduction list scheduling",
Jim Laskey95eda5b2006-08-01 14:21:23 +000049 createTDRRListDAGScheduler);
50
Evan Chengd38c22b2006-05-11 23:55:42 +000051namespace {
Evan Chengd38c22b2006-05-11 23:55:42 +000052//===----------------------------------------------------------------------===//
53/// ScheduleDAGRRList - The actual register reduction list scheduler
54/// implementation. This supports both top-down and bottom-up scheduling.
55///
Dan Gohman60cb69e2008-11-19 23:18:57 +000056class VISIBILITY_HIDDEN ScheduleDAGRRList : public ScheduleDAGSDNodes {
Evan Chengd38c22b2006-05-11 23:55:42 +000057private:
58 /// isBottomUp - This is true if the scheduling problem is bottom-up, false if
59 /// it is top-down.
60 bool isBottomUp;
Evan Cheng2c977312008-07-01 18:05:03 +000061
Evan Chengd38c22b2006-05-11 23:55:42 +000062 /// AvailableQueue - The priority queue to use for the available SUnits.
Evan Chengd38c22b2006-05-11 23:55:42 +000063 SchedulingPriorityQueue *AvailableQueue;
64
Dan Gohmanc07f6862008-09-23 18:50:48 +000065 /// LiveRegDefs - A set of physical registers and their definition
Evan Cheng5924bf72007-09-25 01:54:36 +000066 /// that are "live". These nodes must be scheduled before any other nodes that
67 /// modifies the registers can be scheduled.
Dan Gohmanc07f6862008-09-23 18:50:48 +000068 unsigned NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +000069 std::vector<SUnit*> LiveRegDefs;
70 std::vector<unsigned> LiveRegCycles;
71
Evan Chengd38c22b2006-05-11 23:55:42 +000072public:
Dan Gohman5a390b92008-11-13 21:21:28 +000073 ScheduleDAGRRList(SelectionDAG *dag, MachineBasicBlock *bb,
Dan Gohmanfd08af42008-11-20 03:11:19 +000074 const TargetMachine &tm, bool isbottomup,
Evan Cheng2c977312008-07-01 18:05:03 +000075 SchedulingPriorityQueue *availqueue)
Dan Gohmanfd08af42008-11-20 03:11:19 +000076 : ScheduleDAGSDNodes(dag, bb, tm), isBottomUp(isbottomup),
Evan Chengd38c22b2006-05-11 23:55:42 +000077 AvailableQueue(availqueue) {
78 }
79
80 ~ScheduleDAGRRList() {
81 delete AvailableQueue;
82 }
83
84 void Schedule();
85
Roman Levenstein733a4d62008-03-26 11:23:38 +000086 /// IsReachable - Checks if SU is reachable from TargetSU.
Dan Gohmane955c482008-08-05 14:45:15 +000087 bool IsReachable(const SUnit *SU, const SUnit *TargetSU);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +000088
89 /// willCreateCycle - Returns true if adding an edge from SU to TargetSU will
90 /// create a cycle.
91 bool WillCreateCycle(SUnit *SU, SUnit *TargetSU);
92
93 /// AddPred - This adds the specified node X as a predecessor of
94 /// the current node Y if not already.
Roman Levenstein733a4d62008-03-26 11:23:38 +000095 /// This returns true if this is a new predecessor.
96 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +000097 bool AddPred(SUnit *Y, SUnit *X, bool isCtrl, bool isSpecial,
Roman Levenstein733a4d62008-03-26 11:23:38 +000098 unsigned PhyReg = 0, int Cost = 1);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +000099
Roman Levenstein733a4d62008-03-26 11:23:38 +0000100 /// RemovePred - This removes the specified node N from the predecessors of
101 /// the current node M. Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000102 bool RemovePred(SUnit *M, SUnit *N, bool isCtrl, bool isSpecial);
103
Evan Chengd38c22b2006-05-11 23:55:42 +0000104private:
Dan Gohman5ebdb982008-11-18 00:38:59 +0000105 void ReleasePred(SUnit *SU, SUnit *PredSU, bool isChain);
106 void ReleaseSucc(SUnit *SU, SUnit *SuccSU, bool isChain);
Evan Cheng8e136a92007-09-26 21:36:17 +0000107 void CapturePred(SUnit*, SUnit*, bool);
108 void ScheduleNodeBottomUp(SUnit*, unsigned);
109 void ScheduleNodeTopDown(SUnit*, unsigned);
110 void UnscheduleNodeBottomUp(SUnit*);
111 void BacktrackBottomUp(SUnit*, unsigned, unsigned&);
112 SUnit *CopyAndMoveSuccessors(SUnit*);
Evan Cheng1ec79b42007-09-27 07:09:03 +0000113 void InsertCCCopiesAndMoveSuccs(SUnit*, unsigned,
Evan Cheng8e136a92007-09-26 21:36:17 +0000114 const TargetRegisterClass*,
Evan Cheng1ec79b42007-09-27 07:09:03 +0000115 const TargetRegisterClass*,
116 SmallVector<SUnit*, 2>&);
117 bool DelayForLiveRegsBottomUp(SUnit*, SmallVector<unsigned, 4>&);
Evan Chengd38c22b2006-05-11 23:55:42 +0000118 void ListScheduleTopDown();
119 void ListScheduleBottomUp();
Evan Chengafed73e2006-05-12 01:58:24 +0000120 void CommuteNodesToReducePressure();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000121
122
123 /// CreateNewSUnit - Creates a new SUnit and returns a pointer to it.
Roman Levenstein733a4d62008-03-26 11:23:38 +0000124 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000125 SUnit *CreateNewSUnit(SDNode *N) {
126 SUnit *NewNode = NewSUnit(N);
Roman Levenstein733a4d62008-03-26 11:23:38 +0000127 // Update the topological ordering.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000128 if (NewNode->NodeNum >= Node2Index.size())
129 InitDAGTopologicalSorting();
130 return NewNode;
131 }
132
Roman Levenstein733a4d62008-03-26 11:23:38 +0000133 /// CreateClone - Creates a new SUnit from an existing one.
134 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000135 SUnit *CreateClone(SUnit *N) {
136 SUnit *NewNode = Clone(N);
Roman Levenstein733a4d62008-03-26 11:23:38 +0000137 // Update the topological ordering.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000138 if (NewNode->NodeNum >= Node2Index.size())
139 InitDAGTopologicalSorting();
140 return NewNode;
141 }
142
143 /// Functions for preserving the topological ordering
144 /// even after dynamic insertions of new edges.
Roman Levenstein733a4d62008-03-26 11:23:38 +0000145 /// This allows a very fast implementation of IsReachable.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000146
Roman Levenstein733a4d62008-03-26 11:23:38 +0000147 /// InitDAGTopologicalSorting - create the initial topological
148 /// ordering from the DAG to be scheduled.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000149 void InitDAGTopologicalSorting();
150
151 /// DFS - make a DFS traversal and mark all nodes affected by the
Roman Levenstein733a4d62008-03-26 11:23:38 +0000152 /// edge insertion. These nodes will later get new topological indexes
153 /// by means of the Shift method.
Dan Gohmane955c482008-08-05 14:45:15 +0000154 void DFS(const SUnit *SU, int UpperBound, bool& HasLoop);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000155
156 /// Shift - reassign topological indexes for the nodes in the DAG
Roman Levenstein733a4d62008-03-26 11:23:38 +0000157 /// to preserve the topological ordering.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000158 void Shift(BitVector& Visited, int LowerBound, int UpperBound);
159
Roman Levenstein733a4d62008-03-26 11:23:38 +0000160 /// Allocate - assign the topological index to the node n.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000161 void Allocate(int n, int index);
162
Roman Levenstein733a4d62008-03-26 11:23:38 +0000163 /// Index2Node - Maps topological index to the node number.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000164 std::vector<int> Index2Node;
Roman Levenstein733a4d62008-03-26 11:23:38 +0000165 /// Node2Index - Maps the node number to its topological index.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000166 std::vector<int> Node2Index;
Roman Levenstein733a4d62008-03-26 11:23:38 +0000167 /// Visited - a set of nodes visited during a DFS traversal.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000168 BitVector Visited;
Evan Chengd38c22b2006-05-11 23:55:42 +0000169};
170} // end anonymous namespace
171
172
173/// Schedule - Schedule the DAG using list scheduling.
174void ScheduleDAGRRList::Schedule() {
Bill Wendling22e978a2006-12-07 20:04:42 +0000175 DOUT << "********** List Scheduling **********\n";
Evan Cheng5924bf72007-09-25 01:54:36 +0000176
Dan Gohmanc07f6862008-09-23 18:50:48 +0000177 NumLiveRegs = 0;
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000178 LiveRegDefs.resize(TRI->getNumRegs(), NULL);
179 LiveRegCycles.resize(TRI->getNumRegs(), 0);
Evan Cheng5924bf72007-09-25 01:54:36 +0000180
Evan Chengd38c22b2006-05-11 23:55:42 +0000181 // Build scheduling units.
182 BuildSchedUnits();
183
Evan Chengd38c22b2006-05-11 23:55:42 +0000184 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
Dan Gohman22d07b12008-11-18 02:06:40 +0000185 SUnits[su].dumpAll(this));
Dan Gohmanfd08af42008-11-20 03:11:19 +0000186 CalculateDepths();
187 CalculateHeights();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000188 InitDAGTopologicalSorting();
Evan Chengd38c22b2006-05-11 23:55:42 +0000189
Dan Gohman46520a22008-06-21 19:18:17 +0000190 AvailableQueue->initNodes(SUnits);
Dan Gohman54a187e2007-08-20 19:28:38 +0000191
Evan Chengd38c22b2006-05-11 23:55:42 +0000192 // Execute the actual scheduling loop Top-Down or Bottom-Up as appropriate.
193 if (isBottomUp)
194 ListScheduleBottomUp();
195 else
196 ListScheduleTopDown();
197
198 AvailableQueue->releaseState();
Evan Cheng2c977312008-07-01 18:05:03 +0000199
Dan Gohmanfd08af42008-11-20 03:11:19 +0000200 CommuteNodesToReducePressure();
Evan Chengd38c22b2006-05-11 23:55:42 +0000201}
202
Evan Chengfd2c5dd2006-11-04 09:44:31 +0000203/// CommuteNodesToReducePressure - If a node is two-address and commutable, and
Evan Chengafed73e2006-05-12 01:58:24 +0000204/// it is not the last use of its first operand, add it to the CommuteSet if
205/// possible. It will be commuted when it is translated to a MI.
206void ScheduleDAGRRList::CommuteNodesToReducePressure() {
Evan Chenge3c44192007-06-22 01:35:51 +0000207 SmallPtrSet<SUnit*, 4> OperandSeen;
Dan Gohman4370f262008-04-15 01:22:18 +0000208 for (unsigned i = Sequence.size(); i != 0; ) {
209 --i;
Evan Chengafed73e2006-05-12 01:58:24 +0000210 SUnit *SU = Sequence[i];
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000211 if (!SU || !SU->getNode()) continue;
Evan Chengfd2c5dd2006-11-04 09:44:31 +0000212 if (SU->isCommutable) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000213 unsigned Opc = SU->getNode()->getMachineOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +0000214 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattnerfd2e3382008-01-07 06:47:00 +0000215 unsigned NumRes = TID.getNumDefs();
Dan Gohman0340d1e2008-02-15 20:50:13 +0000216 unsigned NumOps = TID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +0000217 for (unsigned j = 0; j != NumOps; ++j) {
Chris Lattnerfd2e3382008-01-07 06:47:00 +0000218 if (TID.getOperandConstraint(j+NumRes, TOI::TIED_TO) == -1)
Evan Chengfd2c5dd2006-11-04 09:44:31 +0000219 continue;
220
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000221 SDNode *OpN = SU->getNode()->getOperand(j).getNode();
Dan Gohman46520a22008-06-21 19:18:17 +0000222 SUnit *OpSU = isPassiveNode(OpN) ? NULL : &SUnits[OpN->getNodeId()];
Evan Chengfd2c5dd2006-11-04 09:44:31 +0000223 if (OpSU && OperandSeen.count(OpSU) == 1) {
224 // Ok, so SU is not the last use of OpSU, but SU is two-address so
225 // it will clobber OpSU. Try to commute SU if no other source operands
226 // are live below.
227 bool DoCommute = true;
228 for (unsigned k = 0; k < NumOps; ++k) {
229 if (k != j) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000230 OpN = SU->getNode()->getOperand(k).getNode();
Dan Gohman46520a22008-06-21 19:18:17 +0000231 OpSU = isPassiveNode(OpN) ? NULL : &SUnits[OpN->getNodeId()];
Evan Chengfd2c5dd2006-11-04 09:44:31 +0000232 if (OpSU && OperandSeen.count(OpSU) == 1) {
233 DoCommute = false;
234 break;
235 }
236 }
Evan Chengafed73e2006-05-12 01:58:24 +0000237 }
Evan Chengfd2c5dd2006-11-04 09:44:31 +0000238 if (DoCommute)
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000239 CommuteSet.insert(SU->getNode());
Evan Chengafed73e2006-05-12 01:58:24 +0000240 }
Evan Chengfd2c5dd2006-11-04 09:44:31 +0000241
242 // Only look at the first use&def node for now.
243 break;
Evan Chengafed73e2006-05-12 01:58:24 +0000244 }
245 }
246
Chris Lattnerd86418a2006-08-17 00:09:56 +0000247 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
248 I != E; ++I) {
Evan Cheng0effc3a2007-09-19 01:38:40 +0000249 if (!I->isCtrl)
Dan Gohmane6e13482008-06-21 15:52:51 +0000250 OperandSeen.insert(I->Dep->OrigNode);
Evan Chengafed73e2006-05-12 01:58:24 +0000251 }
252 }
253}
Evan Chengd38c22b2006-05-11 23:55:42 +0000254
255//===----------------------------------------------------------------------===//
256// Bottom-Up Scheduling
257//===----------------------------------------------------------------------===//
258
Evan Chengd38c22b2006-05-11 23:55:42 +0000259/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. Add it to
Dan Gohman54a187e2007-08-20 19:28:38 +0000260/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
Dan Gohman5ebdb982008-11-18 00:38:59 +0000261void ScheduleDAGRRList::ReleasePred(SUnit *SU, SUnit *PredSU, bool isChain) {
Evan Cheng038dcc52007-09-28 19:24:24 +0000262 --PredSU->NumSuccsLeft;
Evan Chengd38c22b2006-05-11 23:55:42 +0000263
264#ifndef NDEBUG
Evan Cheng038dcc52007-09-28 19:24:24 +0000265 if (PredSU->NumSuccsLeft < 0) {
Dan Gohman5ebdb982008-11-18 00:38:59 +0000266 cerr << "*** Scheduling failed! ***\n";
Dan Gohman22d07b12008-11-18 02:06:40 +0000267 PredSU->dump(this);
Bill Wendling22e978a2006-12-07 20:04:42 +0000268 cerr << " has been released too many times!\n";
Evan Chengd38c22b2006-05-11 23:55:42 +0000269 assert(0);
270 }
271#endif
272
Dan Gohman5ebdb982008-11-18 00:38:59 +0000273 // Compute how many cycles it will be before this actually becomes
274 // available. This is the max of the start time of all predecessors plus
275 // their latencies.
276 // If this is a token edge, we don't need to wait for the latency of the
277 // preceeding instruction (e.g. a long-latency load) unless there is also
278 // some other data dependence.
279 unsigned PredDoneCycle = SU->Cycle;
280 if (!isChain)
281 PredDoneCycle += PredSU->Latency;
282 else if (SU->Latency)
283 PredDoneCycle += 1;
284 PredSU->CycleBound = std::max(PredSU->CycleBound, PredDoneCycle);
285
Evan Cheng038dcc52007-09-28 19:24:24 +0000286 if (PredSU->NumSuccsLeft == 0) {
Dan Gohman4370f262008-04-15 01:22:18 +0000287 PredSU->isAvailable = true;
288 AvailableQueue->push(PredSU);
Evan Chengd38c22b2006-05-11 23:55:42 +0000289 }
290}
291
292/// ScheduleNodeBottomUp - Add the node to the schedule. Decrement the pending
293/// count of its predecessors. If a predecessor pending count is zero, add it to
294/// the Available queue.
Evan Chengd12c97d2006-05-30 18:05:39 +0000295void ScheduleDAGRRList::ScheduleNodeBottomUp(SUnit *SU, unsigned CurCycle) {
Bill Wendling22e978a2006-12-07 20:04:42 +0000296 DOUT << "*** Scheduling [" << CurCycle << "]: ";
Dan Gohman22d07b12008-11-18 02:06:40 +0000297 DEBUG(SU->dump(this));
Evan Chengd38c22b2006-05-11 23:55:42 +0000298
Dan Gohman6e587262008-11-18 21:22:20 +0000299 SU->Cycle = CurCycle;
300 Sequence.push_back(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +0000301
302 // Bottom up: release predecessors
Chris Lattnerd86418a2006-08-17 00:09:56 +0000303 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Evan Cheng5924bf72007-09-25 01:54:36 +0000304 I != E; ++I) {
Dan Gohman5ebdb982008-11-18 00:38:59 +0000305 ReleasePred(SU, I->Dep, I->isCtrl);
Evan Cheng5924bf72007-09-25 01:54:36 +0000306 if (I->Cost < 0) {
307 // This is a physical register dependency and it's impossible or
308 // expensive to copy the register. Make sure nothing that can
309 // clobber the register is scheduled between the predecessor and
310 // this node.
Dan Gohmanc07f6862008-09-23 18:50:48 +0000311 if (!LiveRegDefs[I->Reg]) {
312 ++NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +0000313 LiveRegDefs[I->Reg] = I->Dep;
314 LiveRegCycles[I->Reg] = CurCycle;
315 }
316 }
317 }
318
319 // Release all the implicit physical register defs that are live.
320 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
321 I != E; ++I) {
322 if (I->Cost < 0) {
323 if (LiveRegCycles[I->Reg] == I->Dep->Cycle) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000324 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
Evan Cheng5924bf72007-09-25 01:54:36 +0000325 assert(LiveRegDefs[I->Reg] == SU &&
326 "Physical register dependency violated?");
Dan Gohmanc07f6862008-09-23 18:50:48 +0000327 --NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +0000328 LiveRegDefs[I->Reg] = NULL;
329 LiveRegCycles[I->Reg] = 0;
330 }
331 }
332 }
333
Evan Chengd38c22b2006-05-11 23:55:42 +0000334 SU->isScheduled = true;
Dan Gohman6e587262008-11-18 21:22:20 +0000335 AvailableQueue->ScheduledNode(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +0000336}
337
Evan Cheng5924bf72007-09-25 01:54:36 +0000338/// CapturePred - This does the opposite of ReleasePred. Since SU is being
339/// unscheduled, incrcease the succ left count of its predecessors. Remove
340/// them from AvailableQueue if necessary.
Roman Levenstein6b371142008-04-29 09:07:59 +0000341void ScheduleDAGRRList::CapturePred(SUnit *PredSU, SUnit *SU, bool isChain) {
342 unsigned CycleBound = 0;
Evan Cheng5924bf72007-09-25 01:54:36 +0000343 for (SUnit::succ_iterator I = PredSU->Succs.begin(), E = PredSU->Succs.end();
344 I != E; ++I) {
345 if (I->Dep == SU)
346 continue;
Roman Levenstein6b371142008-04-29 09:07:59 +0000347 CycleBound = std::max(CycleBound,
348 I->Dep->Cycle + PredSU->Latency);
Evan Cheng5924bf72007-09-25 01:54:36 +0000349 }
350
351 if (PredSU->isAvailable) {
352 PredSU->isAvailable = false;
353 if (!PredSU->isPending)
354 AvailableQueue->remove(PredSU);
355 }
356
Roman Levenstein6b371142008-04-29 09:07:59 +0000357 PredSU->CycleBound = CycleBound;
Evan Cheng038dcc52007-09-28 19:24:24 +0000358 ++PredSU->NumSuccsLeft;
Evan Cheng5924bf72007-09-25 01:54:36 +0000359}
360
361/// UnscheduleNodeBottomUp - Remove the node from the schedule, update its and
362/// its predecessor states to reflect the change.
363void ScheduleDAGRRList::UnscheduleNodeBottomUp(SUnit *SU) {
364 DOUT << "*** Unscheduling [" << SU->Cycle << "]: ";
Dan Gohman22d07b12008-11-18 02:06:40 +0000365 DEBUG(SU->dump(this));
Evan Cheng5924bf72007-09-25 01:54:36 +0000366
367 AvailableQueue->UnscheduledNode(SU);
368
369 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
370 I != E; ++I) {
371 CapturePred(I->Dep, SU, I->isCtrl);
372 if (I->Cost < 0 && SU->Cycle == LiveRegCycles[I->Reg]) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000373 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
Evan Cheng5924bf72007-09-25 01:54:36 +0000374 assert(LiveRegDefs[I->Reg] == I->Dep &&
375 "Physical register dependency violated?");
Dan Gohmanc07f6862008-09-23 18:50:48 +0000376 --NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +0000377 LiveRegDefs[I->Reg] = NULL;
378 LiveRegCycles[I->Reg] = 0;
379 }
380 }
381
382 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
383 I != E; ++I) {
384 if (I->Cost < 0) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000385 if (!LiveRegDefs[I->Reg]) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000386 LiveRegDefs[I->Reg] = SU;
Dan Gohmanc07f6862008-09-23 18:50:48 +0000387 ++NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +0000388 }
389 if (I->Dep->Cycle < LiveRegCycles[I->Reg])
390 LiveRegCycles[I->Reg] = I->Dep->Cycle;
391 }
392 }
393
394 SU->Cycle = 0;
395 SU->isScheduled = false;
396 SU->isAvailable = true;
397 AvailableQueue->push(SU);
398}
399
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000400/// IsReachable - Checks if SU is reachable from TargetSU.
Dan Gohmane955c482008-08-05 14:45:15 +0000401bool ScheduleDAGRRList::IsReachable(const SUnit *SU, const SUnit *TargetSU) {
Roman Levenstein733a4d62008-03-26 11:23:38 +0000402 // If insertion of the edge SU->TargetSU would create a cycle
403 // then there is a path from TargetSU to SU.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000404 int UpperBound, LowerBound;
405 LowerBound = Node2Index[TargetSU->NodeNum];
406 UpperBound = Node2Index[SU->NodeNum];
407 bool HasLoop = false;
408 // Is Ord(TargetSU) < Ord(SU) ?
409 if (LowerBound < UpperBound) {
410 Visited.reset();
411 // There may be a path from TargetSU to SU. Check for it.
412 DFS(TargetSU, UpperBound, HasLoop);
Evan Chengcfd5f822007-09-27 00:25:29 +0000413 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000414 return HasLoop;
Evan Chengcfd5f822007-09-27 00:25:29 +0000415}
416
Roman Levenstein733a4d62008-03-26 11:23:38 +0000417/// Allocate - assign the topological index to the node n.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000418inline void ScheduleDAGRRList::Allocate(int n, int index) {
419 Node2Index[n] = index;
420 Index2Node[index] = n;
Evan Chengcfd5f822007-09-27 00:25:29 +0000421}
422
Roman Levenstein733a4d62008-03-26 11:23:38 +0000423/// InitDAGTopologicalSorting - create the initial topological
424/// ordering from the DAG to be scheduled.
Evan Cheng2c977312008-07-01 18:05:03 +0000425
426/// The idea of the algorithm is taken from
427/// "Online algorithms for managing the topological order of
428/// a directed acyclic graph" by David J. Pearce and Paul H.J. Kelly
429/// This is the MNR algorithm, which was first introduced by
430/// A. Marchetti-Spaccamela, U. Nanni and H. Rohnert in
431/// "Maintaining a topological order under edge insertions".
432///
433/// Short description of the algorithm:
434///
435/// Topological ordering, ord, of a DAG maps each node to a topological
436/// index so that for all edges X->Y it is the case that ord(X) < ord(Y).
437///
438/// This means that if there is a path from the node X to the node Z,
439/// then ord(X) < ord(Z).
440///
441/// This property can be used to check for reachability of nodes:
442/// if Z is reachable from X, then an insertion of the edge Z->X would
443/// create a cycle.
444///
445/// The algorithm first computes a topological ordering for the DAG by
446/// initializing the Index2Node and Node2Index arrays and then tries to keep
447/// the ordering up-to-date after edge insertions by reordering the DAG.
448///
449/// On insertion of the edge X->Y, the algorithm first marks by calling DFS
450/// the nodes reachable from Y, and then shifts them using Shift to lie
451/// immediately after X in Index2Node.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000452void ScheduleDAGRRList::InitDAGTopologicalSorting() {
453 unsigned DAGSize = SUnits.size();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000454 std::vector<SUnit*> WorkList;
455 WorkList.reserve(DAGSize);
Dan Gohman3a3a52d2008-08-27 16:29:48 +0000456
457 Index2Node.resize(DAGSize);
458 Node2Index.resize(DAGSize);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000459
Roman Levenstein733a4d62008-03-26 11:23:38 +0000460 // Initialize the data structures.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000461 for (unsigned i = 0, e = DAGSize; i != e; ++i) {
462 SUnit *SU = &SUnits[i];
463 int NodeNum = SU->NodeNum;
464 unsigned Degree = SU->Succs.size();
Dan Gohman3a3a52d2008-08-27 16:29:48 +0000465 // Temporarily use the Node2Index array as scratch space for degree counts.
466 Node2Index[NodeNum] = Degree;
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000467
468 // Is it a node without dependencies?
469 if (Degree == 0) {
470 assert(SU->Succs.empty() && "SUnit should have no successors");
Roman Levenstein733a4d62008-03-26 11:23:38 +0000471 // Collect leaf nodes.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000472 WorkList.push_back(SU);
473 }
474 }
475
Dan Gohman3a3a52d2008-08-27 16:29:48 +0000476 int Id = DAGSize;
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000477 while (!WorkList.empty()) {
478 SUnit *SU = WorkList.back();
479 WorkList.pop_back();
Dan Gohman3a3a52d2008-08-27 16:29:48 +0000480 Allocate(SU->NodeNum, --Id);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000481 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
482 I != E; ++I) {
483 SUnit *SU = I->Dep;
Dan Gohman3a3a52d2008-08-27 16:29:48 +0000484 if (!--Node2Index[SU->NodeNum])
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000485 // If all dependencies of the node are processed already,
Roman Levenstein733a4d62008-03-26 11:23:38 +0000486 // then the node can be computed now.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000487 WorkList.push_back(SU);
488 }
489 }
490
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000491 Visited.resize(DAGSize);
492
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000493#ifndef NDEBUG
494 // Check correctness of the ordering
495 for (unsigned i = 0, e = DAGSize; i != e; ++i) {
496 SUnit *SU = &SUnits[i];
497 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
498 I != E; ++I) {
499 assert(Node2Index[SU->NodeNum] > Node2Index[I->Dep->NodeNum] &&
500 "Wrong topological sorting");
501 }
502 }
503#endif
504}
505
Roman Levenstein733a4d62008-03-26 11:23:38 +0000506/// AddPred - adds an edge from SUnit X to SUnit Y.
507/// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000508bool ScheduleDAGRRList::AddPred(SUnit *Y, SUnit *X, bool isCtrl, bool isSpecial,
509 unsigned PhyReg, int Cost) {
510 int UpperBound, LowerBound;
511 LowerBound = Node2Index[Y->NodeNum];
512 UpperBound = Node2Index[X->NodeNum];
513 bool HasLoop = false;
514 // Is Ord(X) < Ord(Y) ?
515 if (LowerBound < UpperBound) {
Roman Levenstein733a4d62008-03-26 11:23:38 +0000516 // Update the topological order.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000517 Visited.reset();
518 DFS(Y, UpperBound, HasLoop);
519 assert(!HasLoop && "Inserted edge creates a loop!");
Roman Levenstein733a4d62008-03-26 11:23:38 +0000520 // Recompute topological indexes.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000521 Shift(Visited, LowerBound, UpperBound);
522 }
Roman Levenstein733a4d62008-03-26 11:23:38 +0000523 // Now really insert the edge.
524 return Y->addPred(X, isCtrl, isSpecial, PhyReg, Cost);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000525}
526
Roman Levenstein733a4d62008-03-26 11:23:38 +0000527/// RemovePred - This removes the specified node N from the predecessors of
528/// the current node M. Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000529bool ScheduleDAGRRList::RemovePred(SUnit *M, SUnit *N,
530 bool isCtrl, bool isSpecial) {
531 // InitDAGTopologicalSorting();
532 return M->removePred(N, isCtrl, isSpecial);
533}
534
Roman Levenstein733a4d62008-03-26 11:23:38 +0000535/// DFS - Make a DFS traversal to mark all nodes reachable from SU and mark
536/// all nodes affected by the edge insertion. These nodes will later get new
537/// topological indexes by means of the Shift method.
Dan Gohmane955c482008-08-05 14:45:15 +0000538void ScheduleDAGRRList::DFS(const SUnit *SU, int UpperBound, bool& HasLoop) {
539 std::vector<const SUnit*> WorkList;
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000540 WorkList.reserve(SUnits.size());
541
542 WorkList.push_back(SU);
543 while (!WorkList.empty()) {
544 SU = WorkList.back();
545 WorkList.pop_back();
546 Visited.set(SU->NodeNum);
547 for (int I = SU->Succs.size()-1; I >= 0; --I) {
548 int s = SU->Succs[I].Dep->NodeNum;
549 if (Node2Index[s] == UpperBound) {
550 HasLoop = true;
551 return;
552 }
Roman Levenstein733a4d62008-03-26 11:23:38 +0000553 // Visit successors if not already and in affected region.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000554 if (!Visited.test(s) && Node2Index[s] < UpperBound) {
555 WorkList.push_back(SU->Succs[I].Dep);
556 }
557 }
558 }
559}
560
Roman Levenstein733a4d62008-03-26 11:23:38 +0000561/// Shift - Renumber the nodes so that the topological ordering is
562/// preserved.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000563void ScheduleDAGRRList::Shift(BitVector& Visited, int LowerBound,
564 int UpperBound) {
565 std::vector<int> L;
566 int shift = 0;
567 int i;
568
569 for (i = LowerBound; i <= UpperBound; ++i) {
Roman Levenstein733a4d62008-03-26 11:23:38 +0000570 // w is node at topological index i.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000571 int w = Index2Node[i];
572 if (Visited.test(w)) {
Roman Levenstein733a4d62008-03-26 11:23:38 +0000573 // Unmark.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000574 Visited.reset(w);
575 L.push_back(w);
576 shift = shift + 1;
577 } else {
578 Allocate(w, i - shift);
579 }
580 }
581
582 for (unsigned j = 0; j < L.size(); ++j) {
583 Allocate(L[j], i - shift);
584 i = i + 1;
585 }
586}
587
588
Dan Gohmanfd227e92008-03-25 17:10:29 +0000589/// WillCreateCycle - Returns true if adding an edge from SU to TargetSU will
Evan Chengcfd5f822007-09-27 00:25:29 +0000590/// create a cycle.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000591bool ScheduleDAGRRList::WillCreateCycle(SUnit *SU, SUnit *TargetSU) {
592 if (IsReachable(TargetSU, SU))
Evan Chengcfd5f822007-09-27 00:25:29 +0000593 return true;
594 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
595 I != E; ++I)
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000596 if (I->Cost < 0 && IsReachable(TargetSU, I->Dep))
Evan Chengcfd5f822007-09-27 00:25:29 +0000597 return true;
598 return false;
599}
600
Evan Cheng8e136a92007-09-26 21:36:17 +0000601/// BacktrackBottomUp - Backtrack scheduling to a previous cycle specified in
Evan Cheng5924bf72007-09-25 01:54:36 +0000602/// BTCycle in order to schedule a specific node. Returns the last unscheduled
603/// SUnit. Also returns if a successor is unscheduled in the process.
Evan Cheng8e136a92007-09-26 21:36:17 +0000604void ScheduleDAGRRList::BacktrackBottomUp(SUnit *SU, unsigned BtCycle,
605 unsigned &CurCycle) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000606 SUnit *OldSU = NULL;
Evan Cheng8e136a92007-09-26 21:36:17 +0000607 while (CurCycle > BtCycle) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000608 OldSU = Sequence.back();
609 Sequence.pop_back();
610 if (SU->isSucc(OldSU))
Evan Cheng8e136a92007-09-26 21:36:17 +0000611 // Don't try to remove SU from AvailableQueue.
612 SU->isAvailable = false;
Evan Cheng5924bf72007-09-25 01:54:36 +0000613 UnscheduleNodeBottomUp(OldSU);
614 --CurCycle;
615 }
616
617
618 if (SU->isSucc(OldSU)) {
619 assert(false && "Something is wrong!");
620 abort();
621 }
Evan Cheng1ec79b42007-09-27 07:09:03 +0000622
623 ++NumBacktracks;
Evan Cheng5924bf72007-09-25 01:54:36 +0000624}
625
Evan Cheng5924bf72007-09-25 01:54:36 +0000626/// CopyAndMoveSuccessors - Clone the specified node and move its scheduled
627/// successors to the newly created node.
628SUnit *ScheduleDAGRRList::CopyAndMoveSuccessors(SUnit *SU) {
Dan Gohman072734e2008-11-13 23:24:17 +0000629 if (SU->getNode()->getFlaggedNode())
Evan Cheng79e97132007-10-05 01:39:18 +0000630 return NULL;
Evan Cheng8e136a92007-09-26 21:36:17 +0000631
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000632 SDNode *N = SU->getNode();
Evan Cheng79e97132007-10-05 01:39:18 +0000633 if (!N)
634 return NULL;
635
636 SUnit *NewSU;
Evan Cheng79e97132007-10-05 01:39:18 +0000637 bool TryUnfold = false;
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000638 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Duncan Sands13237ac2008-06-06 12:08:01 +0000639 MVT VT = N->getValueType(i);
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000640 if (VT == MVT::Flag)
641 return NULL;
642 else if (VT == MVT::Other)
643 TryUnfold = true;
644 }
Evan Cheng79e97132007-10-05 01:39:18 +0000645 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000646 const SDValue &Op = N->getOperand(i);
Gabor Greiff304a7a2008-08-28 21:40:38 +0000647 MVT VT = Op.getNode()->getValueType(Op.getResNo());
Evan Cheng79e97132007-10-05 01:39:18 +0000648 if (VT == MVT::Flag)
649 return NULL;
Evan Cheng79e97132007-10-05 01:39:18 +0000650 }
651
652 if (TryUnfold) {
Dan Gohmane6e13482008-06-21 15:52:51 +0000653 SmallVector<SDNode*, 2> NewNodes;
Dan Gohman5a390b92008-11-13 21:21:28 +0000654 if (!TII->unfoldMemoryOperand(*DAG, N, NewNodes))
Evan Cheng79e97132007-10-05 01:39:18 +0000655 return NULL;
656
657 DOUT << "Unfolding SU # " << SU->NodeNum << "\n";
658 assert(NewNodes.size() == 2 && "Expected a load folding node!");
659
660 N = NewNodes[1];
661 SDNode *LoadNode = NewNodes[0];
Evan Cheng79e97132007-10-05 01:39:18 +0000662 unsigned NumVals = N->getNumValues();
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000663 unsigned OldNumVals = SU->getNode()->getNumValues();
Evan Cheng79e97132007-10-05 01:39:18 +0000664 for (unsigned i = 0; i != NumVals; ++i)
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000665 DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), i), SDValue(N, i));
666 DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), OldNumVals-1),
Dan Gohman5a390b92008-11-13 21:21:28 +0000667 SDValue(LoadNode, 1));
Evan Cheng79e97132007-10-05 01:39:18 +0000668
Dan Gohmane52e0892008-11-11 21:34:44 +0000669 // LoadNode may already exist. This can happen when there is another
670 // load from the same location and producing the same type of value
671 // but it has different alignment or volatileness.
672 bool isNewLoad = true;
673 SUnit *LoadSU;
674 if (LoadNode->getNodeId() != -1) {
675 LoadSU = &SUnits[LoadNode->getNodeId()];
676 isNewLoad = false;
677 } else {
678 LoadSU = CreateNewSUnit(LoadNode);
679 LoadNode->setNodeId(LoadSU->NodeNum);
680
681 LoadSU->Depth = SU->Depth;
682 LoadSU->Height = SU->Height;
683 ComputeLatency(LoadSU);
684 }
685
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000686 SUnit *NewSU = CreateNewSUnit(N);
Dan Gohman46520a22008-06-21 19:18:17 +0000687 assert(N->getNodeId() == -1 && "Node already inserted!");
688 N->setNodeId(NewSU->NodeNum);
Dan Gohmane6e13482008-06-21 15:52:51 +0000689
Dan Gohman17059682008-07-17 19:10:17 +0000690 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Dan Gohman856c0122008-02-16 00:25:40 +0000691 for (unsigned i = 0; i != TID.getNumOperands(); ++i) {
Chris Lattnerfd2e3382008-01-07 06:47:00 +0000692 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) {
Evan Cheng79e97132007-10-05 01:39:18 +0000693 NewSU->isTwoAddress = true;
694 break;
695 }
696 }
Chris Lattnerfd2e3382008-01-07 06:47:00 +0000697 if (TID.isCommutable())
Evan Cheng79e97132007-10-05 01:39:18 +0000698 NewSU->isCommutable = true;
Evan Cheng79e97132007-10-05 01:39:18 +0000699 // FIXME: Calculate height / depth and propagate the changes?
Evan Cheng91e0fc92007-12-18 08:42:10 +0000700 NewSU->Depth = SU->Depth;
701 NewSU->Height = SU->Height;
Evan Cheng79e97132007-10-05 01:39:18 +0000702 ComputeLatency(NewSU);
703
704 SUnit *ChainPred = NULL;
705 SmallVector<SDep, 4> ChainSuccs;
706 SmallVector<SDep, 4> LoadPreds;
707 SmallVector<SDep, 4> NodePreds;
708 SmallVector<SDep, 4> NodeSuccs;
709 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
710 I != E; ++I) {
711 if (I->isCtrl)
712 ChainPred = I->Dep;
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000713 else if (I->Dep->getNode() && I->Dep->getNode()->isOperandOf(LoadNode))
Evan Cheng79e97132007-10-05 01:39:18 +0000714 LoadPreds.push_back(SDep(I->Dep, I->Reg, I->Cost, false, false));
715 else
716 NodePreds.push_back(SDep(I->Dep, I->Reg, I->Cost, false, false));
717 }
718 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
719 I != E; ++I) {
720 if (I->isCtrl)
721 ChainSuccs.push_back(SDep(I->Dep, I->Reg, I->Cost,
722 I->isCtrl, I->isSpecial));
723 else
724 NodeSuccs.push_back(SDep(I->Dep, I->Reg, I->Cost,
725 I->isCtrl, I->isSpecial));
726 }
727
Dan Gohman4370f262008-04-15 01:22:18 +0000728 if (ChainPred) {
729 RemovePred(SU, ChainPred, true, false);
730 if (isNewLoad)
731 AddPred(LoadSU, ChainPred, true, false);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000732 }
Evan Cheng79e97132007-10-05 01:39:18 +0000733 for (unsigned i = 0, e = LoadPreds.size(); i != e; ++i) {
734 SDep *Pred = &LoadPreds[i];
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000735 RemovePred(SU, Pred->Dep, Pred->isCtrl, Pred->isSpecial);
736 if (isNewLoad) {
737 AddPred(LoadSU, Pred->Dep, Pred->isCtrl, Pred->isSpecial,
Roman Levenstein733a4d62008-03-26 11:23:38 +0000738 Pred->Reg, Pred->Cost);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000739 }
Evan Cheng79e97132007-10-05 01:39:18 +0000740 }
741 for (unsigned i = 0, e = NodePreds.size(); i != e; ++i) {
742 SDep *Pred = &NodePreds[i];
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000743 RemovePred(SU, Pred->Dep, Pred->isCtrl, Pred->isSpecial);
744 AddPred(NewSU, Pred->Dep, Pred->isCtrl, Pred->isSpecial,
Roman Levenstein733a4d62008-03-26 11:23:38 +0000745 Pred->Reg, Pred->Cost);
Evan Cheng79e97132007-10-05 01:39:18 +0000746 }
747 for (unsigned i = 0, e = NodeSuccs.size(); i != e; ++i) {
748 SDep *Succ = &NodeSuccs[i];
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000749 RemovePred(Succ->Dep, SU, Succ->isCtrl, Succ->isSpecial);
750 AddPred(Succ->Dep, NewSU, Succ->isCtrl, Succ->isSpecial,
Roman Levenstein733a4d62008-03-26 11:23:38 +0000751 Succ->Reg, Succ->Cost);
Evan Cheng79e97132007-10-05 01:39:18 +0000752 }
753 for (unsigned i = 0, e = ChainSuccs.size(); i != e; ++i) {
754 SDep *Succ = &ChainSuccs[i];
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000755 RemovePred(Succ->Dep, SU, Succ->isCtrl, Succ->isSpecial);
756 if (isNewLoad) {
757 AddPred(Succ->Dep, LoadSU, Succ->isCtrl, Succ->isSpecial,
Roman Levenstein733a4d62008-03-26 11:23:38 +0000758 Succ->Reg, Succ->Cost);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000759 }
Evan Cheng79e97132007-10-05 01:39:18 +0000760 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000761 if (isNewLoad) {
762 AddPred(NewSU, LoadSU, false, false);
763 }
Evan Cheng79e97132007-10-05 01:39:18 +0000764
Evan Cheng91e0fc92007-12-18 08:42:10 +0000765 if (isNewLoad)
766 AvailableQueue->addNode(LoadSU);
Evan Cheng79e97132007-10-05 01:39:18 +0000767 AvailableQueue->addNode(NewSU);
768
769 ++NumUnfolds;
770
771 if (NewSU->NumSuccsLeft == 0) {
772 NewSU->isAvailable = true;
773 return NewSU;
Evan Cheng91e0fc92007-12-18 08:42:10 +0000774 }
775 SU = NewSU;
Evan Cheng79e97132007-10-05 01:39:18 +0000776 }
777
778 DOUT << "Duplicating SU # " << SU->NodeNum << "\n";
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000779 NewSU = CreateClone(SU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000780
781 // New SUnit has the exact same predecessors.
782 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
783 I != E; ++I)
784 if (!I->isSpecial) {
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000785 AddPred(NewSU, I->Dep, I->isCtrl, false, I->Reg, I->Cost);
Evan Cheng5924bf72007-09-25 01:54:36 +0000786 NewSU->Depth = std::max(NewSU->Depth, I->Dep->Depth+1);
787 }
788
789 // Only copy scheduled successors. Cut them from old node's successor
790 // list and move them over.
Evan Chengbde499b2007-09-27 07:29:27 +0000791 SmallVector<std::pair<SUnit*, bool>, 4> DelDeps;
Evan Cheng5924bf72007-09-25 01:54:36 +0000792 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
793 I != E; ++I) {
794 if (I->isSpecial)
795 continue;
Evan Cheng5924bf72007-09-25 01:54:36 +0000796 if (I->Dep->isScheduled) {
Evan Chengbde499b2007-09-27 07:29:27 +0000797 NewSU->Height = std::max(NewSU->Height, I->Dep->Height+1);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000798 AddPred(I->Dep, NewSU, I->isCtrl, false, I->Reg, I->Cost);
Evan Chengbde499b2007-09-27 07:29:27 +0000799 DelDeps.push_back(std::make_pair(I->Dep, I->isCtrl));
Evan Cheng5924bf72007-09-25 01:54:36 +0000800 }
801 }
802 for (unsigned i = 0, e = DelDeps.size(); i != e; ++i) {
Evan Chengbde499b2007-09-27 07:29:27 +0000803 SUnit *Succ = DelDeps[i].first;
804 bool isCtrl = DelDeps[i].second;
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000805 RemovePred(Succ, SU, isCtrl, false);
Evan Cheng5924bf72007-09-25 01:54:36 +0000806 }
807
808 AvailableQueue->updateNode(SU);
809 AvailableQueue->addNode(NewSU);
810
Evan Cheng1ec79b42007-09-27 07:09:03 +0000811 ++NumDups;
Evan Cheng5924bf72007-09-25 01:54:36 +0000812 return NewSU;
813}
814
Evan Cheng1ec79b42007-09-27 07:09:03 +0000815/// InsertCCCopiesAndMoveSuccs - Insert expensive cross register class copies
816/// and move all scheduled successors of the given SUnit to the last copy.
817void ScheduleDAGRRList::InsertCCCopiesAndMoveSuccs(SUnit *SU, unsigned Reg,
818 const TargetRegisterClass *DestRC,
819 const TargetRegisterClass *SrcRC,
820 SmallVector<SUnit*, 2> &Copies) {
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000821 SUnit *CopyFromSU = CreateNewSUnit(NULL);
Evan Cheng8e136a92007-09-26 21:36:17 +0000822 CopyFromSU->CopySrcRC = SrcRC;
823 CopyFromSU->CopyDstRC = DestRC;
824 CopyFromSU->Depth = SU->Depth;
825 CopyFromSU->Height = SU->Height;
826
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000827 SUnit *CopyToSU = CreateNewSUnit(NULL);
Evan Cheng8e136a92007-09-26 21:36:17 +0000828 CopyToSU->CopySrcRC = DestRC;
829 CopyToSU->CopyDstRC = SrcRC;
830
831 // Only copy scheduled successors. Cut them from old node's successor
832 // list and move them over.
Evan Chengbde499b2007-09-27 07:29:27 +0000833 SmallVector<std::pair<SUnit*, bool>, 4> DelDeps;
Evan Cheng8e136a92007-09-26 21:36:17 +0000834 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
835 I != E; ++I) {
836 if (I->isSpecial)
837 continue;
Evan Cheng8e136a92007-09-26 21:36:17 +0000838 if (I->Dep->isScheduled) {
Evan Chengbde499b2007-09-27 07:29:27 +0000839 CopyToSU->Height = std::max(CopyToSU->Height, I->Dep->Height+1);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000840 AddPred(I->Dep, CopyToSU, I->isCtrl, false, I->Reg, I->Cost);
Evan Chengbde499b2007-09-27 07:29:27 +0000841 DelDeps.push_back(std::make_pair(I->Dep, I->isCtrl));
Evan Cheng8e136a92007-09-26 21:36:17 +0000842 }
843 }
844 for (unsigned i = 0, e = DelDeps.size(); i != e; ++i) {
Evan Chengbde499b2007-09-27 07:29:27 +0000845 SUnit *Succ = DelDeps[i].first;
846 bool isCtrl = DelDeps[i].second;
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000847 RemovePred(Succ, SU, isCtrl, false);
Evan Cheng8e136a92007-09-26 21:36:17 +0000848 }
849
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000850 AddPred(CopyFromSU, SU, false, false, Reg, -1);
851 AddPred(CopyToSU, CopyFromSU, false, false, Reg, 1);
Evan Cheng8e136a92007-09-26 21:36:17 +0000852
853 AvailableQueue->updateNode(SU);
854 AvailableQueue->addNode(CopyFromSU);
855 AvailableQueue->addNode(CopyToSU);
Evan Cheng1ec79b42007-09-27 07:09:03 +0000856 Copies.push_back(CopyFromSU);
857 Copies.push_back(CopyToSU);
Evan Cheng8e136a92007-09-26 21:36:17 +0000858
Evan Cheng1ec79b42007-09-27 07:09:03 +0000859 ++NumCCCopies;
Evan Cheng8e136a92007-09-26 21:36:17 +0000860}
861
862/// getPhysicalRegisterVT - Returns the ValueType of the physical register
863/// definition of the specified node.
864/// FIXME: Move to SelectionDAG?
Duncan Sands13237ac2008-06-06 12:08:01 +0000865static MVT getPhysicalRegisterVT(SDNode *N, unsigned Reg,
866 const TargetInstrInfo *TII) {
Dan Gohman17059682008-07-17 19:10:17 +0000867 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Cheng8e136a92007-09-26 21:36:17 +0000868 assert(TID.ImplicitDefs && "Physical reg def must be in implicit def list!");
Chris Lattnerb0d06b42008-01-07 03:13:06 +0000869 unsigned NumRes = TID.getNumDefs();
870 for (const unsigned *ImpDef = TID.getImplicitDefs(); *ImpDef; ++ImpDef) {
Evan Cheng8e136a92007-09-26 21:36:17 +0000871 if (Reg == *ImpDef)
872 break;
873 ++NumRes;
874 }
875 return N->getValueType(NumRes);
876}
877
Evan Cheng5924bf72007-09-25 01:54:36 +0000878/// DelayForLiveRegsBottomUp - Returns true if it is necessary to delay
879/// scheduling of the given node to satisfy live physical register dependencies.
880/// If the specific node is the last one that's available to schedule, do
881/// whatever is necessary (i.e. backtracking or cloning) to make it possible.
Evan Cheng1ec79b42007-09-27 07:09:03 +0000882bool ScheduleDAGRRList::DelayForLiveRegsBottomUp(SUnit *SU,
883 SmallVector<unsigned, 4> &LRegs){
Dan Gohmanc07f6862008-09-23 18:50:48 +0000884 if (NumLiveRegs == 0)
Evan Cheng5924bf72007-09-25 01:54:36 +0000885 return false;
886
Evan Chenge6f92252007-09-27 18:46:06 +0000887 SmallSet<unsigned, 4> RegAdded;
Evan Cheng5924bf72007-09-25 01:54:36 +0000888 // If this node would clobber any "live" register, then it's not ready.
Evan Cheng5924bf72007-09-25 01:54:36 +0000889 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
890 I != E; ++I) {
891 if (I->Cost < 0) {
892 unsigned Reg = I->Reg;
Dan Gohmanc07f6862008-09-23 18:50:48 +0000893 if (LiveRegDefs[Reg] && LiveRegDefs[Reg] != I->Dep) {
Evan Chenge6f92252007-09-27 18:46:06 +0000894 if (RegAdded.insert(Reg))
895 LRegs.push_back(Reg);
896 }
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000897 for (const unsigned *Alias = TRI->getAliasSet(Reg);
Evan Cheng5924bf72007-09-25 01:54:36 +0000898 *Alias; ++Alias)
Dan Gohmanc07f6862008-09-23 18:50:48 +0000899 if (LiveRegDefs[*Alias] && LiveRegDefs[*Alias] != I->Dep) {
Evan Chenge6f92252007-09-27 18:46:06 +0000900 if (RegAdded.insert(*Alias))
901 LRegs.push_back(*Alias);
902 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000903 }
904 }
905
Dan Gohman072734e2008-11-13 23:24:17 +0000906 for (SDNode *Node = SU->getNode(); Node; Node = Node->getFlaggedNode()) {
907 if (!Node->isMachineOpcode())
Evan Cheng5924bf72007-09-25 01:54:36 +0000908 continue;
Dan Gohman17059682008-07-17 19:10:17 +0000909 const TargetInstrDesc &TID = TII->get(Node->getMachineOpcode());
Evan Cheng5924bf72007-09-25 01:54:36 +0000910 if (!TID.ImplicitDefs)
911 continue;
912 for (const unsigned *Reg = TID.ImplicitDefs; *Reg; ++Reg) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000913 if (LiveRegDefs[*Reg] && LiveRegDefs[*Reg] != SU) {
Evan Chenge6f92252007-09-27 18:46:06 +0000914 if (RegAdded.insert(*Reg))
915 LRegs.push_back(*Reg);
916 }
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000917 for (const unsigned *Alias = TRI->getAliasSet(*Reg);
Evan Cheng5924bf72007-09-25 01:54:36 +0000918 *Alias; ++Alias)
Dan Gohmanc07f6862008-09-23 18:50:48 +0000919 if (LiveRegDefs[*Alias] && LiveRegDefs[*Alias] != SU) {
Evan Chenge6f92252007-09-27 18:46:06 +0000920 if (RegAdded.insert(*Alias))
921 LRegs.push_back(*Alias);
922 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000923 }
924 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000925 return !LRegs.empty();
Evan Chengd38c22b2006-05-11 23:55:42 +0000926}
927
Evan Cheng1ec79b42007-09-27 07:09:03 +0000928
Evan Chengd38c22b2006-05-11 23:55:42 +0000929/// ListScheduleBottomUp - The main loop of list scheduling for bottom-up
930/// schedulers.
931void ScheduleDAGRRList::ListScheduleBottomUp() {
932 unsigned CurCycle = 0;
933 // Add root to Available queue.
Dan Gohman4370f262008-04-15 01:22:18 +0000934 if (!SUnits.empty()) {
Dan Gohman5a390b92008-11-13 21:21:28 +0000935 SUnit *RootSU = &SUnits[DAG->getRoot().getNode()->getNodeId()];
Dan Gohman4370f262008-04-15 01:22:18 +0000936 assert(RootSU->Succs.empty() && "Graph root shouldn't have successors!");
937 RootSU->isAvailable = true;
938 AvailableQueue->push(RootSU);
939 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000940
941 // While Available queue is not empty, grab the node with the highest
Dan Gohman54a187e2007-08-20 19:28:38 +0000942 // priority. If it is not ready put it back. Schedule the node.
Evan Cheng5924bf72007-09-25 01:54:36 +0000943 SmallVector<SUnit*, 4> NotReady;
Dan Gohmanfa63cc42008-06-23 21:15:00 +0000944 DenseMap<SUnit*, SmallVector<unsigned, 4> > LRegsMap;
Dan Gohmane6e13482008-06-21 15:52:51 +0000945 Sequence.reserve(SUnits.size());
Evan Chengd38c22b2006-05-11 23:55:42 +0000946 while (!AvailableQueue->empty()) {
Evan Cheng1ec79b42007-09-27 07:09:03 +0000947 bool Delayed = false;
Dan Gohmanfa63cc42008-06-23 21:15:00 +0000948 LRegsMap.clear();
Evan Cheng5924bf72007-09-25 01:54:36 +0000949 SUnit *CurSU = AvailableQueue->pop();
950 while (CurSU) {
Evan Cheng1ec79b42007-09-27 07:09:03 +0000951 if (CurSU->CycleBound <= CurCycle) {
952 SmallVector<unsigned, 4> LRegs;
953 if (!DelayForLiveRegsBottomUp(CurSU, LRegs))
Evan Cheng5924bf72007-09-25 01:54:36 +0000954 break;
Evan Cheng1ec79b42007-09-27 07:09:03 +0000955 Delayed = true;
956 LRegsMap.insert(std::make_pair(CurSU, LRegs));
Evan Cheng5924bf72007-09-25 01:54:36 +0000957 }
Evan Cheng1ec79b42007-09-27 07:09:03 +0000958
959 CurSU->isPending = true; // This SU is not in AvailableQueue right now.
960 NotReady.push_back(CurSU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000961 CurSU = AvailableQueue->pop();
Evan Chengd38c22b2006-05-11 23:55:42 +0000962 }
Evan Cheng1ec79b42007-09-27 07:09:03 +0000963
964 // All candidates are delayed due to live physical reg dependencies.
965 // Try backtracking, code duplication, or inserting cross class copies
966 // to resolve it.
967 if (Delayed && !CurSU) {
968 for (unsigned i = 0, e = NotReady.size(); i != e; ++i) {
969 SUnit *TrySU = NotReady[i];
970 SmallVector<unsigned, 4> &LRegs = LRegsMap[TrySU];
971
972 // Try unscheduling up to the point where it's safe to schedule
973 // this node.
974 unsigned LiveCycle = CurCycle;
975 for (unsigned j = 0, ee = LRegs.size(); j != ee; ++j) {
976 unsigned Reg = LRegs[j];
977 unsigned LCycle = LiveRegCycles[Reg];
978 LiveCycle = std::min(LiveCycle, LCycle);
979 }
980 SUnit *OldSU = Sequence[LiveCycle];
981 if (!WillCreateCycle(TrySU, OldSU)) {
982 BacktrackBottomUp(TrySU, LiveCycle, CurCycle);
983 // Force the current node to be scheduled before the node that
984 // requires the physical reg dep.
985 if (OldSU->isAvailable) {
986 OldSU->isAvailable = false;
987 AvailableQueue->remove(OldSU);
988 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000989 AddPred(TrySU, OldSU, true, true);
Evan Cheng1ec79b42007-09-27 07:09:03 +0000990 // If one or more successors has been unscheduled, then the current
991 // node is no longer avaialable. Schedule a successor that's now
992 // available instead.
993 if (!TrySU->isAvailable)
994 CurSU = AvailableQueue->pop();
995 else {
996 CurSU = TrySU;
997 TrySU->isPending = false;
998 NotReady.erase(NotReady.begin()+i);
999 }
1000 break;
1001 }
1002 }
1003
1004 if (!CurSU) {
Dan Gohmanfd227e92008-03-25 17:10:29 +00001005 // Can't backtrack. Try duplicating the nodes that produces these
Evan Cheng1ec79b42007-09-27 07:09:03 +00001006 // "expensive to copy" values to break the dependency. In case even
1007 // that doesn't work, insert cross class copies.
1008 SUnit *TrySU = NotReady[0];
1009 SmallVector<unsigned, 4> &LRegs = LRegsMap[TrySU];
1010 assert(LRegs.size() == 1 && "Can't handle this yet!");
1011 unsigned Reg = LRegs[0];
1012 SUnit *LRDef = LiveRegDefs[Reg];
Evan Cheng79e97132007-10-05 01:39:18 +00001013 SUnit *NewDef = CopyAndMoveSuccessors(LRDef);
1014 if (!NewDef) {
Evan Cheng1ec79b42007-09-27 07:09:03 +00001015 // Issue expensive cross register class copies.
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001016 MVT VT = getPhysicalRegisterVT(LRDef->getNode(), Reg, TII);
Evan Cheng1ec79b42007-09-27 07:09:03 +00001017 const TargetRegisterClass *RC =
Evan Chenge88a6252008-03-11 07:19:34 +00001018 TRI->getPhysicalRegisterRegClass(Reg, VT);
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001019 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC);
Evan Cheng1ec79b42007-09-27 07:09:03 +00001020 if (!DestRC) {
1021 assert(false && "Don't know how to copy this physical register!");
1022 abort();
1023 }
1024 SmallVector<SUnit*, 2> Copies;
1025 InsertCCCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies);
1026 DOUT << "Adding an edge from SU # " << TrySU->NodeNum
1027 << " to SU #" << Copies.front()->NodeNum << "\n";
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001028 AddPred(TrySU, Copies.front(), true, true);
Evan Cheng1ec79b42007-09-27 07:09:03 +00001029 NewDef = Copies.back();
1030 }
1031
1032 DOUT << "Adding an edge from SU # " << NewDef->NodeNum
1033 << " to SU #" << TrySU->NodeNum << "\n";
1034 LiveRegDefs[Reg] = NewDef;
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001035 AddPred(NewDef, TrySU, true, true);
Evan Cheng1ec79b42007-09-27 07:09:03 +00001036 TrySU->isAvailable = false;
1037 CurSU = NewDef;
1038 }
1039
1040 if (!CurSU) {
1041 assert(false && "Unable to resolve live physical register dependencies!");
1042 abort();
1043 }
1044 }
1045
Evan Chengd38c22b2006-05-11 23:55:42 +00001046 // Add the nodes that aren't ready back onto the available list.
Evan Cheng5924bf72007-09-25 01:54:36 +00001047 for (unsigned i = 0, e = NotReady.size(); i != e; ++i) {
1048 NotReady[i]->isPending = false;
Evan Cheng1ec79b42007-09-27 07:09:03 +00001049 // May no longer be available due to backtracking.
Evan Cheng5924bf72007-09-25 01:54:36 +00001050 if (NotReady[i]->isAvailable)
1051 AvailableQueue->push(NotReady[i]);
1052 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001053 NotReady.clear();
1054
Evan Cheng5924bf72007-09-25 01:54:36 +00001055 if (!CurSU)
1056 Sequence.push_back(0);
Dan Gohman6e587262008-11-18 21:22:20 +00001057 else
Evan Cheng5924bf72007-09-25 01:54:36 +00001058 ScheduleNodeBottomUp(CurSU, CurCycle);
Evan Cheng5924bf72007-09-25 01:54:36 +00001059 ++CurCycle;
Evan Chengd38c22b2006-05-11 23:55:42 +00001060 }
1061
Evan Chengd38c22b2006-05-11 23:55:42 +00001062 // Reverse the order if it is bottom up.
1063 std::reverse(Sequence.begin(), Sequence.end());
1064
Evan Chengd38c22b2006-05-11 23:55:42 +00001065#ifndef NDEBUG
Dan Gohman4ce15e12008-11-20 01:26:25 +00001066 VerifySchedule(isBottomUp);
Evan Chengd38c22b2006-05-11 23:55:42 +00001067#endif
1068}
1069
1070//===----------------------------------------------------------------------===//
1071// Top-Down Scheduling
1072//===----------------------------------------------------------------------===//
1073
1074/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. Add it to
Dan Gohman54a187e2007-08-20 19:28:38 +00001075/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
Dan Gohman5ebdb982008-11-18 00:38:59 +00001076void ScheduleDAGRRList::ReleaseSucc(SUnit *SU, SUnit *SuccSU, bool isChain) {
Evan Cheng038dcc52007-09-28 19:24:24 +00001077 --SuccSU->NumPredsLeft;
Evan Chengd38c22b2006-05-11 23:55:42 +00001078
1079#ifndef NDEBUG
Evan Cheng038dcc52007-09-28 19:24:24 +00001080 if (SuccSU->NumPredsLeft < 0) {
Dan Gohman5ebdb982008-11-18 00:38:59 +00001081 cerr << "*** Scheduling failed! ***\n";
Dan Gohman22d07b12008-11-18 02:06:40 +00001082 SuccSU->dump(this);
Bill Wendling22e978a2006-12-07 20:04:42 +00001083 cerr << " has been released too many times!\n";
Evan Chengd38c22b2006-05-11 23:55:42 +00001084 assert(0);
1085 }
1086#endif
1087
Dan Gohman5ebdb982008-11-18 00:38:59 +00001088 // Compute how many cycles it will be before this actually becomes
1089 // available. This is the max of the start time of all predecessors plus
1090 // their latencies.
1091 // If this is a token edge, we don't need to wait for the latency of the
1092 // preceeding instruction (e.g. a long-latency load) unless there is also
1093 // some other data dependence.
1094 unsigned PredDoneCycle = SU->Cycle;
1095 if (!isChain)
1096 PredDoneCycle += SU->Latency;
1097 else if (SU->Latency)
1098 PredDoneCycle += 1;
1099 SuccSU->CycleBound = std::max(SuccSU->CycleBound, PredDoneCycle);
1100
Evan Cheng038dcc52007-09-28 19:24:24 +00001101 if (SuccSU->NumPredsLeft == 0) {
Evan Chengd38c22b2006-05-11 23:55:42 +00001102 SuccSU->isAvailable = true;
1103 AvailableQueue->push(SuccSU);
1104 }
1105}
1106
Evan Chengd38c22b2006-05-11 23:55:42 +00001107/// ScheduleNodeTopDown - Add the node to the schedule. Decrement the pending
1108/// count of its successors. If a successor pending count is zero, add it to
1109/// the Available queue.
Evan Chengd12c97d2006-05-30 18:05:39 +00001110void ScheduleDAGRRList::ScheduleNodeTopDown(SUnit *SU, unsigned CurCycle) {
Bill Wendling22e978a2006-12-07 20:04:42 +00001111 DOUT << "*** Scheduling [" << CurCycle << "]: ";
Dan Gohman22d07b12008-11-18 02:06:40 +00001112 DEBUG(SU->dump(this));
Evan Chengd38c22b2006-05-11 23:55:42 +00001113
Dan Gohman92a36d72008-11-17 21:31:02 +00001114 SU->Cycle = CurCycle;
1115 Sequence.push_back(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +00001116
1117 // Top down: release successors
Chris Lattnerd86418a2006-08-17 00:09:56 +00001118 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1119 I != E; ++I)
Dan Gohman5ebdb982008-11-18 00:38:59 +00001120 ReleaseSucc(SU, I->Dep, I->isCtrl);
Dan Gohman92a36d72008-11-17 21:31:02 +00001121
Evan Chengd38c22b2006-05-11 23:55:42 +00001122 SU->isScheduled = true;
Dan Gohman92a36d72008-11-17 21:31:02 +00001123 AvailableQueue->ScheduledNode(SU);
Evan Chengd38c22b2006-05-11 23:55:42 +00001124}
1125
Dan Gohman54a187e2007-08-20 19:28:38 +00001126/// ListScheduleTopDown - The main loop of list scheduling for top-down
1127/// schedulers.
Evan Chengd38c22b2006-05-11 23:55:42 +00001128void ScheduleDAGRRList::ListScheduleTopDown() {
1129 unsigned CurCycle = 0;
Evan Chengd38c22b2006-05-11 23:55:42 +00001130
1131 // All leaves to Available queue.
1132 for (unsigned i = 0, e = SUnits.size(); i != e; ++i) {
1133 // It is available if it has no predecessors.
Dan Gohman4370f262008-04-15 01:22:18 +00001134 if (SUnits[i].Preds.empty()) {
Evan Chengd38c22b2006-05-11 23:55:42 +00001135 AvailableQueue->push(&SUnits[i]);
1136 SUnits[i].isAvailable = true;
1137 }
1138 }
1139
Evan Chengd38c22b2006-05-11 23:55:42 +00001140 // While Available queue is not empty, grab the node with the highest
Dan Gohman54a187e2007-08-20 19:28:38 +00001141 // priority. If it is not ready put it back. Schedule the node.
Evan Chengd38c22b2006-05-11 23:55:42 +00001142 std::vector<SUnit*> NotReady;
Dan Gohmane6e13482008-06-21 15:52:51 +00001143 Sequence.reserve(SUnits.size());
Evan Chengd38c22b2006-05-11 23:55:42 +00001144 while (!AvailableQueue->empty()) {
Evan Cheng5924bf72007-09-25 01:54:36 +00001145 SUnit *CurSU = AvailableQueue->pop();
1146 while (CurSU && CurSU->CycleBound > CurCycle) {
1147 NotReady.push_back(CurSU);
1148 CurSU = AvailableQueue->pop();
Evan Chengd38c22b2006-05-11 23:55:42 +00001149 }
1150
1151 // Add the nodes that aren't ready back onto the available list.
1152 AvailableQueue->push_all(NotReady);
1153 NotReady.clear();
1154
Evan Cheng5924bf72007-09-25 01:54:36 +00001155 if (!CurSU)
1156 Sequence.push_back(0);
Dan Gohman6e587262008-11-18 21:22:20 +00001157 else
Evan Cheng5924bf72007-09-25 01:54:36 +00001158 ScheduleNodeTopDown(CurSU, CurCycle);
Dan Gohman4370f262008-04-15 01:22:18 +00001159 ++CurCycle;
Evan Chengd38c22b2006-05-11 23:55:42 +00001160 }
1161
Evan Chengd38c22b2006-05-11 23:55:42 +00001162#ifndef NDEBUG
Dan Gohman4ce15e12008-11-20 01:26:25 +00001163 VerifySchedule(isBottomUp);
Evan Chengd38c22b2006-05-11 23:55:42 +00001164#endif
1165}
1166
1167
Evan Chengd38c22b2006-05-11 23:55:42 +00001168//===----------------------------------------------------------------------===//
1169// RegReductionPriorityQueue Implementation
1170//===----------------------------------------------------------------------===//
1171//
1172// This is a SchedulingPriorityQueue that schedules using Sethi Ullman numbers
1173// to reduce register pressure.
1174//
1175namespace {
1176 template<class SF>
1177 class RegReductionPriorityQueue;
1178
1179 /// Sorting functions for the Available queue.
1180 struct bu_ls_rr_sort : public std::binary_function<SUnit*, SUnit*, bool> {
1181 RegReductionPriorityQueue<bu_ls_rr_sort> *SPQ;
1182 bu_ls_rr_sort(RegReductionPriorityQueue<bu_ls_rr_sort> *spq) : SPQ(spq) {}
1183 bu_ls_rr_sort(const bu_ls_rr_sort &RHS) : SPQ(RHS.SPQ) {}
1184
1185 bool operator()(const SUnit* left, const SUnit* right) const;
1186 };
1187
Evan Cheng7e4abde2008-07-02 09:23:51 +00001188 struct bu_ls_rr_fast_sort : public std::binary_function<SUnit*, SUnit*, bool>{
1189 RegReductionPriorityQueue<bu_ls_rr_fast_sort> *SPQ;
1190 bu_ls_rr_fast_sort(RegReductionPriorityQueue<bu_ls_rr_fast_sort> *spq)
1191 : SPQ(spq) {}
1192 bu_ls_rr_fast_sort(const bu_ls_rr_fast_sort &RHS) : SPQ(RHS.SPQ) {}
1193
1194 bool operator()(const SUnit* left, const SUnit* right) const;
1195 };
1196
Evan Chengd38c22b2006-05-11 23:55:42 +00001197 struct td_ls_rr_sort : public std::binary_function<SUnit*, SUnit*, bool> {
1198 RegReductionPriorityQueue<td_ls_rr_sort> *SPQ;
1199 td_ls_rr_sort(RegReductionPriorityQueue<td_ls_rr_sort> *spq) : SPQ(spq) {}
1200 td_ls_rr_sort(const td_ls_rr_sort &RHS) : SPQ(RHS.SPQ) {}
1201
1202 bool operator()(const SUnit* left, const SUnit* right) const;
1203 };
1204} // end anonymous namespace
1205
Evan Cheng961bbd32007-01-08 23:50:38 +00001206static inline bool isCopyFromLiveIn(const SUnit *SU) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001207 SDNode *N = SU->getNode();
Evan Cheng8e136a92007-09-26 21:36:17 +00001208 return N && N->getOpcode() == ISD::CopyFromReg &&
Evan Cheng961bbd32007-01-08 23:50:38 +00001209 N->getOperand(N->getNumOperands()-1).getValueType() != MVT::Flag;
1210}
1211
Evan Cheng7e4abde2008-07-02 09:23:51 +00001212/// CalcNodeBUSethiUllmanNumber - Compute Sethi Ullman number for bottom up
1213/// scheduling. Smaller number is the higher priority.
1214static unsigned
1215CalcNodeBUSethiUllmanNumber(const SUnit *SU, std::vector<unsigned> &SUNumbers) {
1216 unsigned &SethiUllmanNumber = SUNumbers[SU->NodeNum];
1217 if (SethiUllmanNumber != 0)
1218 return SethiUllmanNumber;
1219
1220 unsigned Extra = 0;
1221 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1222 I != E; ++I) {
1223 if (I->isCtrl) continue; // ignore chain preds
1224 SUnit *PredSU = I->Dep;
1225 unsigned PredSethiUllman = CalcNodeBUSethiUllmanNumber(PredSU, SUNumbers);
1226 if (PredSethiUllman > SethiUllmanNumber) {
1227 SethiUllmanNumber = PredSethiUllman;
1228 Extra = 0;
1229 } else if (PredSethiUllman == SethiUllmanNumber && !I->isCtrl)
1230 ++Extra;
1231 }
1232
1233 SethiUllmanNumber += Extra;
1234
1235 if (SethiUllmanNumber == 0)
1236 SethiUllmanNumber = 1;
1237
1238 return SethiUllmanNumber;
1239}
1240
1241/// CalcNodeTDSethiUllmanNumber - Compute Sethi Ullman number for top down
1242/// scheduling. Smaller number is the higher priority.
1243static unsigned
1244CalcNodeTDSethiUllmanNumber(const SUnit *SU, std::vector<unsigned> &SUNumbers) {
1245 unsigned &SethiUllmanNumber = SUNumbers[SU->NodeNum];
1246 if (SethiUllmanNumber != 0)
1247 return SethiUllmanNumber;
1248
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001249 unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
Evan Cheng7e4abde2008-07-02 09:23:51 +00001250 if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
1251 SethiUllmanNumber = 0xffff;
1252 else if (SU->NumSuccsLeft == 0)
1253 // If SU does not have a use, i.e. it doesn't produce a value that would
1254 // be consumed (e.g. store), then it terminates a chain of computation.
1255 // Give it a small SethiUllman number so it will be scheduled right before
1256 // its predecessors that it doesn't lengthen their live ranges.
1257 SethiUllmanNumber = 0;
1258 else if (SU->NumPredsLeft == 0 &&
1259 (Opc != ISD::CopyFromReg || isCopyFromLiveIn(SU)))
1260 SethiUllmanNumber = 0xffff;
1261 else {
1262 int Extra = 0;
1263 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1264 I != E; ++I) {
1265 if (I->isCtrl) continue; // ignore chain preds
1266 SUnit *PredSU = I->Dep;
1267 unsigned PredSethiUllman = CalcNodeTDSethiUllmanNumber(PredSU, SUNumbers);
1268 if (PredSethiUllman > SethiUllmanNumber) {
1269 SethiUllmanNumber = PredSethiUllman;
1270 Extra = 0;
1271 } else if (PredSethiUllman == SethiUllmanNumber && !I->isCtrl)
1272 ++Extra;
1273 }
1274
1275 SethiUllmanNumber += Extra;
1276 }
1277
1278 return SethiUllmanNumber;
1279}
1280
1281
Evan Chengd38c22b2006-05-11 23:55:42 +00001282namespace {
1283 template<class SF>
Chris Lattner996795b2006-06-28 23:17:24 +00001284 class VISIBILITY_HIDDEN RegReductionPriorityQueue
1285 : public SchedulingPriorityQueue {
Dan Gohmana4db3352008-06-21 18:35:25 +00001286 PriorityQueue<SUnit*, std::vector<SUnit*>, SF> Queue;
Roman Levenstein6b371142008-04-29 09:07:59 +00001287 unsigned currentQueueId;
Evan Chengd38c22b2006-05-11 23:55:42 +00001288
Dan Gohman3f656df2008-11-20 02:45:51 +00001289 protected:
1290 // SUnits - The SUnits for the current graph.
1291 std::vector<SUnit> *SUnits;
Evan Chengd38c22b2006-05-11 23:55:42 +00001292
Dan Gohman3f656df2008-11-20 02:45:51 +00001293 const TargetInstrInfo *TII;
1294 const TargetRegisterInfo *TRI;
1295 ScheduleDAGRRList *scheduleDAG;
1296
1297 public:
1298 RegReductionPriorityQueue(const TargetInstrInfo *tii,
1299 const TargetRegisterInfo *tri) :
1300 Queue(SF(this)), currentQueueId(0),
1301 TII(tii), TRI(tri), scheduleDAG(NULL) {}
1302
1303 void initNodes(std::vector<SUnit> &sunits) {
1304 SUnits = &sunits;
1305 }
Evan Cheng5924bf72007-09-25 01:54:36 +00001306
Dan Gohman50c76be2008-10-31 19:06:33 +00001307 virtual void addNode(const SUnit *SU) = 0;
Evan Cheng5924bf72007-09-25 01:54:36 +00001308
Dan Gohman50c76be2008-10-31 19:06:33 +00001309 virtual void updateNode(const SUnit *SU) = 0;
Evan Cheng5924bf72007-09-25 01:54:36 +00001310
Dan Gohman3f656df2008-11-20 02:45:51 +00001311 virtual void releaseState() {
1312 SUnits = 0;
1313 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001314
Dan Gohman50c76be2008-10-31 19:06:33 +00001315 virtual unsigned getNodePriority(const SUnit *SU) const = 0;
Evan Chengd38c22b2006-05-11 23:55:42 +00001316
Evan Cheng5924bf72007-09-25 01:54:36 +00001317 unsigned size() const { return Queue.size(); }
1318
Evan Chengd38c22b2006-05-11 23:55:42 +00001319 bool empty() const { return Queue.empty(); }
1320
1321 void push(SUnit *U) {
Roman Levenstein6b371142008-04-29 09:07:59 +00001322 assert(!U->NodeQueueId && "Node in the queue already");
1323 U->NodeQueueId = ++currentQueueId;
Dan Gohmana4db3352008-06-21 18:35:25 +00001324 Queue.push(U);
Evan Chengd38c22b2006-05-11 23:55:42 +00001325 }
Roman Levenstein6b371142008-04-29 09:07:59 +00001326
Evan Chengd38c22b2006-05-11 23:55:42 +00001327 void push_all(const std::vector<SUnit *> &Nodes) {
1328 for (unsigned i = 0, e = Nodes.size(); i != e; ++i)
Roman Levenstein6b371142008-04-29 09:07:59 +00001329 push(Nodes[i]);
Evan Chengd38c22b2006-05-11 23:55:42 +00001330 }
1331
1332 SUnit *pop() {
Evan Chengd12c97d2006-05-30 18:05:39 +00001333 if (empty()) return NULL;
Dan Gohmana4db3352008-06-21 18:35:25 +00001334 SUnit *V = Queue.top();
1335 Queue.pop();
Roman Levenstein6b371142008-04-29 09:07:59 +00001336 V->NodeQueueId = 0;
Evan Chengd38c22b2006-05-11 23:55:42 +00001337 return V;
1338 }
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001339
Evan Cheng5924bf72007-09-25 01:54:36 +00001340 void remove(SUnit *SU) {
Roman Levenstein6b371142008-04-29 09:07:59 +00001341 assert(!Queue.empty() && "Queue is empty!");
Dan Gohmana4db3352008-06-21 18:35:25 +00001342 assert(SU->NodeQueueId != 0 && "Not in queue!");
1343 Queue.erase_one(SU);
Roman Levenstein6b371142008-04-29 09:07:59 +00001344 SU->NodeQueueId = 0;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001345 }
Dan Gohman3f656df2008-11-20 02:45:51 +00001346
1347 void setScheduleDAG(ScheduleDAGRRList *scheduleDag) {
1348 scheduleDAG = scheduleDag;
1349 }
1350
1351 protected:
1352 bool canClobber(const SUnit *SU, const SUnit *Op);
1353 void AddPseudoTwoAddrDeps();
Evan Chengd38c22b2006-05-11 23:55:42 +00001354 };
1355
Chris Lattner996795b2006-06-28 23:17:24 +00001356 class VISIBILITY_HIDDEN BURegReductionPriorityQueue
Dan Gohman4b49be12008-06-21 01:08:22 +00001357 : public RegReductionPriorityQueue<bu_ls_rr_sort> {
Evan Chengd38c22b2006-05-11 23:55:42 +00001358 // SethiUllmanNumbers - The SethiUllman number for each node.
Evan Cheng961bbd32007-01-08 23:50:38 +00001359 std::vector<unsigned> SethiUllmanNumbers;
Evan Chengd38c22b2006-05-11 23:55:42 +00001360
1361 public:
Dan Gohman3f656df2008-11-20 02:45:51 +00001362 BURegReductionPriorityQueue(const TargetInstrInfo *tii,
1363 const TargetRegisterInfo *tri)
1364 : RegReductionPriorityQueue<bu_ls_rr_sort>(tii, tri) {}
Evan Chengd38c22b2006-05-11 23:55:42 +00001365
Dan Gohman46520a22008-06-21 19:18:17 +00001366 void initNodes(std::vector<SUnit> &sunits) {
Dan Gohman3f656df2008-11-20 02:45:51 +00001367 RegReductionPriorityQueue<bu_ls_rr_sort>::initNodes(sunits);
Evan Chengd38c22b2006-05-11 23:55:42 +00001368 // Add pseudo dependency edges for two-address nodes.
Evan Cheng7e4abde2008-07-02 09:23:51 +00001369 AddPseudoTwoAddrDeps();
Evan Chengd38c22b2006-05-11 23:55:42 +00001370 // Calculate node priorities.
Evan Cheng6730f032007-01-08 23:55:53 +00001371 CalculateSethiUllmanNumbers();
Evan Chengd38c22b2006-05-11 23:55:42 +00001372 }
1373
Evan Cheng5924bf72007-09-25 01:54:36 +00001374 void addNode(const SUnit *SU) {
Evan Cheng7e4abde2008-07-02 09:23:51 +00001375 unsigned SUSize = SethiUllmanNumbers.size();
1376 if (SUnits->size() > SUSize)
1377 SethiUllmanNumbers.resize(SUSize*2, 0);
1378 CalcNodeBUSethiUllmanNumber(SU, SethiUllmanNumbers);
Evan Cheng5924bf72007-09-25 01:54:36 +00001379 }
1380
1381 void updateNode(const SUnit *SU) {
1382 SethiUllmanNumbers[SU->NodeNum] = 0;
Evan Cheng7e4abde2008-07-02 09:23:51 +00001383 CalcNodeBUSethiUllmanNumber(SU, SethiUllmanNumbers);
Evan Cheng5924bf72007-09-25 01:54:36 +00001384 }
1385
Evan Chengd38c22b2006-05-11 23:55:42 +00001386 void releaseState() {
Dan Gohman3f656df2008-11-20 02:45:51 +00001387 RegReductionPriorityQueue<bu_ls_rr_sort>::releaseState();
Evan Chengd38c22b2006-05-11 23:55:42 +00001388 SethiUllmanNumbers.clear();
1389 }
1390
Evan Cheng6730f032007-01-08 23:55:53 +00001391 unsigned getNodePriority(const SUnit *SU) const {
Evan Cheng961bbd32007-01-08 23:50:38 +00001392 assert(SU->NodeNum < SethiUllmanNumbers.size());
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001393 unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
Evan Cheng961bbd32007-01-08 23:50:38 +00001394 if (Opc == ISD::CopyFromReg && !isCopyFromLiveIn(SU))
1395 // CopyFromReg should be close to its def because it restricts
1396 // allocation choices. But if it is a livein then perhaps we want it
1397 // closer to its uses so it can be coalesced.
1398 return 0xffff;
1399 else if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
1400 // CopyToReg should be close to its uses to facilitate coalescing and
1401 // avoid spilling.
1402 return 0;
Evan Chengaa2d6ef2007-10-12 08:50:34 +00001403 else if (Opc == TargetInstrInfo::EXTRACT_SUBREG ||
1404 Opc == TargetInstrInfo::INSERT_SUBREG)
1405 // EXTRACT_SUBREG / INSERT_SUBREG should be close to its use to
1406 // facilitate coalescing.
1407 return 0;
Evan Cheng961bbd32007-01-08 23:50:38 +00001408 else if (SU->NumSuccs == 0)
1409 // If SU does not have a use, i.e. it doesn't produce a value that would
1410 // be consumed (e.g. store), then it terminates a chain of computation.
1411 // Give it a large SethiUllman number so it will be scheduled right
1412 // before its predecessors that it doesn't lengthen their live ranges.
1413 return 0xffff;
1414 else if (SU->NumPreds == 0)
1415 // If SU does not have a def, schedule it close to its uses because it
1416 // does not lengthen any live ranges.
1417 return 0;
1418 else
1419 return SethiUllmanNumbers[SU->NodeNum];
Evan Chengd38c22b2006-05-11 23:55:42 +00001420 }
1421
1422 private:
Evan Cheng6730f032007-01-08 23:55:53 +00001423 void CalculateSethiUllmanNumbers();
Evan Cheng7e4abde2008-07-02 09:23:51 +00001424 };
1425
1426
Dan Gohman54a187e2007-08-20 19:28:38 +00001427 class VISIBILITY_HIDDEN TDRegReductionPriorityQueue
Dan Gohman4b49be12008-06-21 01:08:22 +00001428 : public RegReductionPriorityQueue<td_ls_rr_sort> {
Evan Chengd38c22b2006-05-11 23:55:42 +00001429 // SethiUllmanNumbers - The SethiUllman number for each node.
Evan Cheng961bbd32007-01-08 23:50:38 +00001430 std::vector<unsigned> SethiUllmanNumbers;
Evan Chengd38c22b2006-05-11 23:55:42 +00001431
1432 public:
Dan Gohman3f656df2008-11-20 02:45:51 +00001433 TDRegReductionPriorityQueue(const TargetInstrInfo *tii,
1434 const TargetRegisterInfo *tri)
1435 : RegReductionPriorityQueue<td_ls_rr_sort>(tii, tri) {}
Evan Chengd38c22b2006-05-11 23:55:42 +00001436
Dan Gohman46520a22008-06-21 19:18:17 +00001437 void initNodes(std::vector<SUnit> &sunits) {
Dan Gohman3f656df2008-11-20 02:45:51 +00001438 RegReductionPriorityQueue<td_ls_rr_sort>::initNodes(sunits);
1439 // Add pseudo dependency edges for two-address nodes.
1440 AddPseudoTwoAddrDeps();
Evan Chengd38c22b2006-05-11 23:55:42 +00001441 // Calculate node priorities.
Evan Cheng6730f032007-01-08 23:55:53 +00001442 CalculateSethiUllmanNumbers();
Evan Chengd38c22b2006-05-11 23:55:42 +00001443 }
1444
Evan Cheng5924bf72007-09-25 01:54:36 +00001445 void addNode(const SUnit *SU) {
Evan Cheng7e4abde2008-07-02 09:23:51 +00001446 unsigned SUSize = SethiUllmanNumbers.size();
1447 if (SUnits->size() > SUSize)
1448 SethiUllmanNumbers.resize(SUSize*2, 0);
1449 CalcNodeTDSethiUllmanNumber(SU, SethiUllmanNumbers);
Evan Cheng5924bf72007-09-25 01:54:36 +00001450 }
1451
1452 void updateNode(const SUnit *SU) {
1453 SethiUllmanNumbers[SU->NodeNum] = 0;
Evan Cheng7e4abde2008-07-02 09:23:51 +00001454 CalcNodeTDSethiUllmanNumber(SU, SethiUllmanNumbers);
Evan Cheng5924bf72007-09-25 01:54:36 +00001455 }
1456
Evan Chengd38c22b2006-05-11 23:55:42 +00001457 void releaseState() {
Dan Gohman3f656df2008-11-20 02:45:51 +00001458 RegReductionPriorityQueue<td_ls_rr_sort>::releaseState();
Evan Chengd38c22b2006-05-11 23:55:42 +00001459 SethiUllmanNumbers.clear();
1460 }
1461
Evan Cheng6730f032007-01-08 23:55:53 +00001462 unsigned getNodePriority(const SUnit *SU) const {
Evan Cheng961bbd32007-01-08 23:50:38 +00001463 assert(SU->NodeNum < SethiUllmanNumbers.size());
1464 return SethiUllmanNumbers[SU->NodeNum];
Evan Chengd38c22b2006-05-11 23:55:42 +00001465 }
1466
1467 private:
Evan Cheng6730f032007-01-08 23:55:53 +00001468 void CalculateSethiUllmanNumbers();
Evan Chengd38c22b2006-05-11 23:55:42 +00001469 };
1470}
1471
Evan Chengb9e3db62007-03-14 22:43:40 +00001472/// closestSucc - Returns the scheduled cycle of the successor which is
1473/// closet to the current cycle.
Evan Cheng28748552007-03-13 23:25:11 +00001474static unsigned closestSucc(const SUnit *SU) {
1475 unsigned MaxCycle = 0;
1476 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
Evan Chengb9e3db62007-03-14 22:43:40 +00001477 I != E; ++I) {
Evan Cheng0effc3a2007-09-19 01:38:40 +00001478 unsigned Cycle = I->Dep->Cycle;
Evan Chengb9e3db62007-03-14 22:43:40 +00001479 // If there are bunch of CopyToRegs stacked up, they should be considered
1480 // to be at the same position.
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001481 if (I->Dep->getNode() && I->Dep->getNode()->getOpcode() == ISD::CopyToReg)
Evan Cheng0effc3a2007-09-19 01:38:40 +00001482 Cycle = closestSucc(I->Dep)+1;
Evan Chengb9e3db62007-03-14 22:43:40 +00001483 if (Cycle > MaxCycle)
1484 MaxCycle = Cycle;
1485 }
Evan Cheng28748552007-03-13 23:25:11 +00001486 return MaxCycle;
1487}
1488
Evan Cheng61bc51e2007-12-20 02:22:36 +00001489/// calcMaxScratches - Returns an cost estimate of the worse case requirement
1490/// for scratch registers. Live-in operands and live-out results don't count
1491/// since they are "fixed".
1492static unsigned calcMaxScratches(const SUnit *SU) {
1493 unsigned Scratches = 0;
1494 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1495 I != E; ++I) {
1496 if (I->isCtrl) continue; // ignore chain preds
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001497 if (!I->Dep->getNode() || I->Dep->getNode()->getOpcode() != ISD::CopyFromReg)
Evan Cheng61bc51e2007-12-20 02:22:36 +00001498 Scratches++;
1499 }
1500 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1501 I != E; ++I) {
1502 if (I->isCtrl) continue; // ignore chain succs
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001503 if (!I->Dep->getNode() || I->Dep->getNode()->getOpcode() != ISD::CopyToReg)
Evan Cheng61bc51e2007-12-20 02:22:36 +00001504 Scratches += 10;
1505 }
1506 return Scratches;
1507}
1508
Evan Chengd38c22b2006-05-11 23:55:42 +00001509// Bottom up
1510bool bu_ls_rr_sort::operator()(const SUnit *left, const SUnit *right) const {
Evan Cheng6730f032007-01-08 23:55:53 +00001511 unsigned LPriority = SPQ->getNodePriority(left);
1512 unsigned RPriority = SPQ->getNodePriority(right);
Evan Cheng73bdf042008-03-01 00:39:47 +00001513 if (LPriority != RPriority)
1514 return LPriority > RPriority;
1515
1516 // Try schedule def + use closer when Sethi-Ullman numbers are the same.
1517 // e.g.
1518 // t1 = op t2, c1
1519 // t3 = op t4, c2
1520 //
1521 // and the following instructions are both ready.
1522 // t2 = op c3
1523 // t4 = op c4
1524 //
1525 // Then schedule t2 = op first.
1526 // i.e.
1527 // t4 = op c4
1528 // t2 = op c3
1529 // t1 = op t2, c1
1530 // t3 = op t4, c2
1531 //
1532 // This creates more short live intervals.
1533 unsigned LDist = closestSucc(left);
1534 unsigned RDist = closestSucc(right);
1535 if (LDist != RDist)
1536 return LDist < RDist;
1537
1538 // Intuitively, it's good to push down instructions whose results are
1539 // liveout so their long live ranges won't conflict with other values
1540 // which are needed inside the BB. Further prioritize liveout instructions
1541 // by the number of operands which are calculated within the BB.
1542 unsigned LScratch = calcMaxScratches(left);
1543 unsigned RScratch = calcMaxScratches(right);
1544 if (LScratch != RScratch)
1545 return LScratch > RScratch;
1546
1547 if (left->Height != right->Height)
1548 return left->Height > right->Height;
1549
1550 if (left->Depth != right->Depth)
1551 return left->Depth < right->Depth;
1552
1553 if (left->CycleBound != right->CycleBound)
1554 return left->CycleBound > right->CycleBound;
1555
Roman Levenstein6b371142008-04-29 09:07:59 +00001556 assert(left->NodeQueueId && right->NodeQueueId &&
1557 "NodeQueueId cannot be zero");
1558 return (left->NodeQueueId > right->NodeQueueId);
Evan Chengd38c22b2006-05-11 23:55:42 +00001559}
1560
Dan Gohman4b49be12008-06-21 01:08:22 +00001561bool
Evan Cheng7e4abde2008-07-02 09:23:51 +00001562bu_ls_rr_fast_sort::operator()(const SUnit *left, const SUnit *right) const {
1563 unsigned LPriority = SPQ->getNodePriority(left);
1564 unsigned RPriority = SPQ->getNodePriority(right);
1565 if (LPriority != RPriority)
1566 return LPriority > RPriority;
1567 assert(left->NodeQueueId && right->NodeQueueId &&
1568 "NodeQueueId cannot be zero");
1569 return (left->NodeQueueId > right->NodeQueueId);
1570}
1571
Dan Gohman3f656df2008-11-20 02:45:51 +00001572template<class SF>
Evan Cheng7e4abde2008-07-02 09:23:51 +00001573bool
Dan Gohman3f656df2008-11-20 02:45:51 +00001574RegReductionPriorityQueue<SF>::canClobber(const SUnit *SU, const SUnit *Op) {
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001575 if (SU->isTwoAddress) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001576 unsigned Opc = SU->getNode()->getMachineOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +00001577 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattnerfd2e3382008-01-07 06:47:00 +00001578 unsigned NumRes = TID.getNumDefs();
Dan Gohman0340d1e2008-02-15 20:50:13 +00001579 unsigned NumOps = TID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001580 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattnerfd2e3382008-01-07 06:47:00 +00001581 if (TID.getOperandConstraint(i+NumRes, TOI::TIED_TO) != -1) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001582 SDNode *DU = SU->getNode()->getOperand(i).getNode();
Dan Gohman46520a22008-06-21 19:18:17 +00001583 if (DU->getNodeId() != -1 &&
1584 Op->OrigNode == &(*SUnits)[DU->getNodeId()])
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001585 return true;
1586 }
1587 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001588 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001589 return false;
1590}
1591
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001592
Evan Chenga5e595d2007-09-28 22:32:30 +00001593/// hasCopyToRegUse - Return true if SU has a value successor that is a
1594/// CopyToReg node.
Dan Gohmane955c482008-08-05 14:45:15 +00001595static bool hasCopyToRegUse(const SUnit *SU) {
Evan Chenga5e595d2007-09-28 22:32:30 +00001596 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1597 I != E; ++I) {
1598 if (I->isCtrl) continue;
Dan Gohmane955c482008-08-05 14:45:15 +00001599 const SUnit *SuccSU = I->Dep;
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001600 if (SuccSU->getNode() && SuccSU->getNode()->getOpcode() == ISD::CopyToReg)
Evan Chenga5e595d2007-09-28 22:32:30 +00001601 return true;
1602 }
1603 return false;
1604}
1605
Evan Chengf9891412007-12-20 09:25:31 +00001606/// canClobberPhysRegDefs - True if SU would clobber one of SuccSU's
Dan Gohmanea045202008-06-21 22:05:24 +00001607/// physical register defs.
Dan Gohmane955c482008-08-05 14:45:15 +00001608static bool canClobberPhysRegDefs(const SUnit *SuccSU, const SUnit *SU,
Evan Chengf9891412007-12-20 09:25:31 +00001609 const TargetInstrInfo *TII,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001610 const TargetRegisterInfo *TRI) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001611 SDNode *N = SuccSU->getNode();
Dan Gohman17059682008-07-17 19:10:17 +00001612 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
1613 const unsigned *ImpDefs = TII->get(N->getMachineOpcode()).getImplicitDefs();
Dan Gohmanea045202008-06-21 22:05:24 +00001614 assert(ImpDefs && "Caller should check hasPhysRegDefs");
Chris Lattnerb0d06b42008-01-07 03:13:06 +00001615 const unsigned *SUImpDefs =
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001616 TII->get(SU->getNode()->getMachineOpcode()).getImplicitDefs();
Evan Chengf9891412007-12-20 09:25:31 +00001617 if (!SUImpDefs)
1618 return false;
1619 for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
Duncan Sands13237ac2008-06-06 12:08:01 +00001620 MVT VT = N->getValueType(i);
Evan Chengf9891412007-12-20 09:25:31 +00001621 if (VT == MVT::Flag || VT == MVT::Other)
1622 continue;
Dan Gohman6ab52a82008-09-17 15:25:49 +00001623 if (!N->hasAnyUseOfValue(i))
1624 continue;
Evan Chengf9891412007-12-20 09:25:31 +00001625 unsigned Reg = ImpDefs[i - NumDefs];
1626 for (;*SUImpDefs; ++SUImpDefs) {
1627 unsigned SUReg = *SUImpDefs;
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001628 if (TRI->regsOverlap(Reg, SUReg))
Evan Chengf9891412007-12-20 09:25:31 +00001629 return true;
1630 }
1631 }
1632 return false;
1633}
1634
Evan Chengd38c22b2006-05-11 23:55:42 +00001635/// AddPseudoTwoAddrDeps - If two nodes share an operand and one of them uses
1636/// it as a def&use operand. Add a pseudo control edge from it to the other
1637/// node (if it won't create a cycle) so the two-address one will be scheduled
Evan Chenga5e595d2007-09-28 22:32:30 +00001638/// first (lower in the schedule). If both nodes are two-address, favor the
1639/// one that has a CopyToReg use (more likely to be a loop induction update).
1640/// If both are two-address, but one is commutable while the other is not
1641/// commutable, favor the one that's not commutable.
Dan Gohman3f656df2008-11-20 02:45:51 +00001642template<class SF>
1643void RegReductionPriorityQueue<SF>::AddPseudoTwoAddrDeps() {
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001644 for (unsigned i = 0, e = SUnits->size(); i != e; ++i) {
Dan Gohmane955c482008-08-05 14:45:15 +00001645 SUnit *SU = &(*SUnits)[i];
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001646 if (!SU->isTwoAddress)
1647 continue;
1648
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001649 SDNode *Node = SU->getNode();
Dan Gohman072734e2008-11-13 23:24:17 +00001650 if (!Node || !Node->isMachineOpcode() || SU->getNode()->getFlaggedNode())
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001651 continue;
1652
Dan Gohman17059682008-07-17 19:10:17 +00001653 unsigned Opc = Node->getMachineOpcode();
Chris Lattner03ad8852008-01-07 07:27:27 +00001654 const TargetInstrDesc &TID = TII->get(Opc);
Chris Lattnerfd2e3382008-01-07 06:47:00 +00001655 unsigned NumRes = TID.getNumDefs();
Dan Gohman0340d1e2008-02-15 20:50:13 +00001656 unsigned NumOps = TID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001657 for (unsigned j = 0; j != NumOps; ++j) {
Dan Gohman82016c22008-11-19 02:00:32 +00001658 if (TID.getOperandConstraint(j+NumRes, TOI::TIED_TO) == -1)
1659 continue;
1660 SDNode *DU = SU->getNode()->getOperand(j).getNode();
1661 if (DU->getNodeId() == -1)
1662 continue;
1663 const SUnit *DUSU = &(*SUnits)[DU->getNodeId()];
1664 if (!DUSU) continue;
1665 for (SUnit::const_succ_iterator I = DUSU->Succs.begin(),
1666 E = DUSU->Succs.end(); I != E; ++I) {
1667 if (I->isCtrl) continue;
1668 SUnit *SuccSU = I->Dep;
1669 if (SuccSU == SU)
Evan Cheng1bf166312007-11-09 01:27:11 +00001670 continue;
Dan Gohman82016c22008-11-19 02:00:32 +00001671 // Be conservative. Ignore if nodes aren't at roughly the same
1672 // depth and height.
1673 if (SuccSU->Height < SU->Height && (SU->Height - SuccSU->Height) > 1)
1674 continue;
1675 if (!SuccSU->getNode() || !SuccSU->getNode()->isMachineOpcode())
1676 continue;
1677 // Don't constrain nodes with physical register defs if the
1678 // predecessor can clobber them.
1679 if (SuccSU->hasPhysRegDefs) {
1680 if (canClobberPhysRegDefs(SuccSU, SU, TII, TRI))
Evan Cheng5924bf72007-09-25 01:54:36 +00001681 continue;
Dan Gohman82016c22008-11-19 02:00:32 +00001682 }
1683 // Don't constraint extract_subreg / insert_subreg these may be
1684 // coalesced away. We don't them close to their uses.
1685 unsigned SuccOpc = SuccSU->getNode()->getMachineOpcode();
1686 if (SuccOpc == TargetInstrInfo::EXTRACT_SUBREG ||
1687 SuccOpc == TargetInstrInfo::INSERT_SUBREG)
1688 continue;
1689 if ((!canClobber(SuccSU, DUSU) ||
1690 (hasCopyToRegUse(SU) && !hasCopyToRegUse(SuccSU)) ||
1691 (!SU->isCommutable && SuccSU->isCommutable)) &&
1692 !scheduleDAG->IsReachable(SuccSU, SU)) {
1693 DOUT << "Adding an edge from SU # " << SU->NodeNum
1694 << " to SU #" << SuccSU->NodeNum << "\n";
1695 scheduleDAG->AddPred(SU, SuccSU, true, true);
Evan Chengfd2c5dd2006-11-04 09:44:31 +00001696 }
1697 }
1698 }
1699 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001700}
1701
Evan Cheng6730f032007-01-08 23:55:53 +00001702/// CalculateSethiUllmanNumbers - Calculate Sethi-Ullman numbers of all
1703/// scheduling units.
Dan Gohman4b49be12008-06-21 01:08:22 +00001704void BURegReductionPriorityQueue::CalculateSethiUllmanNumbers() {
Evan Chengd38c22b2006-05-11 23:55:42 +00001705 SethiUllmanNumbers.assign(SUnits->size(), 0);
1706
1707 for (unsigned i = 0, e = SUnits->size(); i != e; ++i)
Evan Cheng7e4abde2008-07-02 09:23:51 +00001708 CalcNodeBUSethiUllmanNumber(&(*SUnits)[i], SethiUllmanNumbers);
1709}
Evan Chengd38c22b2006-05-11 23:55:42 +00001710
Roman Levenstein30d09512008-03-27 09:44:37 +00001711/// LimitedSumOfUnscheduledPredsOfSuccs - Compute the sum of the unscheduled
Roman Levensteinbc674502008-03-27 09:14:57 +00001712/// predecessors of the successors of the SUnit SU. Stop when the provided
1713/// limit is exceeded.
Roman Levensteinbc674502008-03-27 09:14:57 +00001714static unsigned LimitedSumOfUnscheduledPredsOfSuccs(const SUnit *SU,
1715 unsigned Limit) {
1716 unsigned Sum = 0;
1717 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1718 I != E; ++I) {
Dan Gohmane955c482008-08-05 14:45:15 +00001719 const SUnit *SuccSU = I->Dep;
Roman Levensteinbc674502008-03-27 09:14:57 +00001720 for (SUnit::const_pred_iterator II = SuccSU->Preds.begin(),
1721 EE = SuccSU->Preds.end(); II != EE; ++II) {
1722 SUnit *PredSU = II->Dep;
Evan Cheng16d72072008-03-29 18:34:22 +00001723 if (!PredSU->isScheduled)
1724 if (++Sum > Limit)
1725 return Sum;
Roman Levensteinbc674502008-03-27 09:14:57 +00001726 }
1727 }
1728 return Sum;
1729}
1730
Evan Chengd38c22b2006-05-11 23:55:42 +00001731
1732// Top down
1733bool td_ls_rr_sort::operator()(const SUnit *left, const SUnit *right) const {
Evan Cheng6730f032007-01-08 23:55:53 +00001734 unsigned LPriority = SPQ->getNodePriority(left);
1735 unsigned RPriority = SPQ->getNodePriority(right);
Dan Gohman1ddfcba2008-11-13 21:36:12 +00001736 bool LIsTarget = left->getNode() && left->getNode()->isMachineOpcode();
1737 bool RIsTarget = right->getNode() && right->getNode()->isMachineOpcode();
Evan Chengd38c22b2006-05-11 23:55:42 +00001738 bool LIsFloater = LIsTarget && left->NumPreds == 0;
1739 bool RIsFloater = RIsTarget && right->NumPreds == 0;
Roman Levensteinbc674502008-03-27 09:14:57 +00001740 unsigned LBonus = (LimitedSumOfUnscheduledPredsOfSuccs(left,1) == 1) ? 2 : 0;
1741 unsigned RBonus = (LimitedSumOfUnscheduledPredsOfSuccs(right,1) == 1) ? 2 : 0;
Evan Chengd38c22b2006-05-11 23:55:42 +00001742
1743 if (left->NumSuccs == 0 && right->NumSuccs != 0)
1744 return false;
1745 else if (left->NumSuccs != 0 && right->NumSuccs == 0)
1746 return true;
1747
Evan Chengd38c22b2006-05-11 23:55:42 +00001748 if (LIsFloater)
1749 LBonus -= 2;
1750 if (RIsFloater)
1751 RBonus -= 2;
1752 if (left->NumSuccs == 1)
1753 LBonus += 2;
1754 if (right->NumSuccs == 1)
1755 RBonus += 2;
1756
Evan Cheng73bdf042008-03-01 00:39:47 +00001757 if (LPriority+LBonus != RPriority+RBonus)
1758 return LPriority+LBonus < RPriority+RBonus;
Anton Korobeynikov035eaac2008-02-20 11:10:28 +00001759
Evan Cheng73bdf042008-03-01 00:39:47 +00001760 if (left->Depth != right->Depth)
1761 return left->Depth < right->Depth;
1762
1763 if (left->NumSuccsLeft != right->NumSuccsLeft)
1764 return left->NumSuccsLeft > right->NumSuccsLeft;
1765
1766 if (left->CycleBound != right->CycleBound)
1767 return left->CycleBound > right->CycleBound;
1768
Roman Levenstein6b371142008-04-29 09:07:59 +00001769 assert(left->NodeQueueId && right->NodeQueueId &&
1770 "NodeQueueId cannot be zero");
1771 return (left->NodeQueueId > right->NodeQueueId);
Evan Chengd38c22b2006-05-11 23:55:42 +00001772}
1773
Evan Cheng6730f032007-01-08 23:55:53 +00001774/// CalculateSethiUllmanNumbers - Calculate Sethi-Ullman numbers of all
1775/// scheduling units.
Dan Gohman4b49be12008-06-21 01:08:22 +00001776void TDRegReductionPriorityQueue::CalculateSethiUllmanNumbers() {
Evan Chengd38c22b2006-05-11 23:55:42 +00001777 SethiUllmanNumbers.assign(SUnits->size(), 0);
1778
1779 for (unsigned i = 0, e = SUnits->size(); i != e; ++i)
Evan Cheng7e4abde2008-07-02 09:23:51 +00001780 CalcNodeTDSethiUllmanNumber(&(*SUnits)[i], SethiUllmanNumbers);
Evan Chengd38c22b2006-05-11 23:55:42 +00001781}
1782
1783//===----------------------------------------------------------------------===//
1784// Public Constructor Functions
1785//===----------------------------------------------------------------------===//
1786
Jim Laskey03593f72006-08-01 18:29:48 +00001787llvm::ScheduleDAG* llvm::createBURRListDAGScheduler(SelectionDAGISel *IS,
1788 SelectionDAG *DAG,
Dan Gohman5499e892008-11-11 17:50:47 +00001789 const TargetMachine *TM,
Evan Cheng2c977312008-07-01 18:05:03 +00001790 MachineBasicBlock *BB,
Dan Gohmanfd08af42008-11-20 03:11:19 +00001791 bool) {
Dan Gohman5499e892008-11-11 17:50:47 +00001792 const TargetInstrInfo *TII = TM->getInstrInfo();
1793 const TargetRegisterInfo *TRI = TM->getRegisterInfo();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001794
Evan Cheng7e4abde2008-07-02 09:23:51 +00001795 BURegReductionPriorityQueue *PQ = new BURegReductionPriorityQueue(TII, TRI);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001796
Evan Cheng7e4abde2008-07-02 09:23:51 +00001797 ScheduleDAGRRList *SD =
Dan Gohmanfd08af42008-11-20 03:11:19 +00001798 new ScheduleDAGRRList(DAG, BB, *TM, true, PQ);
Evan Cheng7e4abde2008-07-02 09:23:51 +00001799 PQ->setScheduleDAG(SD);
1800 return SD;
Evan Chengd38c22b2006-05-11 23:55:42 +00001801}
1802
Jim Laskey03593f72006-08-01 18:29:48 +00001803llvm::ScheduleDAG* llvm::createTDRRListDAGScheduler(SelectionDAGISel *IS,
1804 SelectionDAG *DAG,
Dan Gohman5499e892008-11-11 17:50:47 +00001805 const TargetMachine *TM,
Evan Cheng2c977312008-07-01 18:05:03 +00001806 MachineBasicBlock *BB,
Dan Gohmanfd08af42008-11-20 03:11:19 +00001807 bool) {
Dan Gohman3f656df2008-11-20 02:45:51 +00001808 const TargetInstrInfo *TII = TM->getInstrInfo();
1809 const TargetRegisterInfo *TRI = TM->getRegisterInfo();
1810
1811 TDRegReductionPriorityQueue *PQ = new TDRegReductionPriorityQueue(TII, TRI);
1812
Dan Gohmanfd08af42008-11-20 03:11:19 +00001813 ScheduleDAGRRList *SD = new ScheduleDAGRRList(DAG, BB, *TM, false, PQ);
Dan Gohman3f656df2008-11-20 02:45:51 +00001814 PQ->setScheduleDAG(SD);
1815 return SD;
Evan Chengd38c22b2006-05-11 23:55:42 +00001816}