blob: 6ebf640e0b7f49f47d2e34742a57f9e492d0b7d4 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000015#include "ARMBaseInstrInfo.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000016#include "ARMTargetMachine.h"
Evan Chenga20cde32011-07-20 23:34:39 +000017#include "MCTargetDesc/ARMAddressingModes.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Weiming Zhaoc5987002013-02-14 18:10:21 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/CallingConv.h"
25#include "llvm/IR/Constants.h"
26#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/Intrinsics.h"
29#include "llvm/IR/LLVMContext.h"
Evan Cheng8e6b40a2010-05-04 20:39:49 +000030#include "llvm/Support/CommandLine.h"
Chris Lattner1770fb82008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetLowering.h"
35#include "llvm/Target/TargetOptions.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000037using namespace llvm;
38
Chandler Carruth84e68b22014-04-22 02:41:26 +000039#define DEBUG_TYPE "arm-isel"
40
Evan Cheng59069ec2010-07-30 23:33:54 +000041static cl::opt<bool>
42DisableShifterOp("disable-shifter-op", cl::Hidden,
43 cl::desc("Disable isel of shifter-op"),
44 cl::init(false));
45
Evan Cheng62c7b5b2010-12-05 22:04:16 +000046static cl::opt<bool>
47CheckVMLxHazard("check-vmlx-hazard", cl::Hidden,
48 cl::desc("Check fp vmla / vmls hazard at isel time"),
Bob Wilson0858c3a2011-04-19 18:11:57 +000049 cl::init(true));
Evan Cheng62c7b5b2010-12-05 22:04:16 +000050
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000051//===--------------------------------------------------------------------===//
52/// ARMDAGToDAGISel - ARM specific code to select ARM machine
53/// instructions for SelectionDAG operations.
54///
55namespace {
Jim Grosbach08605202010-09-29 19:03:54 +000056
57enum AddrMode2Type {
58 AM2_BASE, // Simple AM2 (+-imm12)
59 AM2_SHOP // Shifter-op AM2
60};
61
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000062class ARMDAGToDAGISel : public SelectionDAGISel {
Evan Cheng10043e22007-01-19 07:51:42 +000063 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
64 /// make the right decision when generating code for different targets.
65 const ARMSubtarget *Subtarget;
66
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000067public:
Eric Christopher2f991c92014-07-03 22:24:49 +000068 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm, CodeGenOpt::Level OptLevel)
69 : SelectionDAGISel(tm, OptLevel) {}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000070
Eric Christopher0e6e7cf2014-05-22 02:00:27 +000071 bool runOnMachineFunction(MachineFunction &MF) override {
72 // Reset the subtarget each time through.
Eric Christopher22b2ad22015-02-20 08:24:37 +000073 Subtarget = &MF.getSubtarget<ARMSubtarget>();
Eric Christopher0e6e7cf2014-05-22 02:00:27 +000074 SelectionDAGISel::runOnMachineFunction(MF);
75 return true;
76 }
77
Craig Topper6bc27bf2014-03-10 02:09:33 +000078 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000079 return "ARM Instruction Selection";
Anton Korobeynikov02bb33c2009-06-17 18:13:58 +000080 }
81
Craig Topper6bc27bf2014-03-10 02:09:33 +000082 void PreprocessISelDAG() override;
Evan Chengeae6d2c2012-12-19 20:16:09 +000083
Bob Wilson4facd962009-10-08 18:51:31 +000084 /// getI32Imm - Return a target constant of type i32 with the specified
85 /// value.
Anton Korobeynikov02bb33c2009-06-17 18:13:58 +000086 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson9f944592009-08-11 20:47:22 +000087 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov02bb33c2009-06-17 18:13:58 +000088 }
89
Craig Topper6bc27bf2014-03-10 02:09:33 +000090 SDNode *Select(SDNode *N) override;
Evan Cheng5e73ff22010-02-15 19:41:07 +000091
Evan Cheng62c7b5b2010-12-05 22:04:16 +000092
93 bool hasNoVMLxHazardUse(SDNode *N) const;
Evan Cheng59bbc542010-10-27 23:41:30 +000094 bool isShifterOpProfitable(const SDValue &Shift,
95 ARM_AM::ShiftOpc ShOpcVal, unsigned ShAmt);
Owen Andersonb595ed02011-07-21 18:54:16 +000096 bool SelectRegShifterOperand(SDValue N, SDValue &A,
97 SDValue &B, SDValue &C,
98 bool CheckProfitability = true);
99 bool SelectImmShifterOperand(SDValue N, SDValue &A,
Owen Anderson04912702011-07-21 23:38:37 +0000100 SDValue &B, bool CheckProfitability = true);
101 bool SelectShiftRegShifterOperand(SDValue N, SDValue &A,
Owen Anderson6d557452011-03-18 19:46:58 +0000102 SDValue &B, SDValue &C) {
103 // Don't apply the profitability check
Owen Anderson04912702011-07-21 23:38:37 +0000104 return SelectRegShifterOperand(N, A, B, C, false);
105 }
106 bool SelectShiftImmShifterOperand(SDValue N, SDValue &A,
107 SDValue &B) {
108 // Don't apply the profitability check
109 return SelectImmShifterOperand(N, A, B, false);
Owen Anderson6d557452011-03-18 19:46:58 +0000110 }
111
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000112 bool SelectAddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
113 bool SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, SDValue &Opc);
114
Jim Grosbach08605202010-09-29 19:03:54 +0000115 AddrMode2Type SelectAddrMode2Worker(SDValue N, SDValue &Base,
116 SDValue &Offset, SDValue &Opc);
117 bool SelectAddrMode2Base(SDValue N, SDValue &Base, SDValue &Offset,
118 SDValue &Opc) {
119 return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_BASE;
120 }
121
122 bool SelectAddrMode2ShOp(SDValue N, SDValue &Base, SDValue &Offset,
123 SDValue &Opc) {
124 return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_SHOP;
125 }
126
127 bool SelectAddrMode2(SDValue N, SDValue &Base, SDValue &Offset,
128 SDValue &Opc) {
129 SelectAddrMode2Worker(N, Base, Offset, Opc);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000130// return SelectAddrMode2ShOp(N, Base, Offset, Opc);
Jim Grosbach08605202010-09-29 19:03:54 +0000131 // This always matches one way or another.
132 return true;
133 }
134
Tim Northover42180442013-08-22 09:57:11 +0000135 bool SelectCMOVPred(SDValue N, SDValue &Pred, SDValue &Reg) {
136 const ConstantSDNode *CN = cast<ConstantSDNode>(N);
137 Pred = CurDAG->getTargetConstant(CN->getZExtValue(), MVT::i32);
138 Reg = CurDAG->getRegister(ARM::CPSR, MVT::i32);
139 return true;
140 }
141
Owen Anderson2aedba62011-07-26 20:54:26 +0000142 bool SelectAddrMode2OffsetReg(SDNode *Op, SDValue N,
143 SDValue &Offset, SDValue &Opc);
144 bool SelectAddrMode2OffsetImm(SDNode *Op, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000145 SDValue &Offset, SDValue &Opc);
Owen Anderson4d5c8f82011-08-29 20:16:50 +0000146 bool SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N,
147 SDValue &Offset, SDValue &Opc);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +0000148 bool SelectAddrOffsetNone(SDValue N, SDValue &Base);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000149 bool SelectAddrMode3(SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000150 SDValue &Offset, SDValue &Opc);
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000151 bool SelectAddrMode3Offset(SDNode *Op, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000152 SDValue &Offset, SDValue &Opc);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000153 bool SelectAddrMode5(SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000154 SDValue &Offset);
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000155 bool SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,SDValue &Align);
Bob Wilsone3ecd5f2011-02-25 06:42:42 +0000156 bool SelectAddrMode6Offset(SDNode *Op, SDValue N, SDValue &Offset);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000157
Evan Chengdfce83c2011-01-17 08:03:18 +0000158 bool SelectAddrModePC(SDValue N, SDValue &Offset, SDValue &Label);
Evan Cheng10043e22007-01-19 07:51:42 +0000159
Bill Wendling092a7bd2010-12-14 03:36:38 +0000160 // Thumb Addressing Modes:
Chris Lattner0e023ea2010-09-21 20:31:19 +0000161 bool SelectThumbAddrModeRR(SDValue N, SDValue &Base, SDValue &Offset);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000162 bool SelectThumbAddrModeRI(SDValue N, SDValue &Base, SDValue &Offset,
163 unsigned Scale);
164 bool SelectThumbAddrModeRI5S1(SDValue N, SDValue &Base, SDValue &Offset);
165 bool SelectThumbAddrModeRI5S2(SDValue N, SDValue &Base, SDValue &Offset);
166 bool SelectThumbAddrModeRI5S4(SDValue N, SDValue &Base, SDValue &Offset);
167 bool SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, SDValue &Base,
168 SDValue &OffImm);
169 bool SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
170 SDValue &OffImm);
171 bool SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
172 SDValue &OffImm);
173 bool SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
174 SDValue &OffImm);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000175 bool SelectThumbAddrModeSP(SDValue N, SDValue &Base, SDValue &OffImm);
Evan Cheng10043e22007-01-19 07:51:42 +0000176
Bill Wendling092a7bd2010-12-14 03:36:38 +0000177 // Thumb 2 Addressing Modes:
Chris Lattner0e023ea2010-09-21 20:31:19 +0000178 bool SelectT2ShifterOperandReg(SDValue N,
Evan Chengeab9ca72009-06-27 02:26:13 +0000179 SDValue &BaseReg, SDValue &Opc);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000180 bool SelectT2AddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
181 bool SelectT2AddrModeImm8(SDValue N, SDValue &Base,
Evan Chengb23b50d2009-06-29 07:51:04 +0000182 SDValue &OffImm);
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000183 bool SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
Evan Cheng84c6cda2009-07-02 07:28:31 +0000184 SDValue &OffImm);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000185 bool SelectT2AddrModeSoReg(SDValue N, SDValue &Base,
Evan Chengb23b50d2009-06-29 07:51:04 +0000186 SDValue &OffReg, SDValue &ShImm);
Tim Northovera7ecd242013-07-16 09:46:55 +0000187 bool SelectT2AddrModeExclusive(SDValue N, SDValue &Base, SDValue &OffImm);
Evan Chengb23b50d2009-06-29 07:51:04 +0000188
Evan Cheng0fc80842010-11-12 22:42:47 +0000189 inline bool is_so_imm(unsigned Imm) const {
190 return ARM_AM::getSOImmVal(Imm) != -1;
191 }
192
193 inline bool is_so_imm_not(unsigned Imm) const {
194 return ARM_AM::getSOImmVal(~Imm) != -1;
195 }
196
197 inline bool is_t2_so_imm(unsigned Imm) const {
198 return ARM_AM::getT2SOImmVal(Imm) != -1;
199 }
200
201 inline bool is_t2_so_imm_not(unsigned Imm) const {
202 return ARM_AM::getT2SOImmVal(~Imm) != -1;
203 }
204
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000205 // Include the pieces autogenerated from the target description.
206#include "ARMGenDAGISel.inc"
Bob Wilsona2c462b2009-05-19 05:53:42 +0000207
208private:
Evan Cheng84c6cda2009-07-02 07:28:31 +0000209 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
210 /// ARM.
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000211 SDNode *SelectARMIndexedLoad(SDNode *N);
212 SDNode *SelectT2IndexedLoad(SDNode *N);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000213
Bob Wilson340861d2010-03-23 05:25:43 +0000214 /// SelectVLD - Select NEON load intrinsics. NumVecs should be
215 /// 1, 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson12b47992009-10-14 17:28:52 +0000216 /// loads of D registers and even subregs and odd subregs of Q registers.
Bob Wilson340861d2010-03-23 05:25:43 +0000217 /// For NumVecs <= 2, QOpcodes1 is not used.
Bob Wilson06fce872011-02-07 17:43:21 +0000218 SDNode *SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +0000219 const uint16_t *DOpcodes,
220 const uint16_t *QOpcodes0, const uint16_t *QOpcodes1);
Bob Wilson12b47992009-10-14 17:28:52 +0000221
Bob Wilsonc350cdf2009-10-14 18:32:29 +0000222 /// SelectVST - Select NEON store intrinsics. NumVecs should
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000223 /// be 1, 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilsonc350cdf2009-10-14 18:32:29 +0000224 /// stores of D registers and even subregs and odd subregs of Q registers.
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000225 /// For NumVecs <= 2, QOpcodes1 is not used.
Bob Wilson06fce872011-02-07 17:43:21 +0000226 SDNode *SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +0000227 const uint16_t *DOpcodes,
228 const uint16_t *QOpcodes0, const uint16_t *QOpcodes1);
Bob Wilsonc350cdf2009-10-14 18:32:29 +0000229
Bob Wilson93117bc2009-10-14 16:46:45 +0000230 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilson4145e3a2009-10-14 16:19:03 +0000231 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilsond5c57a52010-09-13 23:01:35 +0000232 /// load/store of D registers and Q registers.
Bob Wilson06fce872011-02-07 17:43:21 +0000233 SDNode *SelectVLDSTLane(SDNode *N, bool IsLoad,
234 bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +0000235 const uint16_t *DOpcodes, const uint16_t *QOpcodes);
Bob Wilson4145e3a2009-10-14 16:19:03 +0000236
Bob Wilson2d790df2010-11-28 06:51:26 +0000237 /// SelectVLDDup - Select NEON load-duplicate intrinsics. NumVecs
238 /// should be 2, 3 or 4. The opcode array specifies the instructions used
239 /// for loading D registers. (Q registers are not supported.)
Bob Wilson06fce872011-02-07 17:43:21 +0000240 SDNode *SelectVLDDup(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +0000241 const uint16_t *Opcodes);
Bob Wilson2d790df2010-11-28 06:51:26 +0000242
Bob Wilson5bc8a792010-07-07 00:08:54 +0000243 /// SelectVTBL - Select NEON VTBL and VTBX intrinsics. NumVecs should be 2,
244 /// 3 or 4. These are custom-selected so that a REG_SEQUENCE can be
245 /// generated to force the table registers to be consecutive.
246 SDNode *SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, unsigned Opc);
Bob Wilson3ed511b2010-07-06 23:36:25 +0000247
Sandeep Patel7460e082009-10-13 20:25:58 +0000248 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Jim Grosbach825cb292010-04-22 23:24:18 +0000249 SDNode *SelectV6T2BitfieldExtractOp(SDNode *N, bool isSigned);
Sandeep Patel423e42b2009-10-13 18:59:48 +0000250
Bill Wendlinga7d697e2011-10-10 22:59:55 +0000251 // Select special operations if node forms integer ABS pattern
252 SDNode *SelectABSOp(SDNode *N);
253
Weiming Zhaoc5987002013-02-14 18:10:21 +0000254 SDNode *SelectInlineAsm(SDNode *N);
255
Evan Chengd85631e2010-05-05 18:28:36 +0000256 SDNode *SelectConcatVector(SDNode *N);
257
Evan Chengd9c55362009-07-02 01:23:32 +0000258 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
259 /// inline asm expressions.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000260 bool SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
261 std::vector<SDValue> &OutOps) override;
Bob Wilsone6b778d2009-10-06 22:01:59 +0000262
Weiming Zhao95782222012-11-17 00:23:35 +0000263 // Form pairs of consecutive R, S, D, or Q registers.
Weiming Zhao8f56f882012-11-16 21:55:34 +0000264 SDNode *createGPRPairNode(EVT VT, SDValue V0, SDValue V1);
Weiming Zhao95782222012-11-17 00:23:35 +0000265 SDNode *createSRegPairNode(EVT VT, SDValue V0, SDValue V1);
266 SDNode *createDRegPairNode(EVT VT, SDValue V0, SDValue V1);
267 SDNode *createQRegPairNode(EVT VT, SDValue V0, SDValue V1);
Evan Chengc2ae5f52010-05-10 17:34:18 +0000268
Bob Wilsond8a9a042010-06-04 00:04:02 +0000269 // Form sequences of 4 consecutive S, D, or Q registers.
Weiming Zhao95782222012-11-17 00:23:35 +0000270 SDNode *createQuadSRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
271 SDNode *createQuadDRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
272 SDNode *createQuadQRegsNode(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000273
274 // Get the alignment operand for a NEON VLD or VST instruction.
275 SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000276};
Evan Cheng10043e22007-01-19 07:51:42 +0000277}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000278
Sandeep Patel423e42b2009-10-13 18:59:48 +0000279/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
280/// operand. If so Imm will receive the 32-bit value.
281static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
282 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
283 Imm = cast<ConstantSDNode>(N)->getZExtValue();
284 return true;
285 }
286 return false;
287}
288
289// isInt32Immediate - This method tests to see if a constant operand.
290// If so Imm will receive the 32 bit value.
291static bool isInt32Immediate(SDValue N, unsigned &Imm) {
292 return isInt32Immediate(N.getNode(), Imm);
293}
294
295// isOpcWithIntImmediate - This method tests to see if the node is a specific
296// opcode and that it has a immediate integer right operand.
297// If so Imm will receive the 32 bit value.
298static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
299 return N->getOpcode() == Opc &&
300 isInt32Immediate(N->getOperand(1).getNode(), Imm);
301}
302
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000303/// \brief Check whether a particular node is a constant value representable as
Dmitri Gribenko5485acd2012-09-14 14:57:36 +0000304/// (N * Scale) where (N in [\p RangeMin, \p RangeMax).
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000305///
306/// \param ScaledConstant [out] - On success, the pre-scaled constant value.
Jakob Stoklund Olesen2056d152011-09-23 22:10:33 +0000307static bool isScaledConstantInRange(SDValue Node, int Scale,
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000308 int RangeMin, int RangeMax,
309 int &ScaledConstant) {
Jakob Stoklund Olesen2056d152011-09-23 22:10:33 +0000310 assert(Scale > 0 && "Invalid scale!");
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000311
312 // Check that this is a constant.
313 const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Node);
314 if (!C)
315 return false;
316
317 ScaledConstant = (int) C->getZExtValue();
318 if ((ScaledConstant % Scale) != 0)
319 return false;
320
321 ScaledConstant /= Scale;
322 return ScaledConstant >= RangeMin && ScaledConstant < RangeMax;
323}
324
Evan Chengeae6d2c2012-12-19 20:16:09 +0000325void ARMDAGToDAGISel::PreprocessISelDAG() {
326 if (!Subtarget->hasV6T2Ops())
327 return;
328
329 bool isThumb2 = Subtarget->isThumb();
330 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
331 E = CurDAG->allnodes_end(); I != E; ) {
332 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
333
334 if (N->getOpcode() != ISD::ADD)
335 continue;
336
337 // Look for (add X1, (and (srl X2, c1), c2)) where c2 is constant with
338 // leading zeros, followed by consecutive set bits, followed by 1 or 2
339 // trailing zeros, e.g. 1020.
340 // Transform the expression to
341 // (add X1, (shl (and (srl X2, c1), (c2>>tz)), tz)) where tz is the number
342 // of trailing zeros of c2. The left shift would be folded as an shifter
343 // operand of 'add' and the 'and' and 'srl' would become a bits extraction
344 // node (UBFX).
345
346 SDValue N0 = N->getOperand(0);
347 SDValue N1 = N->getOperand(1);
348 unsigned And_imm = 0;
349 if (!isOpcWithIntImmediate(N1.getNode(), ISD::AND, And_imm)) {
350 if (isOpcWithIntImmediate(N0.getNode(), ISD::AND, And_imm))
351 std::swap(N0, N1);
352 }
353 if (!And_imm)
354 continue;
355
356 // Check if the AND mask is an immediate of the form: 000.....1111111100
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000357 unsigned TZ = countTrailingZeros(And_imm);
Evan Chengeae6d2c2012-12-19 20:16:09 +0000358 if (TZ != 1 && TZ != 2)
359 // Be conservative here. Shifter operands aren't always free. e.g. On
360 // Swift, left shifter operand of 1 / 2 for free but others are not.
361 // e.g.
362 // ubfx r3, r1, #16, #8
363 // ldr.w r3, [r0, r3, lsl #2]
364 // vs.
365 // mov.w r9, #1020
366 // and.w r2, r9, r1, lsr #14
367 // ldr r2, [r0, r2]
368 continue;
369 And_imm >>= TZ;
370 if (And_imm & (And_imm + 1))
371 continue;
372
373 // Look for (and (srl X, c1), c2).
374 SDValue Srl = N1.getOperand(0);
375 unsigned Srl_imm = 0;
376 if (!isOpcWithIntImmediate(Srl.getNode(), ISD::SRL, Srl_imm) ||
377 (Srl_imm <= 2))
378 continue;
379
380 // Make sure first operand is not a shifter operand which would prevent
381 // folding of the left shift.
382 SDValue CPTmp0;
383 SDValue CPTmp1;
384 SDValue CPTmp2;
385 if (isThumb2) {
386 if (SelectT2ShifterOperandReg(N0, CPTmp0, CPTmp1))
387 continue;
388 } else {
389 if (SelectImmShifterOperand(N0, CPTmp0, CPTmp1) ||
390 SelectRegShifterOperand(N0, CPTmp0, CPTmp1, CPTmp2))
391 continue;
392 }
393
394 // Now make the transformation.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000395 Srl = CurDAG->getNode(ISD::SRL, SDLoc(Srl), MVT::i32,
Evan Chengeae6d2c2012-12-19 20:16:09 +0000396 Srl.getOperand(0),
397 CurDAG->getConstant(Srl_imm+TZ, MVT::i32));
Andrew Trickef9de2a2013-05-25 02:42:55 +0000398 N1 = CurDAG->getNode(ISD::AND, SDLoc(N1), MVT::i32,
Evan Chengeae6d2c2012-12-19 20:16:09 +0000399 Srl, CurDAG->getConstant(And_imm, MVT::i32));
Andrew Trickef9de2a2013-05-25 02:42:55 +0000400 N1 = CurDAG->getNode(ISD::SHL, SDLoc(N1), MVT::i32,
Evan Chengeae6d2c2012-12-19 20:16:09 +0000401 N1, CurDAG->getConstant(TZ, MVT::i32));
402 CurDAG->UpdateNodeOperands(N, N0, N1);
Jim Grosbach1a597112014-04-03 23:43:18 +0000403 }
Evan Chengeae6d2c2012-12-19 20:16:09 +0000404}
405
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000406/// hasNoVMLxHazardUse - Return true if it's desirable to select a FP MLA / MLS
407/// node. VFP / NEON fp VMLA / VMLS instructions have special RAW hazards (at
408/// least on current ARM implementations) which should be avoidded.
409bool ARMDAGToDAGISel::hasNoVMLxHazardUse(SDNode *N) const {
410 if (OptLevel == CodeGenOpt::None)
411 return true;
412
413 if (!CheckVMLxHazard)
414 return true;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000415
Tim Northover0feb91e2014-04-01 14:10:07 +0000416 if (!Subtarget->isCortexA7() && !Subtarget->isCortexA8() &&
417 !Subtarget->isCortexA9() && !Subtarget->isSwift())
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000418 return true;
419
420 if (!N->hasOneUse())
421 return false;
422
423 SDNode *Use = *N->use_begin();
424 if (Use->getOpcode() == ISD::CopyToReg)
425 return true;
426 if (Use->isMachineOpcode()) {
Eric Christopher2f991c92014-07-03 22:24:49 +0000427 const ARMBaseInstrInfo *TII = static_cast<const ARMBaseInstrInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000428 CurDAG->getSubtarget().getInstrInfo());
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000429
Evan Cheng6cc775f2011-06-28 19:10:37 +0000430 const MCInstrDesc &MCID = TII->get(Use->getMachineOpcode());
431 if (MCID.mayStore())
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000432 return true;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000433 unsigned Opcode = MCID.getOpcode();
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000434 if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
435 return true;
436 // vmlx feeding into another vmlx. We actually want to unfold
437 // the use later in the MLxExpansion pass. e.g.
438 // vmla
439 // vmla (stall 8 cycles)
440 //
441 // vmul (5 cycles)
442 // vadd (5 cycles)
443 // vmla
444 // This adds up to about 18 - 19 cycles.
445 //
446 // vmla
447 // vmul (stall 4 cycles)
448 // vadd adds up to about 14 cycles.
449 return TII->isFpMLxInstruction(Opcode);
450 }
451
452 return false;
453}
Sandeep Patel423e42b2009-10-13 18:59:48 +0000454
Evan Cheng59bbc542010-10-27 23:41:30 +0000455bool ARMDAGToDAGISel::isShifterOpProfitable(const SDValue &Shift,
456 ARM_AM::ShiftOpc ShOpcVal,
457 unsigned ShAmt) {
Bob Wilsone8a549c2012-09-29 21:43:49 +0000458 if (!Subtarget->isLikeA9() && !Subtarget->isSwift())
Evan Cheng59bbc542010-10-27 23:41:30 +0000459 return true;
460 if (Shift.hasOneUse())
461 return true;
462 // R << 2 is free.
Bob Wilsone8a549c2012-09-29 21:43:49 +0000463 return ShOpcVal == ARM_AM::lsl &&
464 (ShAmt == 2 || (Subtarget->isSwift() && ShAmt == 1));
Evan Cheng59bbc542010-10-27 23:41:30 +0000465}
466
Owen Andersonb595ed02011-07-21 18:54:16 +0000467bool ARMDAGToDAGISel::SelectImmShifterOperand(SDValue N,
Evan Chengb23b50d2009-06-29 07:51:04 +0000468 SDValue &BaseReg,
Owen Anderson6d557452011-03-18 19:46:58 +0000469 SDValue &Opc,
470 bool CheckProfitability) {
Evan Cheng59069ec2010-07-30 23:33:54 +0000471 if (DisableShifterOp)
472 return false;
473
Evan Chenga20cde32011-07-20 23:34:39 +0000474 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Chengb23b50d2009-06-29 07:51:04 +0000475
476 // Don't match base register only case. That is matched to a separate
477 // lower complexity pattern with explicit register operand.
478 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000479
Evan Chengb23b50d2009-06-29 07:51:04 +0000480 BaseReg = N.getOperand(0);
481 unsigned ShImmVal = 0;
Owen Andersonb595ed02011-07-21 18:54:16 +0000482 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
483 if (!RHS) return false;
Owen Andersonb595ed02011-07-21 18:54:16 +0000484 ShImmVal = RHS->getZExtValue() & 31;
Evan Cheng59bbc542010-10-27 23:41:30 +0000485 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
486 MVT::i32);
487 return true;
488}
489
Owen Andersonb595ed02011-07-21 18:54:16 +0000490bool ARMDAGToDAGISel::SelectRegShifterOperand(SDValue N,
491 SDValue &BaseReg,
492 SDValue &ShReg,
493 SDValue &Opc,
494 bool CheckProfitability) {
495 if (DisableShifterOp)
496 return false;
497
498 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
499
500 // Don't match base register only case. That is matched to a separate
501 // lower complexity pattern with explicit register operand.
502 if (ShOpcVal == ARM_AM::no_shift) return false;
503
504 BaseReg = N.getOperand(0);
505 unsigned ShImmVal = 0;
506 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
507 if (RHS) return false;
508
509 ShReg = N.getOperand(1);
510 if (CheckProfitability && !isShifterOpProfitable(N, ShOpcVal, ShImmVal))
511 return false;
512 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
513 MVT::i32);
514 return true;
515}
516
517
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000518bool ARMDAGToDAGISel::SelectAddrModeImm12(SDValue N,
519 SDValue &Base,
520 SDValue &OffImm) {
521 // Match simple R + imm12 operands.
522
523 // Base only.
Chris Lattner46c01a32011-02-13 22:25:43 +0000524 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
525 !CurDAG->isBaseWithConstantOffset(N)) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000526 if (N.getOpcode() == ISD::FrameIndex) {
Chris Lattner46c01a32011-02-13 22:25:43 +0000527 // Match frame index.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000528 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000529 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000530 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
531 return true;
Chris Lattner46c01a32011-02-13 22:25:43 +0000532 }
Owen Anderson6d557452011-03-18 19:46:58 +0000533
Chris Lattner46c01a32011-02-13 22:25:43 +0000534 if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +0000535 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000536 Base = N.getOperand(0);
537 } else
538 Base = N;
539 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
540 return true;
541 }
542
543 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Renato Golin63e27982014-09-09 09:57:59 +0000544 int RHSC = (int)RHS->getSExtValue();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000545 if (N.getOpcode() == ISD::SUB)
546 RHSC = -RHSC;
547
Renato Golin63e27982014-09-09 09:57:59 +0000548 if (RHSC > -0x1000 && RHSC < 0x1000) { // 12 bits
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000549 Base = N.getOperand(0);
550 if (Base.getOpcode() == ISD::FrameIndex) {
551 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000552 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000553 }
554 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
555 return true;
556 }
557 }
558
559 // Base only.
560 Base = N;
561 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
562 return true;
563}
564
565
566
567bool ARMDAGToDAGISel::SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset,
568 SDValue &Opc) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000569 if (N.getOpcode() == ISD::MUL &&
Bob Wilsone8a549c2012-09-29 21:43:49 +0000570 ((!Subtarget->isLikeA9() && !Subtarget->isSwift()) || N.hasOneUse())) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000571 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
572 // X * [3,5,9] -> X + X * [2,4,8] etc.
573 int RHSC = (int)RHS->getZExtValue();
574 if (RHSC & 1) {
575 RHSC = RHSC & ~1;
576 ARM_AM::AddrOpc AddSub = ARM_AM::add;
577 if (RHSC < 0) {
578 AddSub = ARM_AM::sub;
579 RHSC = - RHSC;
580 }
581 if (isPowerOf2_32(RHSC)) {
582 unsigned ShAmt = Log2_32(RHSC);
583 Base = Offset = N.getOperand(0);
584 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
585 ARM_AM::lsl),
586 MVT::i32);
587 return true;
588 }
589 }
590 }
591 }
592
Chris Lattner46c01a32011-02-13 22:25:43 +0000593 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
594 // ISD::OR that is equivalent to an ISD::ADD.
595 !CurDAG->isBaseWithConstantOffset(N))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000596 return false;
597
598 // Leave simple R +/- imm12 operands for LDRi12
Chris Lattner46c01a32011-02-13 22:25:43 +0000599 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::OR) {
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000600 int RHSC;
601 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
602 -0x1000+1, 0x1000, RHSC)) // 12 bits.
603 return false;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000604 }
605
606 // Otherwise this is R +/- [possibly shifted] R.
Chris Lattner46c01a32011-02-13 22:25:43 +0000607 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::SUB ? ARM_AM::sub:ARM_AM::add;
Evan Chenga20cde32011-07-20 23:34:39 +0000608 ARM_AM::ShiftOpc ShOpcVal =
609 ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode());
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000610 unsigned ShAmt = 0;
611
612 Base = N.getOperand(0);
613 Offset = N.getOperand(1);
614
615 if (ShOpcVal != ARM_AM::no_shift) {
616 // Check to see if the RHS of the shift is a constant, if not, we can't fold
617 // it.
618 if (ConstantSDNode *Sh =
619 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
620 ShAmt = Sh->getZExtValue();
Evan Cheng59bbc542010-10-27 23:41:30 +0000621 if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
622 Offset = N.getOperand(1).getOperand(0);
623 else {
624 ShAmt = 0;
625 ShOpcVal = ARM_AM::no_shift;
626 }
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000627 } else {
628 ShOpcVal = ARM_AM::no_shift;
629 }
630 }
631
632 // Try matching (R shl C) + (R).
Chris Lattner46c01a32011-02-13 22:25:43 +0000633 if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
Bob Wilsone8a549c2012-09-29 21:43:49 +0000634 !(Subtarget->isLikeA9() || Subtarget->isSwift() ||
635 N.getOperand(0).hasOneUse())) {
Evan Chenga20cde32011-07-20 23:34:39 +0000636 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode());
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000637 if (ShOpcVal != ARM_AM::no_shift) {
638 // Check to see if the RHS of the shift is a constant, if not, we can't
639 // fold it.
640 if (ConstantSDNode *Sh =
641 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
642 ShAmt = Sh->getZExtValue();
Cameron Zwarich842f99a2011-10-05 23:39:02 +0000643 if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000644 Offset = N.getOperand(0).getOperand(0);
645 Base = N.getOperand(1);
646 } else {
647 ShAmt = 0;
648 ShOpcVal = ARM_AM::no_shift;
649 }
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000650 } else {
651 ShOpcVal = ARM_AM::no_shift;
652 }
653 }
654 }
655
656 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
657 MVT::i32);
658 return true;
659}
660
661
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000662//-----
663
Jim Grosbach08605202010-09-29 19:03:54 +0000664AddrMode2Type ARMDAGToDAGISel::SelectAddrMode2Worker(SDValue N,
665 SDValue &Base,
666 SDValue &Offset,
667 SDValue &Opc) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000668 if (N.getOpcode() == ISD::MUL &&
Bob Wilsone8a549c2012-09-29 21:43:49 +0000669 (!(Subtarget->isLikeA9() || Subtarget->isSwift()) || N.hasOneUse())) {
Evan Cheng72a8bcf2007-03-13 21:05:54 +0000670 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
671 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000672 int RHSC = (int)RHS->getZExtValue();
Evan Cheng72a8bcf2007-03-13 21:05:54 +0000673 if (RHSC & 1) {
674 RHSC = RHSC & ~1;
675 ARM_AM::AddrOpc AddSub = ARM_AM::add;
676 if (RHSC < 0) {
677 AddSub = ARM_AM::sub;
678 RHSC = - RHSC;
679 }
680 if (isPowerOf2_32(RHSC)) {
681 unsigned ShAmt = Log2_32(RHSC);
682 Base = Offset = N.getOperand(0);
683 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
684 ARM_AM::lsl),
Owen Anderson9f944592009-08-11 20:47:22 +0000685 MVT::i32);
Jim Grosbach08605202010-09-29 19:03:54 +0000686 return AM2_SHOP;
Evan Cheng72a8bcf2007-03-13 21:05:54 +0000687 }
688 }
689 }
690 }
691
Chris Lattner46c01a32011-02-13 22:25:43 +0000692 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
693 // ISD::OR that is equivalent to an ADD.
694 !CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000695 Base = N;
696 if (N.getOpcode() == ISD::FrameIndex) {
697 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000698 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Anton Korobeynikov25229082009-11-24 00:44:37 +0000699 } else if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +0000700 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Evan Cheng10043e22007-01-19 07:51:42 +0000701 Base = N.getOperand(0);
702 }
Owen Anderson9f944592009-08-11 20:47:22 +0000703 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000704 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
705 ARM_AM::no_shift),
Owen Anderson9f944592009-08-11 20:47:22 +0000706 MVT::i32);
Jim Grosbach08605202010-09-29 19:03:54 +0000707 return AM2_BASE;
Rafael Espindola708cb602006-11-08 17:07:32 +0000708 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000709
Evan Cheng10043e22007-01-19 07:51:42 +0000710 // Match simple R +/- imm12 operands.
Chris Lattner46c01a32011-02-13 22:25:43 +0000711 if (N.getOpcode() != ISD::SUB) {
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000712 int RHSC;
713 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
714 -0x1000+1, 0x1000, RHSC)) { // 12 bits.
715 Base = N.getOperand(0);
716 if (Base.getOpcode() == ISD::FrameIndex) {
717 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000718 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Rafael Espindola708cb602006-11-08 17:07:32 +0000719 }
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000720 Offset = CurDAG->getRegister(0, MVT::i32);
721
722 ARM_AM::AddrOpc AddSub = ARM_AM::add;
723 if (RHSC < 0) {
724 AddSub = ARM_AM::sub;
725 RHSC = - RHSC;
726 }
727 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
728 ARM_AM::no_shift),
729 MVT::i32);
730 return AM2_BASE;
Evan Cheng10043e22007-01-19 07:51:42 +0000731 }
Jim Grosbachc7b10f32010-09-29 17:32:29 +0000732 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000733
Bob Wilsone8a549c2012-09-29 21:43:49 +0000734 if ((Subtarget->isLikeA9() || Subtarget->isSwift()) && !N.hasOneUse()) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000735 // Compute R +/- (R << N) and reuse it.
736 Base = N;
737 Offset = CurDAG->getRegister(0, MVT::i32);
738 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
739 ARM_AM::no_shift),
740 MVT::i32);
741 return AM2_BASE;
742 }
743
Johnny Chenb678a562009-10-27 17:25:15 +0000744 // Otherwise this is R +/- [possibly shifted] R.
Chris Lattner46c01a32011-02-13 22:25:43 +0000745 ARM_AM::AddrOpc AddSub = N.getOpcode() != ISD::SUB ? ARM_AM::add:ARM_AM::sub;
Evan Chenga20cde32011-07-20 23:34:39 +0000746 ARM_AM::ShiftOpc ShOpcVal =
747 ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +0000748 unsigned ShAmt = 0;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000749
Evan Cheng10043e22007-01-19 07:51:42 +0000750 Base = N.getOperand(0);
751 Offset = N.getOperand(1);
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000752
Evan Cheng10043e22007-01-19 07:51:42 +0000753 if (ShOpcVal != ARM_AM::no_shift) {
754 // Check to see if the RHS of the shift is a constant, if not, we can't fold
755 // it.
756 if (ConstantSDNode *Sh =
757 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000758 ShAmt = Sh->getZExtValue();
Evan Cheng59bbc542010-10-27 23:41:30 +0000759 if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
760 Offset = N.getOperand(1).getOperand(0);
761 else {
762 ShAmt = 0;
763 ShOpcVal = ARM_AM::no_shift;
764 }
Evan Cheng10043e22007-01-19 07:51:42 +0000765 } else {
766 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola708cb602006-11-08 17:07:32 +0000767 }
768 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000769
Evan Cheng10043e22007-01-19 07:51:42 +0000770 // Try matching (R shl C) + (R).
Chris Lattner46c01a32011-02-13 22:25:43 +0000771 if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
Bob Wilsone8a549c2012-09-29 21:43:49 +0000772 !(Subtarget->isLikeA9() || Subtarget->isSwift() ||
773 N.getOperand(0).hasOneUse())) {
Evan Chenga20cde32011-07-20 23:34:39 +0000774 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +0000775 if (ShOpcVal != ARM_AM::no_shift) {
776 // Check to see if the RHS of the shift is a constant, if not, we can't
777 // fold it.
778 if (ConstantSDNode *Sh =
779 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000780 ShAmt = Sh->getZExtValue();
Cameron Zwarich842f99a2011-10-05 23:39:02 +0000781 if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) {
Evan Cheng59bbc542010-10-27 23:41:30 +0000782 Offset = N.getOperand(0).getOperand(0);
783 Base = N.getOperand(1);
784 } else {
785 ShAmt = 0;
786 ShOpcVal = ARM_AM::no_shift;
787 }
Evan Cheng10043e22007-01-19 07:51:42 +0000788 } else {
789 ShOpcVal = ARM_AM::no_shift;
790 }
791 }
792 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000793
Evan Cheng10043e22007-01-19 07:51:42 +0000794 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson9f944592009-08-11 20:47:22 +0000795 MVT::i32);
Jim Grosbach08605202010-09-29 19:03:54 +0000796 return AM2_SHOP;
Rafael Espindola708cb602006-11-08 17:07:32 +0000797}
798
Owen Anderson2aedba62011-07-26 20:54:26 +0000799bool ARMDAGToDAGISel::SelectAddrMode2OffsetReg(SDNode *Op, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000800 SDValue &Offset, SDValue &Opc) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000801 unsigned Opcode = Op->getOpcode();
Evan Cheng10043e22007-01-19 07:51:42 +0000802 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
803 ? cast<LoadSDNode>(Op)->getAddressingMode()
804 : cast<StoreSDNode>(Op)->getAddressingMode();
805 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
806 ? ARM_AM::add : ARM_AM::sub;
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000807 int Val;
Owen Anderson2aedba62011-07-26 20:54:26 +0000808 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val))
809 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000810
811 Offset = N;
Evan Chenga20cde32011-07-20 23:34:39 +0000812 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +0000813 unsigned ShAmt = 0;
814 if (ShOpcVal != ARM_AM::no_shift) {
815 // Check to see if the RHS of the shift is a constant, if not, we can't fold
816 // it.
817 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000818 ShAmt = Sh->getZExtValue();
Evan Cheng59bbc542010-10-27 23:41:30 +0000819 if (isShifterOpProfitable(N, ShOpcVal, ShAmt))
820 Offset = N.getOperand(0);
821 else {
822 ShAmt = 0;
823 ShOpcVal = ARM_AM::no_shift;
824 }
Evan Cheng10043e22007-01-19 07:51:42 +0000825 } else {
826 ShOpcVal = ARM_AM::no_shift;
827 }
828 }
829
830 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson9f944592009-08-11 20:47:22 +0000831 MVT::i32);
Rafael Espindola19398ec2006-10-17 18:04:53 +0000832 return true;
833}
834
Owen Anderson4d5c8f82011-08-29 20:16:50 +0000835bool ARMDAGToDAGISel::SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N,
836 SDValue &Offset, SDValue &Opc) {
Owen Anderson939cd212011-08-31 20:00:11 +0000837 unsigned Opcode = Op->getOpcode();
838 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
839 ? cast<LoadSDNode>(Op)->getAddressingMode()
840 : cast<StoreSDNode>(Op)->getAddressingMode();
841 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
842 ? ARM_AM::add : ARM_AM::sub;
Owen Anderson4d5c8f82011-08-29 20:16:50 +0000843 int Val;
844 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
Owen Anderson939cd212011-08-31 20:00:11 +0000845 if (AddSub == ARM_AM::sub) Val *= -1;
Owen Anderson4d5c8f82011-08-29 20:16:50 +0000846 Offset = CurDAG->getRegister(0, MVT::i32);
847 Opc = CurDAG->getTargetConstant(Val, MVT::i32);
848 return true;
849 }
850
851 return false;
852}
853
854
Owen Anderson2aedba62011-07-26 20:54:26 +0000855bool ARMDAGToDAGISel::SelectAddrMode2OffsetImm(SDNode *Op, SDValue N,
856 SDValue &Offset, SDValue &Opc) {
857 unsigned Opcode = Op->getOpcode();
858 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
859 ? cast<LoadSDNode>(Op)->getAddressingMode()
860 : cast<StoreSDNode>(Op)->getAddressingMode();
861 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
862 ? ARM_AM::add : ARM_AM::sub;
863 int Val;
864 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
865 Offset = CurDAG->getRegister(0, MVT::i32);
866 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
867 ARM_AM::no_shift),
868 MVT::i32);
869 return true;
870 }
871
872 return false;
873}
874
Jim Grosbachf0c95ca2011-08-05 20:35:44 +0000875bool ARMDAGToDAGISel::SelectAddrOffsetNone(SDValue N, SDValue &Base) {
876 Base = N;
877 return true;
878}
Evan Cheng10043e22007-01-19 07:51:42 +0000879
Chris Lattner0e023ea2010-09-21 20:31:19 +0000880bool ARMDAGToDAGISel::SelectAddrMode3(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000881 SDValue &Base, SDValue &Offset,
882 SDValue &Opc) {
Evan Cheng10043e22007-01-19 07:51:42 +0000883 if (N.getOpcode() == ISD::SUB) {
884 // X - C is canonicalize to X + -C, no need to handle it here.
885 Base = N.getOperand(0);
886 Offset = N.getOperand(1);
Owen Anderson9f944592009-08-11 20:47:22 +0000887 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000888 return true;
889 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000890
Chris Lattner46c01a32011-02-13 22:25:43 +0000891 if (!CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000892 Base = N;
893 if (N.getOpcode() == ISD::FrameIndex) {
894 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000895 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +0000896 }
Owen Anderson9f944592009-08-11 20:47:22 +0000897 Offset = CurDAG->getRegister(0, MVT::i32);
898 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000899 return true;
900 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000901
Evan Cheng10043e22007-01-19 07:51:42 +0000902 // If the RHS is +/- imm8, fold into addr mode.
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000903 int RHSC;
904 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
905 -256 + 1, 256, RHSC)) { // 8 bits.
906 Base = N.getOperand(0);
907 if (Base.getOpcode() == ISD::FrameIndex) {
908 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000909 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +0000910 }
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000911 Offset = CurDAG->getRegister(0, MVT::i32);
912
913 ARM_AM::AddrOpc AddSub = ARM_AM::add;
914 if (RHSC < 0) {
915 AddSub = ARM_AM::sub;
Chris Lattner46c01a32011-02-13 22:25:43 +0000916 RHSC = -RHSC;
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000917 }
918 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
919 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000920 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000921
Evan Cheng10043e22007-01-19 07:51:42 +0000922 Base = N.getOperand(0);
923 Offset = N.getOperand(1);
Owen Anderson9f944592009-08-11 20:47:22 +0000924 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000925 return true;
926}
927
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000928bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDNode *Op, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000929 SDValue &Offset, SDValue &Opc) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000930 unsigned Opcode = Op->getOpcode();
Evan Cheng10043e22007-01-19 07:51:42 +0000931 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
932 ? cast<LoadSDNode>(Op)->getAddressingMode()
933 : cast<StoreSDNode>(Op)->getAddressingMode();
934 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
935 ? ARM_AM::add : ARM_AM::sub;
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000936 int Val;
937 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 256, Val)) { // 12 bits.
938 Offset = CurDAG->getRegister(0, MVT::i32);
939 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
940 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000941 }
942
943 Offset = N;
Owen Anderson9f944592009-08-11 20:47:22 +0000944 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000945 return true;
946}
947
Jim Grosbachd37f0712010-10-21 19:38:40 +0000948bool ARMDAGToDAGISel::SelectAddrMode5(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000949 SDValue &Base, SDValue &Offset) {
Chris Lattner46c01a32011-02-13 22:25:43 +0000950 if (!CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000951 Base = N;
952 if (N.getOpcode() == ISD::FrameIndex) {
953 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000954 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Anton Korobeynikov25229082009-11-24 00:44:37 +0000955 } else if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +0000956 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Evan Cheng10043e22007-01-19 07:51:42 +0000957 Base = N.getOperand(0);
958 }
959 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson9f944592009-08-11 20:47:22 +0000960 MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000961 return true;
962 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000963
Evan Cheng10043e22007-01-19 07:51:42 +0000964 // If the RHS is +/- imm8, fold into addr mode.
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000965 int RHSC;
966 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4,
967 -256 + 1, 256, RHSC)) {
968 Base = N.getOperand(0);
969 if (Base.getOpcode() == ISD::FrameIndex) {
970 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +0000971 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +0000972 }
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000973
974 ARM_AM::AddrOpc AddSub = ARM_AM::add;
975 if (RHSC < 0) {
976 AddSub = ARM_AM::sub;
Chris Lattner46c01a32011-02-13 22:25:43 +0000977 RHSC = -RHSC;
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +0000978 }
979 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
980 MVT::i32);
981 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000982 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000983
Evan Cheng10043e22007-01-19 07:51:42 +0000984 Base = N;
985 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson9f944592009-08-11 20:47:22 +0000986 MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000987 return true;
988}
989
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000990bool ARMDAGToDAGISel::SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,
991 SDValue &Align) {
Bob Wilsondeb35af2009-07-01 23:16:05 +0000992 Addr = N;
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000993
994 unsigned Alignment = 0;
Ahmed Bougachadb141ac2015-02-19 23:52:41 +0000995
996 MemSDNode *MemN = cast<MemSDNode>(Parent);
997
998 if (isa<LSBaseSDNode>(MemN) ||
999 ((MemN->getOpcode() == ARMISD::VST1_UPD ||
1000 MemN->getOpcode() == ARMISD::VLD1_UPD) &&
1001 MemN->getConstantOperandVal(MemN->getNumOperands() - 1) == 1)) {
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001002 // This case occurs only for VLD1-lane/dup and VST1-lane instructions.
1003 // The maximum alignment is equal to the memory size being referenced.
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00001004 unsigned MMOAlign = MemN->getAlignment();
1005 unsigned MemSize = MemN->getMemoryVT().getSizeInBits() / 8;
1006 if (MMOAlign >= MemSize && MemSize > 1)
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001007 Alignment = MemSize;
1008 } else {
1009 // All other uses of addrmode6 are for intrinsics. For now just record
1010 // the raw alignment value; it will be refined later based on the legal
1011 // alignment operands for the intrinsic.
Ahmed Bougachadb141ac2015-02-19 23:52:41 +00001012 Alignment = MemN->getAlignment();
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001013 }
1014
1015 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilsondeb35af2009-07-01 23:16:05 +00001016 return true;
1017}
1018
Bob Wilsone3ecd5f2011-02-25 06:42:42 +00001019bool ARMDAGToDAGISel::SelectAddrMode6Offset(SDNode *Op, SDValue N,
1020 SDValue &Offset) {
1021 LSBaseSDNode *LdSt = cast<LSBaseSDNode>(Op);
1022 ISD::MemIndexedMode AM = LdSt->getAddressingMode();
1023 if (AM != ISD::POST_INC)
1024 return false;
1025 Offset = N;
1026 if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N)) {
1027 if (NC->getZExtValue() * 8 == LdSt->getMemoryVT().getSizeInBits())
1028 Offset = CurDAG->getRegister(0, MVT::i32);
1029 }
1030 return true;
1031}
1032
Chris Lattner0e023ea2010-09-21 20:31:19 +00001033bool ARMDAGToDAGISel::SelectAddrModePC(SDValue N,
Evan Cheng9a58aff2009-08-14 19:01:37 +00001034 SDValue &Offset, SDValue &Label) {
Evan Cheng10043e22007-01-19 07:51:42 +00001035 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
1036 Offset = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001037 SDValue N1 = N.getOperand(1);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001038 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
1039 MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00001040 return true;
1041 }
Bill Wendling092a7bd2010-12-14 03:36:38 +00001042
Evan Cheng10043e22007-01-19 07:51:42 +00001043 return false;
1044}
1045
Bill Wendling092a7bd2010-12-14 03:36:38 +00001046
1047//===----------------------------------------------------------------------===//
1048// Thumb Addressing Modes
1049//===----------------------------------------------------------------------===//
1050
Chris Lattner0e023ea2010-09-21 20:31:19 +00001051bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001052 SDValue &Base, SDValue &Offset){
Chris Lattner46c01a32011-02-13 22:25:43 +00001053 if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng0794c6a2009-07-11 07:08:13 +00001054 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
Dan Gohmanf1d83042010-06-18 14:22:04 +00001055 if (!NC || !NC->isNullValue())
Evan Cheng0794c6a2009-07-11 07:08:13 +00001056 return false;
1057
1058 Base = Offset = N;
Evan Chengc0b73662007-01-23 22:59:13 +00001059 return true;
1060 }
1061
Evan Cheng10043e22007-01-19 07:51:42 +00001062 Base = N.getOperand(0);
1063 Offset = N.getOperand(1);
1064 return true;
1065}
1066
Evan Cheng139edae2007-01-24 02:21:22 +00001067bool
Bill Wendling092a7bd2010-12-14 03:36:38 +00001068ARMDAGToDAGISel::SelectThumbAddrModeRI(SDValue N, SDValue &Base,
1069 SDValue &Offset, unsigned Scale) {
Evan Cheng139edae2007-01-24 02:21:22 +00001070 if (Scale == 4) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001071 SDValue TmpBase, TmpOffImm;
Chris Lattner0e023ea2010-09-21 20:31:19 +00001072 if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
Evan Cheng139edae2007-01-24 02:21:22 +00001073 return false; // We want to select tLDRspi / tSTRspi instead.
Bill Wendling092a7bd2010-12-14 03:36:38 +00001074
Evan Cheng1526ba52007-01-24 08:53:17 +00001075 if (N.getOpcode() == ARMISD::Wrapper &&
1076 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
1077 return false; // We want to select tLDRpci instead.
Evan Cheng139edae2007-01-24 02:21:22 +00001078 }
1079
Chris Lattner46c01a32011-02-13 22:25:43 +00001080 if (!CurDAG->isBaseWithConstantOffset(N))
Bill Wendling832a5da2010-12-15 01:03:19 +00001081 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001082
Evan Cheng650d0672007-02-06 00:22:06 +00001083 // Thumb does not have [sp, r] address mode.
1084 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1085 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1086 if ((LHSR && LHSR->getReg() == ARM::SP) ||
Bill Wendling832a5da2010-12-15 01:03:19 +00001087 (RHSR && RHSR->getReg() == ARM::SP))
1088 return false;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001089
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001090 // FIXME: Why do we explicitly check for a match here and then return false?
1091 // Presumably to allow something else to match, but shouldn't this be
1092 // documented?
1093 int RHSC;
1094 if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC))
1095 return false;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001096
1097 Base = N.getOperand(0);
1098 Offset = N.getOperand(1);
1099 return true;
1100}
1101
1102bool
1103ARMDAGToDAGISel::SelectThumbAddrModeRI5S1(SDValue N,
1104 SDValue &Base,
1105 SDValue &Offset) {
1106 return SelectThumbAddrModeRI(N, Base, Offset, 1);
1107}
1108
1109bool
1110ARMDAGToDAGISel::SelectThumbAddrModeRI5S2(SDValue N,
1111 SDValue &Base,
1112 SDValue &Offset) {
1113 return SelectThumbAddrModeRI(N, Base, Offset, 2);
1114}
1115
1116bool
1117ARMDAGToDAGISel::SelectThumbAddrModeRI5S4(SDValue N,
1118 SDValue &Base,
1119 SDValue &Offset) {
1120 return SelectThumbAddrModeRI(N, Base, Offset, 4);
1121}
1122
1123bool
1124ARMDAGToDAGISel::SelectThumbAddrModeImm5S(SDValue N, unsigned Scale,
1125 SDValue &Base, SDValue &OffImm) {
1126 if (Scale == 4) {
1127 SDValue TmpBase, TmpOffImm;
1128 if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
1129 return false; // We want to select tLDRspi / tSTRspi instead.
1130
1131 if (N.getOpcode() == ARMISD::Wrapper &&
1132 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
1133 return false; // We want to select tLDRpci instead.
1134 }
1135
Chris Lattner46c01a32011-02-13 22:25:43 +00001136 if (!CurDAG->isBaseWithConstantOffset(N)) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001137 if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +00001138 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001139 Base = N.getOperand(0);
1140 } else {
1141 Base = N;
1142 }
1143
Owen Anderson9f944592009-08-11 20:47:22 +00001144 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng650d0672007-02-06 00:22:06 +00001145 return true;
1146 }
1147
Bill Wendling832a5da2010-12-15 01:03:19 +00001148 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1149 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1150 if ((LHSR && LHSR->getReg() == ARM::SP) ||
1151 (RHSR && RHSR->getReg() == ARM::SP)) {
1152 ConstantSDNode *LHS = dyn_cast<ConstantSDNode>(N.getOperand(0));
1153 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
1154 unsigned LHSC = LHS ? LHS->getZExtValue() : 0;
1155 unsigned RHSC = RHS ? RHS->getZExtValue() : 0;
1156
1157 // Thumb does not have [sp, #imm5] address mode for non-zero imm5.
1158 if (LHSC != 0 || RHSC != 0) return false;
1159
1160 Base = N;
1161 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1162 return true;
1163 }
1164
Evan Cheng10043e22007-01-19 07:51:42 +00001165 // If the RHS is + imm5 * scale, fold into addr mode.
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001166 int RHSC;
1167 if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) {
1168 Base = N.getOperand(0);
1169 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1170 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001171 }
1172
Evan Chengc0b73662007-01-23 22:59:13 +00001173 Base = N.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001174 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc0b73662007-01-23 22:59:13 +00001175 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001176}
1177
Bill Wendling092a7bd2010-12-14 03:36:38 +00001178bool
1179ARMDAGToDAGISel::SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
1180 SDValue &OffImm) {
1181 return SelectThumbAddrModeImm5S(N, 4, Base, OffImm);
Evan Cheng10043e22007-01-19 07:51:42 +00001182}
1183
Bill Wendling092a7bd2010-12-14 03:36:38 +00001184bool
1185ARMDAGToDAGISel::SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
1186 SDValue &OffImm) {
1187 return SelectThumbAddrModeImm5S(N, 2, Base, OffImm);
Evan Cheng10043e22007-01-19 07:51:42 +00001188}
1189
Bill Wendling092a7bd2010-12-14 03:36:38 +00001190bool
1191ARMDAGToDAGISel::SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
1192 SDValue &OffImm) {
1193 return SelectThumbAddrModeImm5S(N, 1, Base, OffImm);
Evan Cheng10043e22007-01-19 07:51:42 +00001194}
1195
Chris Lattner0e023ea2010-09-21 20:31:19 +00001196bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue N,
1197 SDValue &Base, SDValue &OffImm) {
Evan Cheng10043e22007-01-19 07:51:42 +00001198 if (N.getOpcode() == ISD::FrameIndex) {
1199 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Renato Golinb9887ef2015-02-25 14:41:06 +00001200 // Only multiples of 4 are allowed for the offset, so the frame object
1201 // alignment must be at least 4.
1202 MachineFrameInfo *MFI = MF->getFrameInfo();
1203 if (MFI->getObjectAlignment(FI) < 4)
1204 MFI->setObjectAlignment(FI, 4);
Eric Christopherb17140d2014-10-08 07:32:17 +00001205 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Owen Anderson9f944592009-08-11 20:47:22 +00001206 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00001207 return true;
1208 }
Evan Cheng139edae2007-01-24 02:21:22 +00001209
Chris Lattner46c01a32011-02-13 22:25:43 +00001210 if (!CurDAG->isBaseWithConstantOffset(N))
Evan Cheng650d0672007-02-06 00:22:06 +00001211 return false;
1212
1213 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Chenga9740312007-02-06 09:11:20 +00001214 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
1215 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng139edae2007-01-24 02:21:22 +00001216 // If the RHS is + imm8 * scale, fold into addr mode.
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001217 int RHSC;
1218 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, 0, 256, RHSC)) {
1219 Base = N.getOperand(0);
1220 if (Base.getOpcode() == ISD::FrameIndex) {
1221 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Renato Golinb9887ef2015-02-25 14:41:06 +00001222 // For LHS+RHS to result in an offset that's a multiple of 4 the object
1223 // indexed by the LHS must be 4-byte aligned.
1224 MachineFrameInfo *MFI = MF->getFrameInfo();
1225 if (MFI->getObjectAlignment(FI) < 4)
1226 MFI->setObjectAlignment(FI, 4);
Eric Christopherb17140d2014-10-08 07:32:17 +00001227 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Cheng139edae2007-01-24 02:21:22 +00001228 }
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001229 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1230 return true;
Evan Cheng139edae2007-01-24 02:21:22 +00001231 }
1232 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001233
Evan Cheng10043e22007-01-19 07:51:42 +00001234 return false;
1235}
1236
Bill Wendling092a7bd2010-12-14 03:36:38 +00001237
1238//===----------------------------------------------------------------------===//
1239// Thumb 2 Addressing Modes
1240//===----------------------------------------------------------------------===//
1241
1242
Chris Lattner0e023ea2010-09-21 20:31:19 +00001243bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue N, SDValue &BaseReg,
Evan Chengeab9ca72009-06-27 02:26:13 +00001244 SDValue &Opc) {
Evan Cheng59069ec2010-07-30 23:33:54 +00001245 if (DisableShifterOp)
1246 return false;
1247
Evan Chenga20cde32011-07-20 23:34:39 +00001248 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Chengeab9ca72009-06-27 02:26:13 +00001249
1250 // Don't match base register only case. That is matched to a separate
1251 // lower complexity pattern with explicit register operand.
1252 if (ShOpcVal == ARM_AM::no_shift) return false;
1253
1254 BaseReg = N.getOperand(0);
1255 unsigned ShImmVal = 0;
1256 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1257 ShImmVal = RHS->getZExtValue() & 31;
1258 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
1259 return true;
1260 }
1261
1262 return false;
1263}
1264
Chris Lattner0e023ea2010-09-21 20:31:19 +00001265bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue N,
Evan Chengb23b50d2009-06-29 07:51:04 +00001266 SDValue &Base, SDValue &OffImm) {
1267 // Match simple R + imm12 operands.
David Goodwin802a0b52009-07-20 15:55:39 +00001268
Evan Cheng36064672009-08-11 08:52:18 +00001269 // Base only.
Chris Lattner46c01a32011-02-13 22:25:43 +00001270 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1271 !CurDAG->isBaseWithConstantOffset(N)) {
David Goodwin802a0b52009-07-20 15:55:39 +00001272 if (N.getOpcode() == ISD::FrameIndex) {
Chris Lattner46c01a32011-02-13 22:25:43 +00001273 // Match frame index.
David Goodwin802a0b52009-07-20 15:55:39 +00001274 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001275 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Owen Anderson9f944592009-08-11 20:47:22 +00001276 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin802a0b52009-07-20 15:55:39 +00001277 return true;
Chris Lattner46c01a32011-02-13 22:25:43 +00001278 }
Owen Anderson6d557452011-03-18 19:46:58 +00001279
Chris Lattner46c01a32011-02-13 22:25:43 +00001280 if (N.getOpcode() == ARMISD::Wrapper &&
Tim Northover72360d22013-12-02 10:35:41 +00001281 N.getOperand(0).getOpcode() != ISD::TargetGlobalAddress) {
Evan Cheng36064672009-08-11 08:52:18 +00001282 Base = N.getOperand(0);
1283 if (Base.getOpcode() == ISD::TargetConstantPool)
1284 return false; // We want to select t2LDRpci instead.
1285 } else
1286 Base = N;
Owen Anderson9f944592009-08-11 20:47:22 +00001287 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng36064672009-08-11 08:52:18 +00001288 return true;
David Goodwin802a0b52009-07-20 15:55:39 +00001289 }
Evan Chengb23b50d2009-06-29 07:51:04 +00001290
1291 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattner0e023ea2010-09-21 20:31:19 +00001292 if (SelectT2AddrModeImm8(N, Base, OffImm))
Evan Cheng36064672009-08-11 08:52:18 +00001293 // Let t2LDRi8 handle (R - imm8).
1294 return false;
1295
Evan Chengb23b50d2009-06-29 07:51:04 +00001296 int RHSC = (int)RHS->getZExtValue();
David Goodwin79c079b2009-07-30 18:56:48 +00001297 if (N.getOpcode() == ISD::SUB)
1298 RHSC = -RHSC;
1299
1300 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Chengb23b50d2009-06-29 07:51:04 +00001301 Base = N.getOperand(0);
David Goodwin79c079b2009-07-30 18:56:48 +00001302 if (Base.getOpcode() == ISD::FrameIndex) {
1303 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001304 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
David Goodwin79c079b2009-07-30 18:56:48 +00001305 }
Owen Anderson9f944592009-08-11 20:47:22 +00001306 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chengb23b50d2009-06-29 07:51:04 +00001307 return true;
1308 }
1309 }
1310
Evan Cheng36064672009-08-11 08:52:18 +00001311 // Base only.
1312 Base = N;
Owen Anderson9f944592009-08-11 20:47:22 +00001313 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng36064672009-08-11 08:52:18 +00001314 return true;
Evan Chengb23b50d2009-06-29 07:51:04 +00001315}
1316
Chris Lattner0e023ea2010-09-21 20:31:19 +00001317bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue N,
Evan Chengb23b50d2009-06-29 07:51:04 +00001318 SDValue &Base, SDValue &OffImm) {
David Goodwin79c079b2009-07-30 18:56:48 +00001319 // Match simple R - imm8 operands.
Chris Lattner46c01a32011-02-13 22:25:43 +00001320 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1321 !CurDAG->isBaseWithConstantOffset(N))
1322 return false;
Owen Anderson6d557452011-03-18 19:46:58 +00001323
Chris Lattner46c01a32011-02-13 22:25:43 +00001324 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1325 int RHSC = (int)RHS->getSExtValue();
1326 if (N.getOpcode() == ISD::SUB)
1327 RHSC = -RHSC;
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001328
Chris Lattner46c01a32011-02-13 22:25:43 +00001329 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
1330 Base = N.getOperand(0);
1331 if (Base.getOpcode() == ISD::FrameIndex) {
1332 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001333 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Evan Chengb23b50d2009-06-29 07:51:04 +00001334 }
Chris Lattner46c01a32011-02-13 22:25:43 +00001335 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1336 return true;
Evan Chengb23b50d2009-06-29 07:51:04 +00001337 }
1338 }
1339
1340 return false;
1341}
1342
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001343bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
Evan Cheng84c6cda2009-07-02 07:28:31 +00001344 SDValue &OffImm){
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001345 unsigned Opcode = Op->getOpcode();
Evan Cheng84c6cda2009-07-02 07:28:31 +00001346 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
1347 ? cast<LoadSDNode>(Op)->getAddressingMode()
1348 : cast<StoreSDNode>(Op)->getAddressingMode();
Daniel Dunbare0cd9ac2011-01-19 15:12:16 +00001349 int RHSC;
1350 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x100, RHSC)) { // 8 bits.
1351 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
1352 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
1353 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
1354 return true;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001355 }
1356
1357 return false;
1358}
1359
Chris Lattner0e023ea2010-09-21 20:31:19 +00001360bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue N,
Evan Chengb23b50d2009-06-29 07:51:04 +00001361 SDValue &Base,
1362 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng36064672009-08-11 08:52:18 +00001363 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
Chris Lattner46c01a32011-02-13 22:25:43 +00001364 if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N))
Evan Cheng36064672009-08-11 08:52:18 +00001365 return false;
Evan Chengb23b50d2009-06-29 07:51:04 +00001366
Evan Cheng36064672009-08-11 08:52:18 +00001367 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
1368 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1369 int RHSC = (int)RHS->getZExtValue();
1370 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
1371 return false;
1372 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwin79c079b2009-07-30 18:56:48 +00001373 return false;
1374 }
1375
Evan Chengb23b50d2009-06-29 07:51:04 +00001376 // Look for (R + R) or (R + (R << [1,2,3])).
1377 unsigned ShAmt = 0;
1378 Base = N.getOperand(0);
1379 OffReg = N.getOperand(1);
1380
1381 // Swap if it is ((R << c) + R).
Evan Chenga20cde32011-07-20 23:34:39 +00001382 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg.getOpcode());
Evan Chengb23b50d2009-06-29 07:51:04 +00001383 if (ShOpcVal != ARM_AM::lsl) {
Evan Chenga20cde32011-07-20 23:34:39 +00001384 ShOpcVal = ARM_AM::getShiftOpcForNode(Base.getOpcode());
Evan Chengb23b50d2009-06-29 07:51:04 +00001385 if (ShOpcVal == ARM_AM::lsl)
1386 std::swap(Base, OffReg);
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001387 }
1388
Evan Chengb23b50d2009-06-29 07:51:04 +00001389 if (ShOpcVal == ARM_AM::lsl) {
1390 // Check to see if the RHS of the shift is a constant, if not, we can't fold
1391 // it.
1392 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
1393 ShAmt = Sh->getZExtValue();
Evan Cheng59bbc542010-10-27 23:41:30 +00001394 if (ShAmt < 4 && isShifterOpProfitable(OffReg, ShOpcVal, ShAmt))
1395 OffReg = OffReg.getOperand(0);
1396 else {
Evan Chengb23b50d2009-06-29 07:51:04 +00001397 ShAmt = 0;
Evan Cheng59bbc542010-10-27 23:41:30 +00001398 }
Evan Chengb23b50d2009-06-29 07:51:04 +00001399 }
David Goodwinf3912052009-07-15 15:50:19 +00001400 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001401
Owen Anderson9f944592009-08-11 20:47:22 +00001402 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Chengb23b50d2009-06-29 07:51:04 +00001403
1404 return true;
1405}
1406
Tim Northovera7ecd242013-07-16 09:46:55 +00001407bool ARMDAGToDAGISel::SelectT2AddrModeExclusive(SDValue N, SDValue &Base,
1408 SDValue &OffImm) {
Alp Tokercb402912014-01-24 17:20:08 +00001409 // This *must* succeed since it's used for the irreplaceable ldrex and strex
Tim Northovera7ecd242013-07-16 09:46:55 +00001410 // instructions.
1411 Base = N;
1412 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1413
1414 if (N.getOpcode() != ISD::ADD || !CurDAG->isBaseWithConstantOffset(N))
1415 return true;
1416
1417 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
1418 if (!RHS)
1419 return true;
1420
1421 uint32_t RHSC = (int)RHS->getZExtValue();
1422 if (RHSC > 1020 || RHSC % 4 != 0)
1423 return true;
1424
1425 Base = N.getOperand(0);
1426 if (Base.getOpcode() == ISD::FrameIndex) {
1427 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00001428 Base = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
Tim Northovera7ecd242013-07-16 09:46:55 +00001429 }
1430
1431 OffImm = CurDAG->getTargetConstant(RHSC / 4, MVT::i32);
1432 return true;
1433}
1434
Evan Chengb23b50d2009-06-29 07:51:04 +00001435//===--------------------------------------------------------------------===//
1436
Evan Cheng7e90b112007-07-05 07:15:27 +00001437/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001438static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson9f944592009-08-11 20:47:22 +00001439 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001440}
1441
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001442SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDNode *N) {
1443 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Chengd9c55362009-07-02 01:23:32 +00001444 ISD::MemIndexedMode AM = LD->getAddressingMode();
1445 if (AM == ISD::UNINDEXED)
Craig Topper062a2ba2014-04-25 05:30:21 +00001446 return nullptr;
Evan Chengd9c55362009-07-02 01:23:32 +00001447
Owen Anderson53aa7a92009-08-10 22:56:29 +00001448 EVT LoadedVT = LD->getMemoryVT();
Evan Chengd9c55362009-07-02 01:23:32 +00001449 SDValue Offset, AMOpc;
1450 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1451 unsigned Opcode = 0;
1452 bool Match = false;
Owen Anderson4d5c8f82011-08-29 20:16:50 +00001453 if (LoadedVT == MVT::i32 && isPre &&
1454 SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) {
1455 Opcode = ARM::LDR_PRE_IMM;
1456 Match = true;
1457 } else if (LoadedVT == MVT::i32 && !isPre &&
Owen Anderson2aedba62011-07-26 20:54:26 +00001458 SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) {
Owen Anderson4d5c8f82011-08-29 20:16:50 +00001459 Opcode = ARM::LDR_POST_IMM;
Evan Chengd9c55362009-07-02 01:23:32 +00001460 Match = true;
Owen Anderson2aedba62011-07-26 20:54:26 +00001461 } else if (LoadedVT == MVT::i32 &&
1462 SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) {
Owen Anderson16d33f32011-08-26 20:43:14 +00001463 Opcode = isPre ? ARM::LDR_PRE_REG : ARM::LDR_POST_REG;
Owen Anderson2aedba62011-07-26 20:54:26 +00001464 Match = true;
1465
Owen Anderson9f944592009-08-11 20:47:22 +00001466 } else if (LoadedVT == MVT::i16 &&
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001467 SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengd9c55362009-07-02 01:23:32 +00001468 Match = true;
1469 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
1470 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
1471 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson9f944592009-08-11 20:47:22 +00001472 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengd9c55362009-07-02 01:23:32 +00001473 if (LD->getExtensionType() == ISD::SEXTLOAD) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001474 if (SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengd9c55362009-07-02 01:23:32 +00001475 Match = true;
1476 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
1477 }
1478 } else {
Owen Anderson4d5c8f82011-08-29 20:16:50 +00001479 if (isPre &&
1480 SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengd9c55362009-07-02 01:23:32 +00001481 Match = true;
Owen Anderson4d5c8f82011-08-29 20:16:50 +00001482 Opcode = ARM::LDRB_PRE_IMM;
1483 } else if (!isPre &&
1484 SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) {
1485 Match = true;
1486 Opcode = ARM::LDRB_POST_IMM;
Owen Anderson2aedba62011-07-26 20:54:26 +00001487 } else if (SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) {
1488 Match = true;
Owen Anderson16d33f32011-08-26 20:43:14 +00001489 Opcode = isPre ? ARM::LDRB_PRE_REG : ARM::LDRB_POST_REG;
Evan Chengd9c55362009-07-02 01:23:32 +00001490 }
1491 }
1492 }
1493
1494 if (Match) {
Owen Andersonfd60f602011-08-26 21:12:37 +00001495 if (Opcode == ARM::LDR_PRE_IMM || Opcode == ARM::LDRB_PRE_IMM) {
1496 SDValue Chain = LD->getChain();
1497 SDValue Base = LD->getBasePtr();
1498 SDValue Ops[]= { Base, AMOpc, getAL(CurDAG),
1499 CurDAG->getRegister(0, MVT::i32), Chain };
Andrew Trickef9de2a2013-05-25 02:42:55 +00001500 return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00001501 MVT::i32, MVT::Other, Ops);
Owen Andersonfd60f602011-08-26 21:12:37 +00001502 } else {
1503 SDValue Chain = LD->getChain();
1504 SDValue Base = LD->getBasePtr();
1505 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
1506 CurDAG->getRegister(0, MVT::i32), Chain };
Andrew Trickef9de2a2013-05-25 02:42:55 +00001507 return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00001508 MVT::i32, MVT::Other, Ops);
Owen Andersonfd60f602011-08-26 21:12:37 +00001509 }
Evan Chengd9c55362009-07-02 01:23:32 +00001510 }
1511
Craig Topper062a2ba2014-04-25 05:30:21 +00001512 return nullptr;
Evan Chengd9c55362009-07-02 01:23:32 +00001513}
1514
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001515SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDNode *N) {
1516 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Cheng84c6cda2009-07-02 07:28:31 +00001517 ISD::MemIndexedMode AM = LD->getAddressingMode();
1518 if (AM == ISD::UNINDEXED)
Craig Topper062a2ba2014-04-25 05:30:21 +00001519 return nullptr;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001520
Owen Anderson53aa7a92009-08-10 22:56:29 +00001521 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng8ecd7eb2009-07-02 23:16:11 +00001522 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001523 SDValue Offset;
1524 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1525 unsigned Opcode = 0;
1526 bool Match = false;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001527 if (SelectT2AddrModeImm8Offset(N, LD->getOffset(), Offset)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001528 switch (LoadedVT.getSimpleVT().SimpleTy) {
1529 case MVT::i32:
Evan Cheng84c6cda2009-07-02 07:28:31 +00001530 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
1531 break;
Owen Anderson9f944592009-08-11 20:47:22 +00001532 case MVT::i16:
Evan Cheng8ecd7eb2009-07-02 23:16:11 +00001533 if (isSExtLd)
1534 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
1535 else
1536 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001537 break;
Owen Anderson9f944592009-08-11 20:47:22 +00001538 case MVT::i8:
1539 case MVT::i1:
Evan Cheng8ecd7eb2009-07-02 23:16:11 +00001540 if (isSExtLd)
1541 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
1542 else
1543 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001544 break;
1545 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001546 return nullptr;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001547 }
1548 Match = true;
1549 }
1550
1551 if (Match) {
1552 SDValue Chain = LD->getChain();
1553 SDValue Base = LD->getBasePtr();
1554 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson9f944592009-08-11 20:47:22 +00001555 CurDAG->getRegister(0, MVT::i32), Chain };
Andrew Trickef9de2a2013-05-25 02:42:55 +00001556 return CurDAG->getMachineNode(Opcode, SDLoc(N), MVT::i32, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00001557 MVT::Other, Ops);
Evan Cheng84c6cda2009-07-02 07:28:31 +00001558 }
1559
Craig Topper062a2ba2014-04-25 05:30:21 +00001560 return nullptr;
Evan Cheng84c6cda2009-07-02 07:28:31 +00001561}
1562
Weiming Zhao8f56f882012-11-16 21:55:34 +00001563/// \brief Form a GPRPair pseudo register from a pair of GPR regs.
1564SDNode *ARMDAGToDAGISel::createGPRPairNode(EVT VT, SDValue V0, SDValue V1) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001565 SDLoc dl(V0.getNode());
Weiming Zhao8f56f882012-11-16 21:55:34 +00001566 SDValue RegClass =
1567 CurDAG->getTargetConstant(ARM::GPRPairRegClassID, MVT::i32);
1568 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::gsub_0, MVT::i32);
1569 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::gsub_1, MVT::i32);
1570 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
Michael Liaob53d8962013-04-19 22:22:57 +00001571 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Weiming Zhao8f56f882012-11-16 21:55:34 +00001572}
1573
Weiming Zhao95782222012-11-17 00:23:35 +00001574/// \brief Form a D register from a pair of S registers.
1575SDNode *ARMDAGToDAGISel::createSRegPairNode(EVT VT, SDValue V0, SDValue V1) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001576 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001577 SDValue RegClass =
1578 CurDAG->getTargetConstant(ARM::DPR_VFP2RegClassID, MVT::i32);
Bob Wilsond8a9a042010-06-04 00:04:02 +00001579 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1580 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001581 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
Michael Liaob53d8962013-04-19 22:22:57 +00001582 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Bob Wilsond8a9a042010-06-04 00:04:02 +00001583}
1584
Weiming Zhao95782222012-11-17 00:23:35 +00001585/// \brief Form a quad register from a pair of D registers.
1586SDNode *ARMDAGToDAGISel::createDRegPairNode(EVT VT, SDValue V0, SDValue V1) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001587 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001588 SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, MVT::i32);
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00001589 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1590 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001591 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
Michael Liaob53d8962013-04-19 22:22:57 +00001592 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Bob Wilsone6b778d2009-10-06 22:01:59 +00001593}
1594
Weiming Zhao95782222012-11-17 00:23:35 +00001595/// \brief Form 4 consecutive D registers from a pair of Q registers.
1596SDNode *ARMDAGToDAGISel::createQRegPairNode(EVT VT, SDValue V0, SDValue V1) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001597 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001598 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00001599 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1600 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001601 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
Michael Liaob53d8962013-04-19 22:22:57 +00001602 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Evan Chengc2ae5f52010-05-10 17:34:18 +00001603}
1604
Weiming Zhao95782222012-11-17 00:23:35 +00001605/// \brief Form 4 consecutive S registers.
1606SDNode *ARMDAGToDAGISel::createQuadSRegsNode(EVT VT, SDValue V0, SDValue V1,
Bob Wilsond8a9a042010-06-04 00:04:02 +00001607 SDValue V2, SDValue V3) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001608 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001609 SDValue RegClass =
1610 CurDAG->getTargetConstant(ARM::QPR_VFP2RegClassID, MVT::i32);
Bob Wilsond8a9a042010-06-04 00:04:02 +00001611 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1612 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
1613 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::ssub_2, MVT::i32);
1614 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::ssub_3, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001615 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1616 V2, SubReg2, V3, SubReg3 };
Michael Liaob53d8962013-04-19 22:22:57 +00001617 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Bob Wilsond8a9a042010-06-04 00:04:02 +00001618}
1619
Weiming Zhao95782222012-11-17 00:23:35 +00001620/// \brief Form 4 consecutive D registers.
1621SDNode *ARMDAGToDAGISel::createQuadDRegsNode(EVT VT, SDValue V0, SDValue V1,
Evan Chengc2ae5f52010-05-10 17:34:18 +00001622 SDValue V2, SDValue V3) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001623 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001624 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00001625 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1626 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
1627 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::dsub_2, MVT::i32);
1628 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::dsub_3, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001629 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1630 V2, SubReg2, V3, SubReg3 };
Michael Liaob53d8962013-04-19 22:22:57 +00001631 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Evan Chengc2ae5f52010-05-10 17:34:18 +00001632}
1633
Weiming Zhao95782222012-11-17 00:23:35 +00001634/// \brief Form 4 consecutive Q registers.
1635SDNode *ARMDAGToDAGISel::createQuadQRegsNode(EVT VT, SDValue V0, SDValue V1,
Evan Cheng298e6b82010-05-16 03:27:48 +00001636 SDValue V2, SDValue V3) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001637 SDLoc dl(V0.getNode());
Owen Anderson5fc8b772011-06-16 18:17:13 +00001638 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00001639 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1640 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
1641 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::qsub_2, MVT::i32);
1642 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::qsub_3, MVT::i32);
Owen Anderson5fc8b772011-06-16 18:17:13 +00001643 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1644 V2, SubReg2, V3, SubReg3 };
Michael Liaob53d8962013-04-19 22:22:57 +00001645 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops);
Evan Cheng298e6b82010-05-16 03:27:48 +00001646}
1647
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001648/// GetVLDSTAlign - Get the alignment (in bytes) for the alignment operand
1649/// of a NEON VLD or VST instruction. The supported values depend on the
1650/// number of registers being loaded.
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001651SDValue ARMDAGToDAGISel::GetVLDSTAlign(SDValue Align, unsigned NumVecs,
1652 bool is64BitVector) {
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001653 unsigned NumRegs = NumVecs;
1654 if (!is64BitVector && NumVecs < 3)
1655 NumRegs *= 2;
1656
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001657 unsigned Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001658 if (Alignment >= 32 && NumRegs == 4)
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001659 Alignment = 32;
1660 else if (Alignment >= 16 && (NumRegs == 2 || NumRegs == 4))
1661 Alignment = 16;
1662 else if (Alignment >= 8)
1663 Alignment = 8;
1664 else
1665 Alignment = 0;
1666
1667 return CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001668}
1669
Jiangning Liu4df23632014-01-16 09:16:13 +00001670static bool isVLDfixed(unsigned Opc)
1671{
1672 switch (Opc) {
1673 default: return false;
1674 case ARM::VLD1d8wb_fixed : return true;
1675 case ARM::VLD1d16wb_fixed : return true;
1676 case ARM::VLD1d64Qwb_fixed : return true;
1677 case ARM::VLD1d32wb_fixed : return true;
1678 case ARM::VLD1d64wb_fixed : return true;
1679 case ARM::VLD1d64TPseudoWB_fixed : return true;
1680 case ARM::VLD1d64QPseudoWB_fixed : return true;
1681 case ARM::VLD1q8wb_fixed : return true;
1682 case ARM::VLD1q16wb_fixed : return true;
1683 case ARM::VLD1q32wb_fixed : return true;
1684 case ARM::VLD1q64wb_fixed : return true;
1685 case ARM::VLD2d8wb_fixed : return true;
1686 case ARM::VLD2d16wb_fixed : return true;
1687 case ARM::VLD2d32wb_fixed : return true;
1688 case ARM::VLD2q8PseudoWB_fixed : return true;
1689 case ARM::VLD2q16PseudoWB_fixed : return true;
1690 case ARM::VLD2q32PseudoWB_fixed : return true;
1691 case ARM::VLD2DUPd8wb_fixed : return true;
1692 case ARM::VLD2DUPd16wb_fixed : return true;
1693 case ARM::VLD2DUPd32wb_fixed : return true;
1694 }
1695}
1696
1697static bool isVSTfixed(unsigned Opc)
1698{
1699 switch (Opc) {
1700 default: return false;
1701 case ARM::VST1d8wb_fixed : return true;
1702 case ARM::VST1d16wb_fixed : return true;
1703 case ARM::VST1d32wb_fixed : return true;
1704 case ARM::VST1d64wb_fixed : return true;
Jim Grosbach1a597112014-04-03 23:43:18 +00001705 case ARM::VST1q8wb_fixed : return true;
1706 case ARM::VST1q16wb_fixed : return true;
1707 case ARM::VST1q32wb_fixed : return true;
1708 case ARM::VST1q64wb_fixed : return true;
Jiangning Liu4df23632014-01-16 09:16:13 +00001709 case ARM::VST1d64TPseudoWB_fixed : return true;
1710 case ARM::VST1d64QPseudoWB_fixed : return true;
1711 case ARM::VST2d8wb_fixed : return true;
1712 case ARM::VST2d16wb_fixed : return true;
1713 case ARM::VST2d32wb_fixed : return true;
1714 case ARM::VST2q8PseudoWB_fixed : return true;
1715 case ARM::VST2q16PseudoWB_fixed : return true;
1716 case ARM::VST2q32PseudoWB_fixed : return true;
1717 }
1718}
1719
Jim Grosbach2098cb12011-10-24 21:45:13 +00001720// Get the register stride update opcode of a VLD/VST instruction that
1721// is otherwise equivalent to the given fixed stride updating instruction.
1722static unsigned getVLDSTRegisterUpdateOpcode(unsigned Opc) {
Jiangning Liu4df23632014-01-16 09:16:13 +00001723 assert((isVLDfixed(Opc) || isVSTfixed(Opc))
1724 && "Incorrect fixed stride updating instruction.");
Jim Grosbach2098cb12011-10-24 21:45:13 +00001725 switch (Opc) {
1726 default: break;
1727 case ARM::VLD1d8wb_fixed: return ARM::VLD1d8wb_register;
1728 case ARM::VLD1d16wb_fixed: return ARM::VLD1d16wb_register;
1729 case ARM::VLD1d32wb_fixed: return ARM::VLD1d32wb_register;
1730 case ARM::VLD1d64wb_fixed: return ARM::VLD1d64wb_register;
1731 case ARM::VLD1q8wb_fixed: return ARM::VLD1q8wb_register;
1732 case ARM::VLD1q16wb_fixed: return ARM::VLD1q16wb_register;
1733 case ARM::VLD1q32wb_fixed: return ARM::VLD1q32wb_register;
1734 case ARM::VLD1q64wb_fixed: return ARM::VLD1q64wb_register;
Jiangning Liu4df23632014-01-16 09:16:13 +00001735 case ARM::VLD1d64Twb_fixed: return ARM::VLD1d64Twb_register;
1736 case ARM::VLD1d64Qwb_fixed: return ARM::VLD1d64Qwb_register;
1737 case ARM::VLD1d64TPseudoWB_fixed: return ARM::VLD1d64TPseudoWB_register;
1738 case ARM::VLD1d64QPseudoWB_fixed: return ARM::VLD1d64QPseudoWB_register;
Jim Grosbach05df4602011-10-31 21:50:31 +00001739
1740 case ARM::VST1d8wb_fixed: return ARM::VST1d8wb_register;
1741 case ARM::VST1d16wb_fixed: return ARM::VST1d16wb_register;
1742 case ARM::VST1d32wb_fixed: return ARM::VST1d32wb_register;
1743 case ARM::VST1d64wb_fixed: return ARM::VST1d64wb_register;
1744 case ARM::VST1q8wb_fixed: return ARM::VST1q8wb_register;
1745 case ARM::VST1q16wb_fixed: return ARM::VST1q16wb_register;
1746 case ARM::VST1q32wb_fixed: return ARM::VST1q32wb_register;
1747 case ARM::VST1q64wb_fixed: return ARM::VST1q64wb_register;
Jim Grosbach98d032f2011-11-29 22:38:04 +00001748 case ARM::VST1d64TPseudoWB_fixed: return ARM::VST1d64TPseudoWB_register;
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001749 case ARM::VST1d64QPseudoWB_fixed: return ARM::VST1d64QPseudoWB_register;
Jim Grosbachd146a022011-12-09 21:28:25 +00001750
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001751 case ARM::VLD2d8wb_fixed: return ARM::VLD2d8wb_register;
1752 case ARM::VLD2d16wb_fixed: return ARM::VLD2d16wb_register;
1753 case ARM::VLD2d32wb_fixed: return ARM::VLD2d32wb_register;
Jim Grosbachd146a022011-12-09 21:28:25 +00001754 case ARM::VLD2q8PseudoWB_fixed: return ARM::VLD2q8PseudoWB_register;
1755 case ARM::VLD2q16PseudoWB_fixed: return ARM::VLD2q16PseudoWB_register;
1756 case ARM::VLD2q32PseudoWB_fixed: return ARM::VLD2q32PseudoWB_register;
1757
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001758 case ARM::VST2d8wb_fixed: return ARM::VST2d8wb_register;
1759 case ARM::VST2d16wb_fixed: return ARM::VST2d16wb_register;
1760 case ARM::VST2d32wb_fixed: return ARM::VST2d32wb_register;
Jim Grosbach88ac7612011-12-14 21:32:11 +00001761 case ARM::VST2q8PseudoWB_fixed: return ARM::VST2q8PseudoWB_register;
1762 case ARM::VST2q16PseudoWB_fixed: return ARM::VST2q16PseudoWB_register;
1763 case ARM::VST2q32PseudoWB_fixed: return ARM::VST2q32PseudoWB_register;
Jim Grosbachc80a2642011-12-21 19:40:55 +00001764
Jim Grosbach13a292c2012-03-06 22:01:44 +00001765 case ARM::VLD2DUPd8wb_fixed: return ARM::VLD2DUPd8wb_register;
1766 case ARM::VLD2DUPd16wb_fixed: return ARM::VLD2DUPd16wb_register;
1767 case ARM::VLD2DUPd32wb_fixed: return ARM::VLD2DUPd32wb_register;
Jim Grosbach2098cb12011-10-24 21:45:13 +00001768 }
1769 return Opc; // If not one we handle, return it unchanged.
1770}
1771
Bob Wilson06fce872011-02-07 17:43:21 +00001772SDNode *ARMDAGToDAGISel::SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +00001773 const uint16_t *DOpcodes,
1774 const uint16_t *QOpcodes0,
1775 const uint16_t *QOpcodes1) {
Bob Wilson340861d2010-03-23 05:25:43 +00001776 assert(NumVecs >= 1 && NumVecs <= 4 && "VLD NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00001777 SDLoc dl(N);
Bob Wilson12b47992009-10-14 17:28:52 +00001778
Bob Wilsonae08a732010-03-20 22:13:40 +00001779 SDValue MemAddr, Align;
Bob Wilson06fce872011-02-07 17:43:21 +00001780 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1781 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Craig Topper062a2ba2014-04-25 05:30:21 +00001782 return nullptr;
Bob Wilson12b47992009-10-14 17:28:52 +00001783
1784 SDValue Chain = N->getOperand(0);
1785 EVT VT = N->getValueType(0);
1786 bool is64BitVector = VT.is64BitVector();
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001787 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
Bob Wilson9eeb8902010-09-23 21:43:54 +00001788
Bob Wilson12b47992009-10-14 17:28:52 +00001789 unsigned OpcodeIndex;
1790 switch (VT.getSimpleVT().SimpleTy) {
1791 default: llvm_unreachable("unhandled vld type");
1792 // Double-register operations:
1793 case MVT::v8i8: OpcodeIndex = 0; break;
1794 case MVT::v4i16: OpcodeIndex = 1; break;
1795 case MVT::v2f32:
1796 case MVT::v2i32: OpcodeIndex = 2; break;
1797 case MVT::v1i64: OpcodeIndex = 3; break;
1798 // Quad-register operations:
1799 case MVT::v16i8: OpcodeIndex = 0; break;
1800 case MVT::v8i16: OpcodeIndex = 1; break;
1801 case MVT::v4f32:
1802 case MVT::v4i32: OpcodeIndex = 2; break;
Ahmed Bougachabe0b2272014-12-09 21:25:00 +00001803 case MVT::v2f64:
Bob Wilson340861d2010-03-23 05:25:43 +00001804 case MVT::v2i64: OpcodeIndex = 3;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001805 assert(NumVecs == 1 && "v2i64 type only supported for VLD1");
Bob Wilson340861d2010-03-23 05:25:43 +00001806 break;
Bob Wilson12b47992009-10-14 17:28:52 +00001807 }
1808
Bob Wilson35fafca2010-09-03 18:16:02 +00001809 EVT ResTy;
1810 if (NumVecs == 1)
1811 ResTy = VT;
1812 else {
1813 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1814 if (!is64BitVector)
1815 ResTyElts *= 2;
1816 ResTy = EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts);
1817 }
Bob Wilson06fce872011-02-07 17:43:21 +00001818 std::vector<EVT> ResTys;
1819 ResTys.push_back(ResTy);
1820 if (isUpdating)
1821 ResTys.push_back(MVT::i32);
1822 ResTys.push_back(MVT::Other);
Bob Wilson35fafca2010-09-03 18:16:02 +00001823
Evan Cheng3da64f762010-04-16 05:46:06 +00001824 SDValue Pred = getAL(CurDAG);
Bob Wilsonae08a732010-03-20 22:13:40 +00001825 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Bob Wilson06fce872011-02-07 17:43:21 +00001826 SDNode *VLd;
1827 SmallVector<SDValue, 7> Ops;
Evan Cheng630063a2010-05-10 21:26:24 +00001828
Bob Wilson06fce872011-02-07 17:43:21 +00001829 // Double registers and VLD1/VLD2 quad registers are directly supported.
1830 if (is64BitVector || NumVecs <= 2) {
1831 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1832 QOpcodes0[OpcodeIndex]);
1833 Ops.push_back(MemAddr);
1834 Ops.push_back(Align);
1835 if (isUpdating) {
1836 SDValue Inc = N->getOperand(AddrOpIdx + 1);
Jim Grosbachd146a022011-12-09 21:28:25 +00001837 // FIXME: VLD1/VLD2 fixed increment doesn't need Reg0. Remove the reg0
Jim Grosbach2098cb12011-10-24 21:45:13 +00001838 // case entirely when the rest are updated to that form, too.
Jiangning Liu4df23632014-01-16 09:16:13 +00001839 if ((NumVecs <= 2) && !isa<ConstantSDNode>(Inc.getNode()))
Jim Grosbach2098cb12011-10-24 21:45:13 +00001840 Opc = getVLDSTRegisterUpdateOpcode(Opc);
Jiangning Liu4df23632014-01-16 09:16:13 +00001841 // FIXME: We use a VLD1 for v1i64 even if the pseudo says vld2/3/4, so
Jim Grosbach05df4602011-10-31 21:50:31 +00001842 // check for that explicitly too. Horribly hacky, but temporary.
Jiangning Liu4df23632014-01-16 09:16:13 +00001843 if ((NumVecs > 2 && !isVLDfixed(Opc)) ||
Jim Grosbach05df4602011-10-31 21:50:31 +00001844 !isa<ConstantSDNode>(Inc.getNode()))
Jim Grosbach2098cb12011-10-24 21:45:13 +00001845 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
Evan Cheng630063a2010-05-10 21:26:24 +00001846 }
Bob Wilson06fce872011-02-07 17:43:21 +00001847 Ops.push_back(Pred);
1848 Ops.push_back(Reg0);
1849 Ops.push_back(Chain);
Michael Liaob53d8962013-04-19 22:22:57 +00001850 VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
Bob Wilson75a64082010-09-02 16:00:54 +00001851
Bob Wilson12b47992009-10-14 17:28:52 +00001852 } else {
1853 // Otherwise, quad registers are loaded with two separate instructions,
1854 // where one loads the even registers and the other loads the odd registers.
Bob Wilson35fafca2010-09-03 18:16:02 +00001855 EVT AddrTy = MemAddr.getValueType();
Bob Wilson12b47992009-10-14 17:28:52 +00001856
Bob Wilson06fce872011-02-07 17:43:21 +00001857 // Load the even subregs. This is always an updating load, so that it
1858 // provides the address to the second load for the odd subregs.
Bob Wilson35fafca2010-09-03 18:16:02 +00001859 SDValue ImplDef =
1860 SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, ResTy), 0);
1861 const SDValue OpsA[] = { MemAddr, Align, Reg0, ImplDef, Pred, Reg0, Chain };
Bob Wilsona609b892011-02-07 17:43:15 +00001862 SDNode *VLdA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
Michael Liaob53d8962013-04-19 22:22:57 +00001863 ResTy, AddrTy, MVT::Other, OpsA);
Bob Wilson35fafca2010-09-03 18:16:02 +00001864 Chain = SDValue(VLdA, 2);
Bob Wilson12b47992009-10-14 17:28:52 +00001865
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001866 // Load the odd subregs.
Bob Wilson06fce872011-02-07 17:43:21 +00001867 Ops.push_back(SDValue(VLdA, 1));
1868 Ops.push_back(Align);
1869 if (isUpdating) {
1870 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1871 assert(isa<ConstantSDNode>(Inc.getNode()) &&
1872 "only constant post-increment update allowed for VLD3/4");
1873 (void)Inc;
1874 Ops.push_back(Reg0);
1875 }
1876 Ops.push_back(SDValue(VLdA, 0));
1877 Ops.push_back(Pred);
1878 Ops.push_back(Reg0);
1879 Ops.push_back(Chain);
Michael Liaob53d8962013-04-19 22:22:57 +00001880 VLd = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys, Ops);
Bob Wilson35fafca2010-09-03 18:16:02 +00001881 }
Bob Wilson12b47992009-10-14 17:28:52 +00001882
Evan Cheng40791332011-04-19 00:04:03 +00001883 // Transfer memoperands.
1884 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1885 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1886 cast<MachineSDNode>(VLd)->setMemRefs(MemOp, MemOp + 1);
1887
Bob Wilson06fce872011-02-07 17:43:21 +00001888 if (NumVecs == 1)
1889 return VLd;
1890
1891 // Extract out the subregisters.
1892 SDValue SuperReg = SDValue(VLd, 0);
1893 assert(ARM::dsub_7 == ARM::dsub_0+7 &&
1894 ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
1895 unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0);
1896 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1897 ReplaceUses(SDValue(N, Vec),
1898 CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
1899 ReplaceUses(SDValue(N, NumVecs), SDValue(VLd, 1));
1900 if (isUpdating)
1901 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLd, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00001902 return nullptr;
Bob Wilson12b47992009-10-14 17:28:52 +00001903}
1904
Bob Wilson06fce872011-02-07 17:43:21 +00001905SDNode *ARMDAGToDAGISel::SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +00001906 const uint16_t *DOpcodes,
1907 const uint16_t *QOpcodes0,
1908 const uint16_t *QOpcodes1) {
Bob Wilson3ed511b2010-07-06 23:36:25 +00001909 assert(NumVecs >= 1 && NumVecs <= 4 && "VST NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00001910 SDLoc dl(N);
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001911
Bob Wilsonae08a732010-03-20 22:13:40 +00001912 SDValue MemAddr, Align;
Bob Wilson06fce872011-02-07 17:43:21 +00001913 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1914 unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
1915 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Craig Topper062a2ba2014-04-25 05:30:21 +00001916 return nullptr;
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001917
Evan Cheng40791332011-04-19 00:04:03 +00001918 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1919 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1920
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001921 SDValue Chain = N->getOperand(0);
Bob Wilson06fce872011-02-07 17:43:21 +00001922 EVT VT = N->getOperand(Vec0Idx).getValueType();
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001923 bool is64BitVector = VT.is64BitVector();
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00001924 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
Bob Wilson7fbbe9a2010-09-23 23:42:37 +00001925
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001926 unsigned OpcodeIndex;
1927 switch (VT.getSimpleVT().SimpleTy) {
1928 default: llvm_unreachable("unhandled vst type");
1929 // Double-register operations:
1930 case MVT::v8i8: OpcodeIndex = 0; break;
1931 case MVT::v4i16: OpcodeIndex = 1; break;
1932 case MVT::v2f32:
1933 case MVT::v2i32: OpcodeIndex = 2; break;
1934 case MVT::v1i64: OpcodeIndex = 3; break;
1935 // Quad-register operations:
1936 case MVT::v16i8: OpcodeIndex = 0; break;
1937 case MVT::v8i16: OpcodeIndex = 1; break;
1938 case MVT::v4f32:
1939 case MVT::v4i32: OpcodeIndex = 2; break;
Ahmed Bougachabe0b2272014-12-09 21:25:00 +00001940 case MVT::v2f64:
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00001941 case MVT::v2i64: OpcodeIndex = 3;
1942 assert(NumVecs == 1 && "v2i64 type only supported for VST1");
1943 break;
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001944 }
1945
Bob Wilson06fce872011-02-07 17:43:21 +00001946 std::vector<EVT> ResTys;
1947 if (isUpdating)
1948 ResTys.push_back(MVT::i32);
1949 ResTys.push_back(MVT::Other);
1950
Evan Cheng3da64f762010-04-16 05:46:06 +00001951 SDValue Pred = getAL(CurDAG);
Bob Wilsonae08a732010-03-20 22:13:40 +00001952 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Bob Wilson06fce872011-02-07 17:43:21 +00001953 SmallVector<SDValue, 7> Ops;
Evan Chenga33fc862009-11-21 06:21:52 +00001954
Bob Wilson06fce872011-02-07 17:43:21 +00001955 // Double registers and VST1/VST2 quad registers are directly supported.
1956 if (is64BitVector || NumVecs <= 2) {
Bob Wilsona609b892011-02-07 17:43:15 +00001957 SDValue SrcReg;
Bob Wilson950882b2010-08-28 05:12:57 +00001958 if (NumVecs == 1) {
Bob Wilson06fce872011-02-07 17:43:21 +00001959 SrcReg = N->getOperand(Vec0Idx);
1960 } else if (is64BitVector) {
Evan Chenge276c182010-05-11 01:19:40 +00001961 // Form a REG_SEQUENCE to force register allocation.
Bob Wilson06fce872011-02-07 17:43:21 +00001962 SDValue V0 = N->getOperand(Vec0Idx + 0);
1963 SDValue V1 = N->getOperand(Vec0Idx + 1);
Evan Chenge276c182010-05-11 01:19:40 +00001964 if (NumVecs == 2)
Weiming Zhao95782222012-11-17 00:23:35 +00001965 SrcReg = SDValue(createDRegPairNode(MVT::v2i64, V0, V1), 0);
Evan Chenge276c182010-05-11 01:19:40 +00001966 else {
Bob Wilson06fce872011-02-07 17:43:21 +00001967 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilsona609b892011-02-07 17:43:15 +00001968 // If it's a vst3, form a quad D-register and leave the last part as
Evan Chenge276c182010-05-11 01:19:40 +00001969 // an undef.
1970 SDValue V3 = (NumVecs == 3)
1971 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,dl,VT), 0)
Bob Wilson06fce872011-02-07 17:43:21 +00001972 : N->getOperand(Vec0Idx + 3);
Weiming Zhao95782222012-11-17 00:23:35 +00001973 SrcReg = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0);
Evan Chenge276c182010-05-11 01:19:40 +00001974 }
Bob Wilson950882b2010-08-28 05:12:57 +00001975 } else {
1976 // Form a QQ register.
Bob Wilson06fce872011-02-07 17:43:21 +00001977 SDValue Q0 = N->getOperand(Vec0Idx);
1978 SDValue Q1 = N->getOperand(Vec0Idx + 1);
Weiming Zhao95782222012-11-17 00:23:35 +00001979 SrcReg = SDValue(createQRegPairNode(MVT::v4i64, Q0, Q1), 0);
Bob Wilsonc350cdf2009-10-14 18:32:29 +00001980 }
Bob Wilson06fce872011-02-07 17:43:21 +00001981
1982 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1983 QOpcodes0[OpcodeIndex]);
1984 Ops.push_back(MemAddr);
1985 Ops.push_back(Align);
1986 if (isUpdating) {
1987 SDValue Inc = N->getOperand(AddrOpIdx + 1);
Jim Grosbach88ac7612011-12-14 21:32:11 +00001988 // FIXME: VST1/VST2 fixed increment doesn't need Reg0. Remove the reg0
Jim Grosbach05df4602011-10-31 21:50:31 +00001989 // case entirely when the rest are updated to that form, too.
Jim Grosbach88ac7612011-12-14 21:32:11 +00001990 if (NumVecs <= 2 && !isa<ConstantSDNode>(Inc.getNode()))
Jim Grosbach05df4602011-10-31 21:50:31 +00001991 Opc = getVLDSTRegisterUpdateOpcode(Opc);
Jiangning Liu4df23632014-01-16 09:16:13 +00001992 // FIXME: We use a VST1 for v1i64 even if the pseudo says vld2/3/4, so
Jim Grosbach05df4602011-10-31 21:50:31 +00001993 // check for that explicitly too. Horribly hacky, but temporary.
Jiangning Liu4df23632014-01-16 09:16:13 +00001994 if (!isa<ConstantSDNode>(Inc.getNode()))
1995 Ops.push_back(Inc);
1996 else if (NumVecs > 2 && !isVSTfixed(Opc))
1997 Ops.push_back(Reg0);
Bob Wilson06fce872011-02-07 17:43:21 +00001998 }
1999 Ops.push_back(SrcReg);
2000 Ops.push_back(Pred);
2001 Ops.push_back(Reg0);
2002 Ops.push_back(Chain);
Michael Liaob53d8962013-04-19 22:22:57 +00002003 SDNode *VSt = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
Evan Cheng40791332011-04-19 00:04:03 +00002004
2005 // Transfer memoperands.
2006 cast<MachineSDNode>(VSt)->setMemRefs(MemOp, MemOp + 1);
2007
2008 return VSt;
Bob Wilsonc350cdf2009-10-14 18:32:29 +00002009 }
2010
2011 // Otherwise, quad registers are stored with two separate instructions,
2012 // where one stores the even registers and the other stores the odd registers.
Evan Cheng9e688cb2010-05-15 07:53:37 +00002013
Bob Wilson01ac8f92010-06-16 21:34:01 +00002014 // Form the QQQQ REG_SEQUENCE.
Bob Wilson06fce872011-02-07 17:43:21 +00002015 SDValue V0 = N->getOperand(Vec0Idx + 0);
2016 SDValue V1 = N->getOperand(Vec0Idx + 1);
2017 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilson950882b2010-08-28 05:12:57 +00002018 SDValue V3 = (NumVecs == 3)
2019 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
Bob Wilson06fce872011-02-07 17:43:21 +00002020 : N->getOperand(Vec0Idx + 3);
Weiming Zhao95782222012-11-17 00:23:35 +00002021 SDValue RegSeq = SDValue(createQuadQRegsNode(MVT::v8i64, V0, V1, V2, V3), 0);
Bob Wilson01ac8f92010-06-16 21:34:01 +00002022
Bob Wilson06fce872011-02-07 17:43:21 +00002023 // Store the even D registers. This is always an updating store, so that it
2024 // provides the address to the second store for the odd subregs.
Bob Wilsona609b892011-02-07 17:43:15 +00002025 const SDValue OpsA[] = { MemAddr, Align, Reg0, RegSeq, Pred, Reg0, Chain };
2026 SDNode *VStA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
2027 MemAddr.getValueType(),
Michael Liaob53d8962013-04-19 22:22:57 +00002028 MVT::Other, OpsA);
Evan Cheng40791332011-04-19 00:04:03 +00002029 cast<MachineSDNode>(VStA)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson01ac8f92010-06-16 21:34:01 +00002030 Chain = SDValue(VStA, 1);
2031
2032 // Store the odd D registers.
Bob Wilson06fce872011-02-07 17:43:21 +00002033 Ops.push_back(SDValue(VStA, 0));
2034 Ops.push_back(Align);
2035 if (isUpdating) {
2036 SDValue Inc = N->getOperand(AddrOpIdx + 1);
2037 assert(isa<ConstantSDNode>(Inc.getNode()) &&
2038 "only constant post-increment update allowed for VST3/4");
2039 (void)Inc;
2040 Ops.push_back(Reg0);
2041 }
2042 Ops.push_back(RegSeq);
2043 Ops.push_back(Pred);
2044 Ops.push_back(Reg0);
2045 Ops.push_back(Chain);
Evan Cheng40791332011-04-19 00:04:03 +00002046 SDNode *VStB = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys,
Michael Liaob53d8962013-04-19 22:22:57 +00002047 Ops);
Evan Cheng40791332011-04-19 00:04:03 +00002048 cast<MachineSDNode>(VStB)->setMemRefs(MemOp, MemOp + 1);
2049 return VStB;
Bob Wilsonc350cdf2009-10-14 18:32:29 +00002050}
2051
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002052SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDNode *N, bool IsLoad,
Bob Wilson06fce872011-02-07 17:43:21 +00002053 bool isUpdating, unsigned NumVecs,
Craig Topper01736f82012-05-24 05:17:00 +00002054 const uint16_t *DOpcodes,
2055 const uint16_t *QOpcodes) {
Bob Wilson93117bc2009-10-14 16:46:45 +00002056 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00002057 SDLoc dl(N);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002058
Bob Wilsonae08a732010-03-20 22:13:40 +00002059 SDValue MemAddr, Align;
Bob Wilson06fce872011-02-07 17:43:21 +00002060 unsigned AddrOpIdx = isUpdating ? 1 : 2;
2061 unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
2062 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Craig Topper062a2ba2014-04-25 05:30:21 +00002063 return nullptr;
Bob Wilson4145e3a2009-10-14 16:19:03 +00002064
Evan Cheng40791332011-04-19 00:04:03 +00002065 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2066 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
2067
Bob Wilson4145e3a2009-10-14 16:19:03 +00002068 SDValue Chain = N->getOperand(0);
2069 unsigned Lane =
Bob Wilson06fce872011-02-07 17:43:21 +00002070 cast<ConstantSDNode>(N->getOperand(Vec0Idx + NumVecs))->getZExtValue();
2071 EVT VT = N->getOperand(Vec0Idx).getValueType();
Bob Wilson4145e3a2009-10-14 16:19:03 +00002072 bool is64BitVector = VT.is64BitVector();
2073
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00002074 unsigned Alignment = 0;
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002075 if (NumVecs != 3) {
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00002076 Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002077 unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
2078 if (Alignment > NumBytes)
2079 Alignment = NumBytes;
Bob Wilsond29b38c2010-12-10 19:37:42 +00002080 if (Alignment < 8 && Alignment < NumBytes)
2081 Alignment = 0;
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002082 // Alignment must be a power of two; make sure of that.
2083 Alignment = (Alignment & -Alignment);
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00002084 if (Alignment == 1)
2085 Alignment = 0;
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002086 }
Bob Wilsondd9fbaa2010-11-01 23:40:51 +00002087 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilsonb6d61dc2010-10-19 00:16:32 +00002088
Bob Wilson4145e3a2009-10-14 16:19:03 +00002089 unsigned OpcodeIndex;
2090 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson93117bc2009-10-14 16:46:45 +00002091 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilson4145e3a2009-10-14 16:19:03 +00002092 // Double-register operations:
2093 case MVT::v8i8: OpcodeIndex = 0; break;
2094 case MVT::v4i16: OpcodeIndex = 1; break;
2095 case MVT::v2f32:
2096 case MVT::v2i32: OpcodeIndex = 2; break;
2097 // Quad-register operations:
2098 case MVT::v8i16: OpcodeIndex = 0; break;
2099 case MVT::v4f32:
2100 case MVT::v4i32: OpcodeIndex = 1; break;
2101 }
2102
Bob Wilson06fce872011-02-07 17:43:21 +00002103 std::vector<EVT> ResTys;
2104 if (IsLoad) {
2105 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
2106 if (!is64BitVector)
2107 ResTyElts *= 2;
2108 ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(),
2109 MVT::i64, ResTyElts));
2110 }
2111 if (isUpdating)
2112 ResTys.push_back(MVT::i32);
2113 ResTys.push_back(MVT::Other);
2114
Evan Cheng3da64f762010-04-16 05:46:06 +00002115 SDValue Pred = getAL(CurDAG);
Bob Wilsonae08a732010-03-20 22:13:40 +00002116 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Chenga33fc862009-11-21 06:21:52 +00002117
Bob Wilson06fce872011-02-07 17:43:21 +00002118 SmallVector<SDValue, 8> Ops;
Bob Wilson4145e3a2009-10-14 16:19:03 +00002119 Ops.push_back(MemAddr);
Jim Grosbachd1d002a2009-11-07 21:25:39 +00002120 Ops.push_back(Align);
Bob Wilson06fce872011-02-07 17:43:21 +00002121 if (isUpdating) {
2122 SDValue Inc = N->getOperand(AddrOpIdx + 1);
2123 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
2124 }
Bob Wilson01ac8f92010-06-16 21:34:01 +00002125
Bob Wilsond5c57a52010-09-13 23:01:35 +00002126 SDValue SuperReg;
Bob Wilson06fce872011-02-07 17:43:21 +00002127 SDValue V0 = N->getOperand(Vec0Idx + 0);
2128 SDValue V1 = N->getOperand(Vec0Idx + 1);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002129 if (NumVecs == 2) {
2130 if (is64BitVector)
Weiming Zhao95782222012-11-17 00:23:35 +00002131 SuperReg = SDValue(createDRegPairNode(MVT::v2i64, V0, V1), 0);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002132 else
Weiming Zhao95782222012-11-17 00:23:35 +00002133 SuperReg = SDValue(createQRegPairNode(MVT::v4i64, V0, V1), 0);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002134 } else {
Bob Wilson06fce872011-02-07 17:43:21 +00002135 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002136 SDValue V3 = (NumVecs == 3)
Bob Wilson06fce872011-02-07 17:43:21 +00002137 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
2138 : N->getOperand(Vec0Idx + 3);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002139 if (is64BitVector)
Weiming Zhao95782222012-11-17 00:23:35 +00002140 SuperReg = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0);
Bob Wilsond5c57a52010-09-13 23:01:35 +00002141 else
Weiming Zhao95782222012-11-17 00:23:35 +00002142 SuperReg = SDValue(createQuadQRegsNode(MVT::v8i64, V0, V1, V2, V3), 0);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002143 }
Bob Wilsond5c57a52010-09-13 23:01:35 +00002144 Ops.push_back(SuperReg);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002145 Ops.push_back(getI32Imm(Lane));
Evan Chenga33fc862009-11-21 06:21:52 +00002146 Ops.push_back(Pred);
Bob Wilsonae08a732010-03-20 22:13:40 +00002147 Ops.push_back(Reg0);
Bob Wilson4145e3a2009-10-14 16:19:03 +00002148 Ops.push_back(Chain);
2149
Bob Wilson06fce872011-02-07 17:43:21 +00002150 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
2151 QOpcodes[OpcodeIndex]);
Michael Liaob53d8962013-04-19 22:22:57 +00002152 SDNode *VLdLn = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
Evan Cheng40791332011-04-19 00:04:03 +00002153 cast<MachineSDNode>(VLdLn)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson93117bc2009-10-14 16:46:45 +00002154 if (!IsLoad)
Bob Wilson06fce872011-02-07 17:43:21 +00002155 return VLdLn;
Evan Cheng0cbd11d2010-05-15 01:36:29 +00002156
Bob Wilsond5c57a52010-09-13 23:01:35 +00002157 // Extract the subregisters.
Bob Wilson06fce872011-02-07 17:43:21 +00002158 SuperReg = SDValue(VLdLn, 0);
2159 assert(ARM::dsub_7 == ARM::dsub_0+7 &&
2160 ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
2161 unsigned Sub0 = is64BitVector ? ARM::dsub_0 : ARM::qsub_0;
Bob Wilson01ac8f92010-06-16 21:34:01 +00002162 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
2163 ReplaceUses(SDValue(N, Vec),
Bob Wilson06fce872011-02-07 17:43:21 +00002164 CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
2165 ReplaceUses(SDValue(N, NumVecs), SDValue(VLdLn, 1));
2166 if (isUpdating)
2167 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdLn, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00002168 return nullptr;
Bob Wilson4145e3a2009-10-14 16:19:03 +00002169}
2170
Bob Wilson06fce872011-02-07 17:43:21 +00002171SDNode *ARMDAGToDAGISel::SelectVLDDup(SDNode *N, bool isUpdating,
Craig Topper01736f82012-05-24 05:17:00 +00002172 unsigned NumVecs,
2173 const uint16_t *Opcodes) {
Bob Wilson2d790df2010-11-28 06:51:26 +00002174 assert(NumVecs >=2 && NumVecs <= 4 && "VLDDup NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00002175 SDLoc dl(N);
Bob Wilson2d790df2010-11-28 06:51:26 +00002176
2177 SDValue MemAddr, Align;
2178 if (!SelectAddrMode6(N, N->getOperand(1), MemAddr, Align))
Craig Topper062a2ba2014-04-25 05:30:21 +00002179 return nullptr;
Bob Wilson2d790df2010-11-28 06:51:26 +00002180
Evan Cheng40791332011-04-19 00:04:03 +00002181 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2182 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
2183
Bob Wilson2d790df2010-11-28 06:51:26 +00002184 SDValue Chain = N->getOperand(0);
2185 EVT VT = N->getValueType(0);
2186
2187 unsigned Alignment = 0;
2188 if (NumVecs != 3) {
2189 Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
2190 unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
2191 if (Alignment > NumBytes)
2192 Alignment = NumBytes;
Bob Wilsond29b38c2010-12-10 19:37:42 +00002193 if (Alignment < 8 && Alignment < NumBytes)
2194 Alignment = 0;
Bob Wilson2d790df2010-11-28 06:51:26 +00002195 // Alignment must be a power of two; make sure of that.
2196 Alignment = (Alignment & -Alignment);
2197 if (Alignment == 1)
2198 Alignment = 0;
2199 }
2200 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
2201
2202 unsigned OpcodeIndex;
2203 switch (VT.getSimpleVT().SimpleTy) {
2204 default: llvm_unreachable("unhandled vld-dup type");
2205 case MVT::v8i8: OpcodeIndex = 0; break;
2206 case MVT::v4i16: OpcodeIndex = 1; break;
2207 case MVT::v2f32:
2208 case MVT::v2i32: OpcodeIndex = 2; break;
2209 }
2210
2211 SDValue Pred = getAL(CurDAG);
2212 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2213 SDValue SuperReg;
2214 unsigned Opc = Opcodes[OpcodeIndex];
Bob Wilson06fce872011-02-07 17:43:21 +00002215 SmallVector<SDValue, 6> Ops;
2216 Ops.push_back(MemAddr);
2217 Ops.push_back(Align);
2218 if (isUpdating) {
Jim Grosbachc80a2642011-12-21 19:40:55 +00002219 // fixed-stride update instructions don't have an explicit writeback
2220 // operand. It's implicit in the opcode itself.
Bob Wilson06fce872011-02-07 17:43:21 +00002221 SDValue Inc = N->getOperand(2);
Jim Grosbachc80a2642011-12-21 19:40:55 +00002222 if (!isa<ConstantSDNode>(Inc.getNode()))
2223 Ops.push_back(Inc);
2224 // FIXME: VLD3 and VLD4 haven't been updated to that form yet.
2225 else if (NumVecs > 2)
2226 Ops.push_back(Reg0);
Bob Wilson06fce872011-02-07 17:43:21 +00002227 }
2228 Ops.push_back(Pred);
2229 Ops.push_back(Reg0);
2230 Ops.push_back(Chain);
Bob Wilson2d790df2010-11-28 06:51:26 +00002231
2232 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
Bob Wilson06fce872011-02-07 17:43:21 +00002233 std::vector<EVT> ResTys;
Evan Cheng40791332011-04-19 00:04:03 +00002234 ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), MVT::i64,ResTyElts));
Bob Wilson06fce872011-02-07 17:43:21 +00002235 if (isUpdating)
2236 ResTys.push_back(MVT::i32);
2237 ResTys.push_back(MVT::Other);
Michael Liaob53d8962013-04-19 22:22:57 +00002238 SDNode *VLdDup = CurDAG->getMachineNode(Opc, dl, ResTys, Ops);
Evan Cheng40791332011-04-19 00:04:03 +00002239 cast<MachineSDNode>(VLdDup)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson2d790df2010-11-28 06:51:26 +00002240 SuperReg = SDValue(VLdDup, 0);
Bob Wilson2d790df2010-11-28 06:51:26 +00002241
2242 // Extract the subregisters.
2243 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2244 unsigned SubIdx = ARM::dsub_0;
2245 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
2246 ReplaceUses(SDValue(N, Vec),
2247 CurDAG->getTargetExtractSubreg(SubIdx+Vec, dl, VT, SuperReg));
Bob Wilson06fce872011-02-07 17:43:21 +00002248 ReplaceUses(SDValue(N, NumVecs), SDValue(VLdDup, 1));
2249 if (isUpdating)
2250 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdDup, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00002251 return nullptr;
Bob Wilson2d790df2010-11-28 06:51:26 +00002252}
2253
Bob Wilson5bc8a792010-07-07 00:08:54 +00002254SDNode *ARMDAGToDAGISel::SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs,
2255 unsigned Opc) {
Bob Wilson3ed511b2010-07-06 23:36:25 +00002256 assert(NumVecs >= 2 && NumVecs <= 4 && "VTBL NumVecs out-of-range");
Andrew Trickef9de2a2013-05-25 02:42:55 +00002257 SDLoc dl(N);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002258 EVT VT = N->getValueType(0);
Bob Wilson5bc8a792010-07-07 00:08:54 +00002259 unsigned FirstTblReg = IsExt ? 2 : 1;
Bob Wilson3ed511b2010-07-06 23:36:25 +00002260
2261 // Form a REG_SEQUENCE to force register allocation.
2262 SDValue RegSeq;
Bob Wilson5bc8a792010-07-07 00:08:54 +00002263 SDValue V0 = N->getOperand(FirstTblReg + 0);
2264 SDValue V1 = N->getOperand(FirstTblReg + 1);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002265 if (NumVecs == 2)
Weiming Zhao95782222012-11-17 00:23:35 +00002266 RegSeq = SDValue(createDRegPairNode(MVT::v16i8, V0, V1), 0);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002267 else {
Bob Wilson5bc8a792010-07-07 00:08:54 +00002268 SDValue V2 = N->getOperand(FirstTblReg + 2);
Jim Grosbachd37f0712010-10-21 19:38:40 +00002269 // If it's a vtbl3, form a quad D-register and leave the last part as
Bob Wilson3ed511b2010-07-06 23:36:25 +00002270 // an undef.
2271 SDValue V3 = (NumVecs == 3)
2272 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
Bob Wilson5bc8a792010-07-07 00:08:54 +00002273 : N->getOperand(FirstTblReg + 3);
Weiming Zhao95782222012-11-17 00:23:35 +00002274 RegSeq = SDValue(createQuadDRegsNode(MVT::v4i64, V0, V1, V2, V3), 0);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002275 }
2276
Bob Wilson5bc8a792010-07-07 00:08:54 +00002277 SmallVector<SDValue, 6> Ops;
2278 if (IsExt)
2279 Ops.push_back(N->getOperand(1));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00002280 Ops.push_back(RegSeq);
Bob Wilson5bc8a792010-07-07 00:08:54 +00002281 Ops.push_back(N->getOperand(FirstTblReg + NumVecs));
Bob Wilson3ed511b2010-07-06 23:36:25 +00002282 Ops.push_back(getAL(CurDAG)); // predicate
2283 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // predicate register
Michael Liaob53d8962013-04-19 22:22:57 +00002284 return CurDAG->getMachineNode(Opc, dl, VT, Ops);
Bob Wilson3ed511b2010-07-06 23:36:25 +00002285}
2286
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002287SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDNode *N,
Jim Grosbach825cb292010-04-22 23:24:18 +00002288 bool isSigned) {
Sandeep Patel423e42b2009-10-13 18:59:48 +00002289 if (!Subtarget->hasV6T2Ops())
Craig Topper062a2ba2014-04-25 05:30:21 +00002290 return nullptr;
Bob Wilson93117bc2009-10-14 16:46:45 +00002291
Evan Chengeae6d2c2012-12-19 20:16:09 +00002292 unsigned Opc = isSigned
2293 ? (Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX)
Jim Grosbach825cb292010-04-22 23:24:18 +00002294 : (Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX);
2295
Jim Grosbach825cb292010-04-22 23:24:18 +00002296 // For unsigned extracts, check for a shift right and mask
2297 unsigned And_imm = 0;
2298 if (N->getOpcode() == ISD::AND) {
2299 if (isOpcWithIntImmediate(N, ISD::AND, And_imm)) {
2300
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00002301 // The immediate is a mask of the low bits iff imm & (imm+1) == 0
Jim Grosbach825cb292010-04-22 23:24:18 +00002302 if (And_imm & (And_imm + 1))
Craig Topper062a2ba2014-04-25 05:30:21 +00002303 return nullptr;
Jim Grosbach825cb292010-04-22 23:24:18 +00002304
2305 unsigned Srl_imm = 0;
2306 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL,
2307 Srl_imm)) {
2308 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
2309
Jim Grosbach03f56d92011-07-27 21:09:25 +00002310 // Note: The width operand is encoded as width-1.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00002311 unsigned Width = countTrailingOnes(And_imm) - 1;
Jim Grosbach825cb292010-04-22 23:24:18 +00002312 unsigned LSB = Srl_imm;
Evan Chengeae6d2c2012-12-19 20:16:09 +00002313
Jim Grosbach825cb292010-04-22 23:24:18 +00002314 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Chengeae6d2c2012-12-19 20:16:09 +00002315
2316 if ((LSB + Width + 1) == N->getValueType(0).getSizeInBits()) {
2317 // It's cheaper to use a right shift to extract the top bits.
2318 if (Subtarget->isThumb()) {
2319 Opc = isSigned ? ARM::t2ASRri : ARM::t2LSRri;
2320 SDValue Ops[] = { N->getOperand(0).getOperand(0),
2321 CurDAG->getTargetConstant(LSB, MVT::i32),
2322 getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002323 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
Evan Chengeae6d2c2012-12-19 20:16:09 +00002324 }
2325
2326 // ARM models shift instructions as MOVsi with shifter operand.
2327 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(ISD::SRL);
2328 SDValue ShOpc =
2329 CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, LSB),
2330 MVT::i32);
2331 SDValue Ops[] = { N->getOperand(0).getOperand(0), ShOpc,
2332 getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002333 return CurDAG->SelectNodeTo(N, ARM::MOVsi, MVT::i32, Ops);
Evan Chengeae6d2c2012-12-19 20:16:09 +00002334 }
2335
Jim Grosbach825cb292010-04-22 23:24:18 +00002336 SDValue Ops[] = { N->getOperand(0).getOperand(0),
2337 CurDAG->getTargetConstant(LSB, MVT::i32),
2338 CurDAG->getTargetConstant(Width, MVT::i32),
Craig Topper481fb282014-04-27 19:21:11 +00002339 getAL(CurDAG), Reg0 };
2340 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
Jim Grosbach825cb292010-04-22 23:24:18 +00002341 }
2342 }
Craig Topper062a2ba2014-04-25 05:30:21 +00002343 return nullptr;
Jim Grosbach825cb292010-04-22 23:24:18 +00002344 }
2345
2346 // Otherwise, we're looking for a shift of a shift
Sandeep Patel423e42b2009-10-13 18:59:48 +00002347 unsigned Shl_imm = 0;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002348 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, Shl_imm)) {
Sandeep Patel423e42b2009-10-13 18:59:48 +00002349 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
2350 unsigned Srl_imm = 0;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002351 if (isInt32Immediate(N->getOperand(1), Srl_imm)) {
Sandeep Patel423e42b2009-10-13 18:59:48 +00002352 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
Jim Grosbach03f56d92011-07-27 21:09:25 +00002353 // Note: The width operand is encoded as width-1.
2354 unsigned Width = 32 - Srl_imm - 1;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002355 int LSB = Srl_imm - Shl_imm;
Evan Cheng0f55e9c2009-10-22 00:40:00 +00002356 if (LSB < 0)
Craig Topper062a2ba2014-04-25 05:30:21 +00002357 return nullptr;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002358 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002359 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Sandeep Patel423e42b2009-10-13 18:59:48 +00002360 CurDAG->getTargetConstant(LSB, MVT::i32),
2361 CurDAG->getTargetConstant(Width, MVT::i32),
2362 getAL(CurDAG), Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002363 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
Sandeep Patel423e42b2009-10-13 18:59:48 +00002364 }
2365 }
Tim Northover14ff2df2014-07-23 13:59:12 +00002366
2367 if (N->getOpcode() == ISD::SIGN_EXTEND_INREG) {
2368 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
2369 unsigned LSB = 0;
2370 if (!isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL, LSB) &&
2371 !isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRA, LSB))
2372 return nullptr;
2373
2374 if (LSB + Width > 32)
2375 return nullptr;
2376
2377 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2378 SDValue Ops[] = { N->getOperand(0).getOperand(0),
2379 CurDAG->getTargetConstant(LSB, MVT::i32),
2380 CurDAG->getTargetConstant(Width - 1, MVT::i32),
2381 getAL(CurDAG), Reg0 };
2382 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
2383 }
2384
Craig Topper062a2ba2014-04-25 05:30:21 +00002385 return nullptr;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002386}
2387
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002388/// Target-specific DAG combining for ISD::XOR.
2389/// Target-independent combining lowers SELECT_CC nodes of the form
2390/// select_cc setg[ge] X, 0, X, -X
2391/// select_cc setgt X, -1, X, -X
2392/// select_cc setl[te] X, 0, -X, X
2393/// select_cc setlt X, 1, -X, X
2394/// which represent Integer ABS into:
2395/// Y = sra (X, size(X)-1); xor (add (X, Y), Y)
2396/// ARM instruction selection detects the latter and matches it to
2397/// ARM::ABS or ARM::t2ABS machine node.
2398SDNode *ARMDAGToDAGISel::SelectABSOp(SDNode *N){
2399 SDValue XORSrc0 = N->getOperand(0);
2400 SDValue XORSrc1 = N->getOperand(1);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002401 EVT VT = N->getValueType(0);
2402
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002403 if (Subtarget->isThumb1Only())
Craig Topper062a2ba2014-04-25 05:30:21 +00002404 return nullptr;
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002405
Jim Grosbachb437a8c2012-08-01 20:33:00 +00002406 if (XORSrc0.getOpcode() != ISD::ADD || XORSrc1.getOpcode() != ISD::SRA)
Craig Topper062a2ba2014-04-25 05:30:21 +00002407 return nullptr;
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002408
2409 SDValue ADDSrc0 = XORSrc0.getOperand(0);
2410 SDValue ADDSrc1 = XORSrc0.getOperand(1);
2411 SDValue SRASrc0 = XORSrc1.getOperand(0);
2412 SDValue SRASrc1 = XORSrc1.getOperand(1);
2413 ConstantSDNode *SRAConstant = dyn_cast<ConstantSDNode>(SRASrc1);
2414 EVT XType = SRASrc0.getValueType();
2415 unsigned Size = XType.getSizeInBits() - 1;
2416
Jim Grosbachb437a8c2012-08-01 20:33:00 +00002417 if (ADDSrc1 == XORSrc1 && ADDSrc0 == SRASrc0 &&
Craig Topper062a2ba2014-04-25 05:30:21 +00002418 XType.isInteger() && SRAConstant != nullptr &&
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002419 Size == SRAConstant->getZExtValue()) {
Jim Grosbachb437a8c2012-08-01 20:33:00 +00002420 unsigned Opcode = Subtarget->isThumb2() ? ARM::t2ABS : ARM::ABS;
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002421 return CurDAG->SelectNodeTo(N, Opcode, VT, ADDSrc0);
2422 }
2423
Craig Topper062a2ba2014-04-25 05:30:21 +00002424 return nullptr;
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002425}
2426
Evan Chengd85631e2010-05-05 18:28:36 +00002427SDNode *ARMDAGToDAGISel::SelectConcatVector(SDNode *N) {
2428 // The only time a CONCAT_VECTORS operation can have legal types is when
2429 // two 64-bit vectors are concatenated to a 128-bit vector.
2430 EVT VT = N->getValueType(0);
2431 if (!VT.is128BitVector() || N->getNumOperands() != 2)
2432 llvm_unreachable("unexpected CONCAT_VECTORS");
Weiming Zhao95782222012-11-17 00:23:35 +00002433 return createDRegPairNode(VT, N->getOperand(0), N->getOperand(1));
Evan Chengd85631e2010-05-05 18:28:36 +00002434}
2435
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002436SDNode *ARMDAGToDAGISel::Select(SDNode *N) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002437 SDLoc dl(N);
Evan Cheng10043e22007-01-19 07:51:42 +00002438
Tim Northover31d093c2013-09-22 08:21:56 +00002439 if (N->isMachineOpcode()) {
2440 N->setNodeId(-1);
Craig Topper062a2ba2014-04-25 05:30:21 +00002441 return nullptr; // Already selected.
Tim Northover31d093c2013-09-22 08:21:56 +00002442 }
Rafael Espindola4e760152006-06-12 12:28:08 +00002443
2444 switch (N->getOpcode()) {
Evan Cheng10043e22007-01-19 07:51:42 +00002445 default: break;
Weiming Zhaoc5987002013-02-14 18:10:21 +00002446 case ISD::INLINEASM: {
2447 SDNode *ResNode = SelectInlineAsm(N);
2448 if (ResNode)
2449 return ResNode;
2450 break;
2451 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00002452 case ISD::XOR: {
2453 // Select special operations if XOR node forms integer ABS pattern
2454 SDNode *ResNode = SelectABSOp(N);
2455 if (ResNode)
2456 return ResNode;
2457 // Other cases are autogenerated.
2458 break;
2459 }
Evan Cheng10043e22007-01-19 07:51:42 +00002460 case ISD::Constant: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002461 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +00002462 bool UseCP = true;
Eric Christopherc1058df2014-07-04 01:55:26 +00002463 if (Subtarget->useMovt(*MF))
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002464 // Thumb2-aware targets have the MOVT instruction, so all immediates can
2465 // be done with MOV + MOVT, at worst.
Tim Northover55c625f2014-01-23 13:43:47 +00002466 UseCP = false;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002467 else {
2468 if (Subtarget->isThumb()) {
Tim Northover55c625f2014-01-23 13:43:47 +00002469 UseCP = (Val > 255 && // MOV
2470 ~Val > 255 && // MOV + MVN
2471 !ARM_AM::isThumbImmShiftedVal(Val) && // MOV + LSL
2472 !(Subtarget->hasV6T2Ops() && Val <= 0xffff)); // MOVW
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002473 } else
Tim Northover55c625f2014-01-23 13:43:47 +00002474 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
2475 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
2476 !ARM_AM::isSOImmTwoPartVal(Val) && // two instrs.
2477 !(Subtarget->hasV6T2Ops() && Val <= 0xffff)); // MOVW
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002478 }
2479
Evan Cheng10043e22007-01-19 07:51:42 +00002480 if (UseCP) {
Eric Christopherb17140d2014-10-08 07:32:17 +00002481 SDValue CPIdx = CurDAG->getTargetConstantPool(
2482 ConstantInt::get(Type::getInt32Ty(*CurDAG->getContext()), Val),
2483 TLI->getPointerTy());
Evan Cheng1526ba52007-01-24 08:53:17 +00002484
2485 SDNode *ResNode;
Tim Northover55c625f2014-01-23 13:43:47 +00002486 if (Subtarget->isThumb()) {
Evan Cheng3da64f762010-04-16 05:46:06 +00002487 SDValue Pred = getAL(CurDAG);
Owen Anderson9f944592009-08-11 20:47:22 +00002488 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Chengcd4cdd12009-07-11 06:43:01 +00002489 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Jim Grosbachbfef3092010-12-15 23:52:36 +00002490 ResNode = CurDAG->getMachineNode(ARM::tLDRpci, dl, MVT::i32, MVT::Other,
Michael Liaob53d8962013-04-19 22:22:57 +00002491 Ops);
Evan Chengcd4cdd12009-07-11 06:43:01 +00002492 } else {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002493 SDValue Ops[] = {
Jim Grosbachf24f9d92009-08-11 15:33:49 +00002494 CPIdx,
Owen Anderson9f944592009-08-11 20:47:22 +00002495 CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng7e90b112007-07-05 07:15:27 +00002496 getAL(CurDAG),
Owen Anderson9f944592009-08-11 20:47:22 +00002497 CurDAG->getRegister(0, MVT::i32),
Evan Cheng1526ba52007-01-24 08:53:17 +00002498 CurDAG->getEntryNode()
2499 };
Dan Gohman32f71d72009-09-25 18:54:59 +00002500 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
Michael Liaob53d8962013-04-19 22:22:57 +00002501 Ops);
Evan Cheng1526ba52007-01-24 08:53:17 +00002502 }
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002503 ReplaceUses(SDValue(N, 0), SDValue(ResNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002504 return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +00002505 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +00002506
Evan Cheng10043e22007-01-19 07:51:42 +00002507 // Other cases are autogenerated.
Rafael Espindola4e760152006-06-12 12:28:08 +00002508 break;
Evan Cheng10043e22007-01-19 07:51:42 +00002509 }
Rafael Espindola5f7ab1b2006-11-09 13:58:55 +00002510 case ISD::FrameIndex: {
Evan Cheng10043e22007-01-19 07:51:42 +00002511 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindola5f7ab1b2006-11-09 13:58:55 +00002512 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Eric Christopherb17140d2014-10-08 07:32:17 +00002513 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI->getPointerTy());
David Goodwin22c2fba2009-07-08 23:10:31 +00002514 if (Subtarget->isThumb1Only()) {
Renato Golinb9887ef2015-02-25 14:41:06 +00002515 // Set the alignment of the frame object to 4, to avoid having to generate
2516 // more than one ADD
2517 MachineFrameInfo *MFI = MF->getFrameInfo();
2518 if (MFI->getObjectAlignment(FI) < 4)
2519 MFI->setObjectAlignment(FI, 4);
Tim Northover23075cc2014-10-20 21:28:41 +00002520 return CurDAG->SelectNodeTo(N, ARM::tADDframe, MVT::i32, TFI,
2521 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbachfde21102009-04-07 20:34:09 +00002522 } else {
David Goodwin4ad77972009-07-14 18:48:51 +00002523 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
2524 ARM::t2ADDri : ARM::ADDri);
Owen Anderson9f944592009-08-11 20:47:22 +00002525 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
2526 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2527 CurDAG->getRegister(0, MVT::i32) };
Craig Topper481fb282014-04-27 19:21:11 +00002528 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops);
Evan Cheng7e90b112007-07-05 07:15:27 +00002529 }
Evan Cheng10043e22007-01-19 07:51:42 +00002530 }
Sandeep Patel423e42b2009-10-13 18:59:48 +00002531 case ISD::SRL:
Jim Grosbach825cb292010-04-22 23:24:18 +00002532 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
Sandeep Patel423e42b2009-10-13 18:59:48 +00002533 return I;
2534 break;
Tim Northover14ff2df2014-07-23 13:59:12 +00002535 case ISD::SIGN_EXTEND_INREG:
Sandeep Patel423e42b2009-10-13 18:59:48 +00002536 case ISD::SRA:
Jim Grosbach825cb292010-04-22 23:24:18 +00002537 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, true))
Sandeep Patel423e42b2009-10-13 18:59:48 +00002538 return I;
2539 break;
Evan Cheng10043e22007-01-19 07:51:42 +00002540 case ISD::MUL:
Evan Chengb24e51e2009-07-07 01:17:28 +00002541 if (Subtarget->isThumb1Only())
Evan Cheng139edae2007-01-24 02:21:22 +00002542 break;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002543 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002544 unsigned RHSV = C->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +00002545 if (!RHSV) break;
2546 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002547 unsigned ShImm = Log2_32(RHSV-1);
2548 if (ShImm >= 32)
2549 break;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002550 SDValue V = N->getOperand(0);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002551 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson9f944592009-08-11 20:47:22 +00002552 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2553 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng1ec43962009-07-22 18:08:05 +00002554 if (Subtarget->isThumb()) {
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002555 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002556 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002557 } else {
2558 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002559 return CurDAG->SelectNodeTo(N, ARM::ADDrsi, MVT::i32, Ops);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002560 }
Evan Cheng10043e22007-01-19 07:51:42 +00002561 }
2562 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002563 unsigned ShImm = Log2_32(RHSV+1);
2564 if (ShImm >= 32)
2565 break;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002566 SDValue V = N->getOperand(0);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002567 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson9f944592009-08-11 20:47:22 +00002568 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2569 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng1ec43962009-07-22 18:08:05 +00002570 if (Subtarget->isThumb()) {
Bob Wilsonb6112e82010-05-28 00:27:15 +00002571 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002572 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002573 } else {
2574 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Craig Topper481fb282014-04-27 19:21:11 +00002575 return CurDAG->SelectNodeTo(N, ARM::RSBrsi, MVT::i32, Ops);
Evan Cheng0d8b0cf2009-07-21 00:31:12 +00002576 }
Evan Cheng10043e22007-01-19 07:51:42 +00002577 }
2578 }
2579 break;
Evan Cheng786b15f2009-10-21 08:15:52 +00002580 case ISD::AND: {
Jim Grosbach825cb292010-04-22 23:24:18 +00002581 // Check for unsigned bitfield extract
2582 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
2583 return I;
2584
Evan Cheng786b15f2009-10-21 08:15:52 +00002585 // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
2586 // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
2587 // are entirely contributed by c2 and lower 16-bits are entirely contributed
2588 // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
2589 // Select it to: "movt x, ((c1 & 0xffff) >> 16)
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002590 EVT VT = N->getValueType(0);
Evan Cheng786b15f2009-10-21 08:15:52 +00002591 if (VT != MVT::i32)
2592 break;
2593 unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
2594 ? ARM::t2MOVTi16
2595 : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
2596 if (!Opc)
2597 break;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002598 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Evan Cheng786b15f2009-10-21 08:15:52 +00002599 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2600 if (!N1C)
2601 break;
2602 if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
2603 SDValue N2 = N0.getOperand(1);
2604 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
2605 if (!N2C)
2606 break;
2607 unsigned N1CVal = N1C->getZExtValue();
2608 unsigned N2CVal = N2C->getZExtValue();
2609 if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
2610 (N1CVal & 0xffffU) == 0xffffU &&
2611 (N2CVal & 0xffffU) == 0x0U) {
2612 SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
2613 MVT::i32);
2614 SDValue Ops[] = { N0.getOperand(0), Imm16,
2615 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Michael Liaob53d8962013-04-19 22:22:57 +00002616 return CurDAG->getMachineNode(Opc, dl, VT, Ops);
Evan Cheng786b15f2009-10-21 08:15:52 +00002617 }
2618 }
2619 break;
2620 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002621 case ARMISD::VMOVRRD:
2622 return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32,
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002623 N->getOperand(0), getAL(CurDAG),
Dan Gohman32f71d72009-09-25 18:54:59 +00002624 CurDAG->getRegister(0, MVT::i32));
Dan Gohmana1603612007-10-08 18:33:35 +00002625 case ISD::UMUL_LOHI: {
Evan Chengb24e51e2009-07-07 01:17:28 +00002626 if (Subtarget->isThumb1Only())
2627 break;
2628 if (Subtarget->isThumb()) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002629 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Michael Liaob53d8962013-04-19 22:22:57 +00002630 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
2631 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops);
Evan Chengb24e51e2009-07-07 01:17:28 +00002632 } else {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002633 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson9f944592009-08-11 20:47:22 +00002634 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2635 CurDAG->getRegister(0, MVT::i32) };
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002636 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2637 ARM::UMULL : ARM::UMULLv5,
Michael Liaob53d8962013-04-19 22:22:57 +00002638 dl, MVT::i32, MVT::i32, Ops);
Evan Chengb24e51e2009-07-07 01:17:28 +00002639 }
Evan Cheng7e90b112007-07-05 07:15:27 +00002640 }
Dan Gohmana1603612007-10-08 18:33:35 +00002641 case ISD::SMUL_LOHI: {
Evan Chengb24e51e2009-07-07 01:17:28 +00002642 if (Subtarget->isThumb1Only())
2643 break;
2644 if (Subtarget->isThumb()) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002645 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson9f944592009-08-11 20:47:22 +00002646 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Michael Liaob53d8962013-04-19 22:22:57 +00002647 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops);
Evan Chengb24e51e2009-07-07 01:17:28 +00002648 } else {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002649 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson9f944592009-08-11 20:47:22 +00002650 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2651 CurDAG->getRegister(0, MVT::i32) };
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002652 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2653 ARM::SMULL : ARM::SMULLv5,
Michael Liaob53d8962013-04-19 22:22:57 +00002654 dl, MVT::i32, MVT::i32, Ops);
Evan Chengb24e51e2009-07-07 01:17:28 +00002655 }
Evan Cheng7e90b112007-07-05 07:15:27 +00002656 }
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002657 case ARMISD::UMLAL:{
2658 if (Subtarget->isThumb()) {
2659 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2),
2660 N->getOperand(3), getAL(CurDAG),
2661 CurDAG->getRegister(0, MVT::i32)};
Michael Liaob53d8962013-04-19 22:22:57 +00002662 return CurDAG->getMachineNode(ARM::t2UMLAL, dl, MVT::i32, MVT::i32, Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002663 }else{
2664 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2),
2665 N->getOperand(3), getAL(CurDAG),
2666 CurDAG->getRegister(0, MVT::i32),
2667 CurDAG->getRegister(0, MVT::i32) };
2668 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2669 ARM::UMLAL : ARM::UMLALv5,
Michael Liaob53d8962013-04-19 22:22:57 +00002670 dl, MVT::i32, MVT::i32, Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002671 }
2672 }
2673 case ARMISD::SMLAL:{
2674 if (Subtarget->isThumb()) {
2675 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2),
2676 N->getOperand(3), getAL(CurDAG),
2677 CurDAG->getRegister(0, MVT::i32)};
Michael Liaob53d8962013-04-19 22:22:57 +00002678 return CurDAG->getMachineNode(ARM::t2SMLAL, dl, MVT::i32, MVT::i32, Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002679 }else{
2680 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2),
2681 N->getOperand(3), getAL(CurDAG),
2682 CurDAG->getRegister(0, MVT::i32),
2683 CurDAG->getRegister(0, MVT::i32) };
2684 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2685 ARM::SMLAL : ARM::SMLALv5,
Michael Liaob53d8962013-04-19 22:22:57 +00002686 dl, MVT::i32, MVT::i32, Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00002687 }
2688 }
Evan Cheng10043e22007-01-19 07:51:42 +00002689 case ISD::LOAD: {
Craig Topper062a2ba2014-04-25 05:30:21 +00002690 SDNode *ResNode = nullptr;
Evan Chengb24e51e2009-07-07 01:17:28 +00002691 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002692 ResNode = SelectT2IndexedLoad(N);
Evan Cheng84c6cda2009-07-02 07:28:31 +00002693 else
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002694 ResNode = SelectARMIndexedLoad(N);
Evan Chengd9c55362009-07-02 01:23:32 +00002695 if (ResNode)
2696 return ResNode;
Evan Cheng10043e22007-01-19 07:51:42 +00002697 // Other cases are autogenerated.
Rafael Espindola5f7ab1b2006-11-09 13:58:55 +00002698 break;
Rafael Espindola4e760152006-06-12 12:28:08 +00002699 }
Evan Cheng7e90b112007-07-05 07:15:27 +00002700 case ARMISD::BRCOND: {
2701 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2702 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2703 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002704
Evan Cheng7e90b112007-07-05 07:15:27 +00002705 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2706 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
2707 // Pattern complexity = 6 cost = 1 size = 0
2708
David Goodwin27303cd2009-06-30 18:04:13 +00002709 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2710 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2711 // Pattern complexity = 6 cost = 1 size = 0
2712
Jim Grosbachf24f9d92009-08-11 15:33:49 +00002713 unsigned Opc = Subtarget->isThumb() ?
David Goodwin27303cd2009-06-30 18:04:13 +00002714 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002715 SDValue Chain = N->getOperand(0);
2716 SDValue N1 = N->getOperand(1);
2717 SDValue N2 = N->getOperand(2);
2718 SDValue N3 = N->getOperand(3);
2719 SDValue InFlag = N->getOperand(4);
Evan Cheng7e90b112007-07-05 07:15:27 +00002720 assert(N1.getOpcode() == ISD::BasicBlock);
2721 assert(N2.getOpcode() == ISD::Constant);
2722 assert(N3.getOpcode() == ISD::Register);
2723
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002724 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmaneffb8942008-09-12 16:56:44 +00002725 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson9f944592009-08-11 20:47:22 +00002726 MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002727 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman32f71d72009-09-25 18:54:59 +00002728 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
Michael Liaob53d8962013-04-19 22:22:57 +00002729 MVT::Glue, Ops);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002730 Chain = SDValue(ResNode, 0);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002731 if (N->getNumValues() == 2) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002732 InFlag = SDValue(ResNode, 1);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002733 ReplaceUses(SDValue(N, 1), InFlag);
Chris Lattnere99faac2008-02-03 03:20:59 +00002734 }
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002735 ReplaceUses(SDValue(N, 0),
Evan Cheng82adca82009-11-19 08:16:50 +00002736 SDValue(Chain.getNode(), Chain.getResNo()));
Craig Topper062a2ba2014-04-25 05:30:21 +00002737 return nullptr;
Evan Cheng7e90b112007-07-05 07:15:27 +00002738 }
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002739 case ARMISD::VZIP: {
2740 unsigned Opc = 0;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002741 EVT VT = N->getValueType(0);
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002742 switch (VT.getSimpleVT().SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002743 default: return nullptr;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002744 case MVT::v8i8: Opc = ARM::VZIPd8; break;
2745 case MVT::v4i16: Opc = ARM::VZIPd16; break;
2746 case MVT::v2f32:
Jim Grosbach4640c812012-04-11 16:53:25 +00002747 // vzip.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
2748 case MVT::v2i32: Opc = ARM::VTRNd32; break;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002749 case MVT::v16i8: Opc = ARM::VZIPq8; break;
2750 case MVT::v8i16: Opc = ARM::VZIPq16; break;
2751 case MVT::v4f32:
2752 case MVT::v4i32: Opc = ARM::VZIPq32; break;
2753 }
Evan Cheng3da64f762010-04-16 05:46:06 +00002754 SDValue Pred = getAL(CurDAG);
Evan Chenga33fc862009-11-21 06:21:52 +00002755 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2756 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
Michael Liaob53d8962013-04-19 22:22:57 +00002757 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops);
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002758 }
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002759 case ARMISD::VUZP: {
2760 unsigned Opc = 0;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002761 EVT VT = N->getValueType(0);
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002762 switch (VT.getSimpleVT().SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002763 default: return nullptr;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002764 case MVT::v8i8: Opc = ARM::VUZPd8; break;
2765 case MVT::v4i16: Opc = ARM::VUZPd16; break;
2766 case MVT::v2f32:
Jim Grosbach6e536de2012-04-11 17:40:18 +00002767 // vuzp.32 Dd, Dm is a pseudo-instruction expanded to vtrn.32 Dd, Dm.
2768 case MVT::v2i32: Opc = ARM::VTRNd32; break;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002769 case MVT::v16i8: Opc = ARM::VUZPq8; break;
2770 case MVT::v8i16: Opc = ARM::VUZPq16; break;
2771 case MVT::v4f32:
2772 case MVT::v4i32: Opc = ARM::VUZPq32; break;
2773 }
Evan Cheng3da64f762010-04-16 05:46:06 +00002774 SDValue Pred = getAL(CurDAG);
Evan Chenga33fc862009-11-21 06:21:52 +00002775 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2776 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
Michael Liaob53d8962013-04-19 22:22:57 +00002777 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops);
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002778 }
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002779 case ARMISD::VTRN: {
2780 unsigned Opc = 0;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002781 EVT VT = N->getValueType(0);
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002782 switch (VT.getSimpleVT().SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002783 default: return nullptr;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00002784 case MVT::v8i8: Opc = ARM::VTRNd8; break;
2785 case MVT::v4i16: Opc = ARM::VTRNd16; break;
2786 case MVT::v2f32:
2787 case MVT::v2i32: Opc = ARM::VTRNd32; break;
2788 case MVT::v16i8: Opc = ARM::VTRNq8; break;
2789 case MVT::v8i16: Opc = ARM::VTRNq16; break;
2790 case MVT::v4f32:
2791 case MVT::v4i32: Opc = ARM::VTRNq32; break;
2792 }
Evan Cheng3da64f762010-04-16 05:46:06 +00002793 SDValue Pred = getAL(CurDAG);
Evan Chenga33fc862009-11-21 06:21:52 +00002794 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2795 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
Michael Liaob53d8962013-04-19 22:22:57 +00002796 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops);
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +00002797 }
Bob Wilsond8a9a042010-06-04 00:04:02 +00002798 case ARMISD::BUILD_VECTOR: {
2799 EVT VecVT = N->getValueType(0);
2800 EVT EltVT = VecVT.getVectorElementType();
2801 unsigned NumElts = VecVT.getVectorNumElements();
Duncan Sands14627772010-11-03 12:17:33 +00002802 if (EltVT == MVT::f64) {
Bob Wilsond8a9a042010-06-04 00:04:02 +00002803 assert(NumElts == 2 && "unexpected type for BUILD_VECTOR");
Weiming Zhao95782222012-11-17 00:23:35 +00002804 return createDRegPairNode(VecVT, N->getOperand(0), N->getOperand(1));
Bob Wilsond8a9a042010-06-04 00:04:02 +00002805 }
Duncan Sands14627772010-11-03 12:17:33 +00002806 assert(EltVT == MVT::f32 && "unexpected type for BUILD_VECTOR");
Bob Wilsond8a9a042010-06-04 00:04:02 +00002807 if (NumElts == 2)
Weiming Zhao95782222012-11-17 00:23:35 +00002808 return createSRegPairNode(VecVT, N->getOperand(0), N->getOperand(1));
Bob Wilsond8a9a042010-06-04 00:04:02 +00002809 assert(NumElts == 4 && "unexpected type for BUILD_VECTOR");
Weiming Zhao95782222012-11-17 00:23:35 +00002810 return createQuadSRegsNode(VecVT, N->getOperand(0), N->getOperand(1),
Bob Wilsond8a9a042010-06-04 00:04:02 +00002811 N->getOperand(2), N->getOperand(3));
2812 }
Bob Wilsone0636a72009-08-26 17:39:53 +00002813
Bob Wilson2d790df2010-11-28 06:51:26 +00002814 case ARMISD::VLD2DUP: {
Craig Topper01736f82012-05-24 05:17:00 +00002815 static const uint16_t Opcodes[] = { ARM::VLD2DUPd8, ARM::VLD2DUPd16,
2816 ARM::VLD2DUPd32 };
Bob Wilson06fce872011-02-07 17:43:21 +00002817 return SelectVLDDup(N, false, 2, Opcodes);
Bob Wilson2d790df2010-11-28 06:51:26 +00002818 }
2819
Bob Wilson77ab1652010-11-29 19:35:29 +00002820 case ARMISD::VLD3DUP: {
Craig Topper01736f82012-05-24 05:17:00 +00002821 static const uint16_t Opcodes[] = { ARM::VLD3DUPd8Pseudo,
2822 ARM::VLD3DUPd16Pseudo,
2823 ARM::VLD3DUPd32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00002824 return SelectVLDDup(N, false, 3, Opcodes);
Bob Wilson77ab1652010-11-29 19:35:29 +00002825 }
2826
Bob Wilson431ac4ef2010-11-30 00:00:35 +00002827 case ARMISD::VLD4DUP: {
Craig Topper01736f82012-05-24 05:17:00 +00002828 static const uint16_t Opcodes[] = { ARM::VLD4DUPd8Pseudo,
2829 ARM::VLD4DUPd16Pseudo,
2830 ARM::VLD4DUPd32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00002831 return SelectVLDDup(N, false, 4, Opcodes);
2832 }
2833
2834 case ARMISD::VLD2DUP_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002835 static const uint16_t Opcodes[] = { ARM::VLD2DUPd8wb_fixed,
2836 ARM::VLD2DUPd16wb_fixed,
2837 ARM::VLD2DUPd32wb_fixed };
Bob Wilson06fce872011-02-07 17:43:21 +00002838 return SelectVLDDup(N, true, 2, Opcodes);
2839 }
2840
2841 case ARMISD::VLD3DUP_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002842 static const uint16_t Opcodes[] = { ARM::VLD3DUPd8Pseudo_UPD,
2843 ARM::VLD3DUPd16Pseudo_UPD,
2844 ARM::VLD3DUPd32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002845 return SelectVLDDup(N, true, 3, Opcodes);
2846 }
2847
2848 case ARMISD::VLD4DUP_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002849 static const uint16_t Opcodes[] = { ARM::VLD4DUPd8Pseudo_UPD,
2850 ARM::VLD4DUPd16Pseudo_UPD,
2851 ARM::VLD4DUPd32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002852 return SelectVLDDup(N, true, 4, Opcodes);
2853 }
2854
2855 case ARMISD::VLD1_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002856 static const uint16_t DOpcodes[] = { ARM::VLD1d8wb_fixed,
2857 ARM::VLD1d16wb_fixed,
2858 ARM::VLD1d32wb_fixed,
2859 ARM::VLD1d64wb_fixed };
2860 static const uint16_t QOpcodes[] = { ARM::VLD1q8wb_fixed,
2861 ARM::VLD1q16wb_fixed,
2862 ARM::VLD1q32wb_fixed,
2863 ARM::VLD1q64wb_fixed };
Craig Topper062a2ba2014-04-25 05:30:21 +00002864 return SelectVLD(N, true, 1, DOpcodes, QOpcodes, nullptr);
Bob Wilson06fce872011-02-07 17:43:21 +00002865 }
2866
2867 case ARMISD::VLD2_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002868 static const uint16_t DOpcodes[] = { ARM::VLD2d8wb_fixed,
2869 ARM::VLD2d16wb_fixed,
2870 ARM::VLD2d32wb_fixed,
2871 ARM::VLD1q64wb_fixed};
2872 static const uint16_t QOpcodes[] = { ARM::VLD2q8PseudoWB_fixed,
2873 ARM::VLD2q16PseudoWB_fixed,
2874 ARM::VLD2q32PseudoWB_fixed };
Craig Topper062a2ba2014-04-25 05:30:21 +00002875 return SelectVLD(N, true, 2, DOpcodes, QOpcodes, nullptr);
Bob Wilson06fce872011-02-07 17:43:21 +00002876 }
2877
2878 case ARMISD::VLD3_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002879 static const uint16_t DOpcodes[] = { ARM::VLD3d8Pseudo_UPD,
2880 ARM::VLD3d16Pseudo_UPD,
2881 ARM::VLD3d32Pseudo_UPD,
Jiangning Liu4df23632014-01-16 09:16:13 +00002882 ARM::VLD1d64TPseudoWB_fixed};
Craig Topper01736f82012-05-24 05:17:00 +00002883 static const uint16_t QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
2884 ARM::VLD3q16Pseudo_UPD,
2885 ARM::VLD3q32Pseudo_UPD };
2886 static const uint16_t QOpcodes1[] = { ARM::VLD3q8oddPseudo_UPD,
2887 ARM::VLD3q16oddPseudo_UPD,
2888 ARM::VLD3q32oddPseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002889 return SelectVLD(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2890 }
2891
2892 case ARMISD::VLD4_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002893 static const uint16_t DOpcodes[] = { ARM::VLD4d8Pseudo_UPD,
2894 ARM::VLD4d16Pseudo_UPD,
2895 ARM::VLD4d32Pseudo_UPD,
Jiangning Liu4df23632014-01-16 09:16:13 +00002896 ARM::VLD1d64QPseudoWB_fixed};
Craig Topper01736f82012-05-24 05:17:00 +00002897 static const uint16_t QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
2898 ARM::VLD4q16Pseudo_UPD,
2899 ARM::VLD4q32Pseudo_UPD };
2900 static const uint16_t QOpcodes1[] = { ARM::VLD4q8oddPseudo_UPD,
2901 ARM::VLD4q16oddPseudo_UPD,
2902 ARM::VLD4q32oddPseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002903 return SelectVLD(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2904 }
2905
2906 case ARMISD::VLD2LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002907 static const uint16_t DOpcodes[] = { ARM::VLD2LNd8Pseudo_UPD,
2908 ARM::VLD2LNd16Pseudo_UPD,
2909 ARM::VLD2LNd32Pseudo_UPD };
2910 static const uint16_t QOpcodes[] = { ARM::VLD2LNq16Pseudo_UPD,
2911 ARM::VLD2LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002912 return SelectVLDSTLane(N, true, true, 2, DOpcodes, QOpcodes);
2913 }
2914
2915 case ARMISD::VLD3LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002916 static const uint16_t DOpcodes[] = { ARM::VLD3LNd8Pseudo_UPD,
2917 ARM::VLD3LNd16Pseudo_UPD,
2918 ARM::VLD3LNd32Pseudo_UPD };
2919 static const uint16_t QOpcodes[] = { ARM::VLD3LNq16Pseudo_UPD,
2920 ARM::VLD3LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002921 return SelectVLDSTLane(N, true, true, 3, DOpcodes, QOpcodes);
2922 }
2923
2924 case ARMISD::VLD4LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002925 static const uint16_t DOpcodes[] = { ARM::VLD4LNd8Pseudo_UPD,
2926 ARM::VLD4LNd16Pseudo_UPD,
2927 ARM::VLD4LNd32Pseudo_UPD };
2928 static const uint16_t QOpcodes[] = { ARM::VLD4LNq16Pseudo_UPD,
2929 ARM::VLD4LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002930 return SelectVLDSTLane(N, true, true, 4, DOpcodes, QOpcodes);
2931 }
2932
2933 case ARMISD::VST1_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002934 static const uint16_t DOpcodes[] = { ARM::VST1d8wb_fixed,
2935 ARM::VST1d16wb_fixed,
2936 ARM::VST1d32wb_fixed,
2937 ARM::VST1d64wb_fixed };
2938 static const uint16_t QOpcodes[] = { ARM::VST1q8wb_fixed,
2939 ARM::VST1q16wb_fixed,
2940 ARM::VST1q32wb_fixed,
2941 ARM::VST1q64wb_fixed };
Craig Topper062a2ba2014-04-25 05:30:21 +00002942 return SelectVST(N, true, 1, DOpcodes, QOpcodes, nullptr);
Bob Wilson06fce872011-02-07 17:43:21 +00002943 }
2944
2945 case ARMISD::VST2_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002946 static const uint16_t DOpcodes[] = { ARM::VST2d8wb_fixed,
2947 ARM::VST2d16wb_fixed,
2948 ARM::VST2d32wb_fixed,
2949 ARM::VST1q64wb_fixed};
2950 static const uint16_t QOpcodes[] = { ARM::VST2q8PseudoWB_fixed,
2951 ARM::VST2q16PseudoWB_fixed,
2952 ARM::VST2q32PseudoWB_fixed };
Craig Topper062a2ba2014-04-25 05:30:21 +00002953 return SelectVST(N, true, 2, DOpcodes, QOpcodes, nullptr);
Bob Wilson06fce872011-02-07 17:43:21 +00002954 }
2955
2956 case ARMISD::VST3_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002957 static const uint16_t DOpcodes[] = { ARM::VST3d8Pseudo_UPD,
2958 ARM::VST3d16Pseudo_UPD,
2959 ARM::VST3d32Pseudo_UPD,
2960 ARM::VST1d64TPseudoWB_fixed};
2961 static const uint16_t QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
2962 ARM::VST3q16Pseudo_UPD,
2963 ARM::VST3q32Pseudo_UPD };
2964 static const uint16_t QOpcodes1[] = { ARM::VST3q8oddPseudo_UPD,
2965 ARM::VST3q16oddPseudo_UPD,
2966 ARM::VST3q32oddPseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002967 return SelectVST(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2968 }
2969
2970 case ARMISD::VST4_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002971 static const uint16_t DOpcodes[] = { ARM::VST4d8Pseudo_UPD,
2972 ARM::VST4d16Pseudo_UPD,
2973 ARM::VST4d32Pseudo_UPD,
2974 ARM::VST1d64QPseudoWB_fixed};
2975 static const uint16_t QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
2976 ARM::VST4q16Pseudo_UPD,
2977 ARM::VST4q32Pseudo_UPD };
2978 static const uint16_t QOpcodes1[] = { ARM::VST4q8oddPseudo_UPD,
2979 ARM::VST4q16oddPseudo_UPD,
2980 ARM::VST4q32oddPseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002981 return SelectVST(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2982 }
2983
2984 case ARMISD::VST2LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002985 static const uint16_t DOpcodes[] = { ARM::VST2LNd8Pseudo_UPD,
2986 ARM::VST2LNd16Pseudo_UPD,
2987 ARM::VST2LNd32Pseudo_UPD };
2988 static const uint16_t QOpcodes[] = { ARM::VST2LNq16Pseudo_UPD,
2989 ARM::VST2LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002990 return SelectVLDSTLane(N, false, true, 2, DOpcodes, QOpcodes);
2991 }
2992
2993 case ARMISD::VST3LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00002994 static const uint16_t DOpcodes[] = { ARM::VST3LNd8Pseudo_UPD,
2995 ARM::VST3LNd16Pseudo_UPD,
2996 ARM::VST3LNd32Pseudo_UPD };
2997 static const uint16_t QOpcodes[] = { ARM::VST3LNq16Pseudo_UPD,
2998 ARM::VST3LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00002999 return SelectVLDSTLane(N, false, true, 3, DOpcodes, QOpcodes);
3000 }
3001
3002 case ARMISD::VST4LN_UPD: {
Craig Topper01736f82012-05-24 05:17:00 +00003003 static const uint16_t DOpcodes[] = { ARM::VST4LNd8Pseudo_UPD,
3004 ARM::VST4LNd16Pseudo_UPD,
3005 ARM::VST4LNd32Pseudo_UPD };
3006 static const uint16_t QOpcodes[] = { ARM::VST4LNq16Pseudo_UPD,
3007 ARM::VST4LNq32Pseudo_UPD };
Bob Wilson06fce872011-02-07 17:43:21 +00003008 return SelectVLDSTLane(N, false, true, 4, DOpcodes, QOpcodes);
Bob Wilson431ac4ef2010-11-30 00:00:35 +00003009 }
3010
Bob Wilsone0636a72009-08-26 17:39:53 +00003011 case ISD::INTRINSIC_VOID:
3012 case ISD::INTRINSIC_W_CHAIN: {
3013 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Bob Wilsone0636a72009-08-26 17:39:53 +00003014 switch (IntNo) {
3015 default:
Bob Wilsonf765e1f2010-05-06 16:05:26 +00003016 break;
Bob Wilsone0636a72009-08-26 17:39:53 +00003017
Tim Northover1ff5f292014-03-26 14:39:31 +00003018 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003019 case Intrinsic::arm_ldrexd: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003020 SDLoc dl(N);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003021 SDValue Chain = N->getOperand(0);
Tim Northover1ff5f292014-03-26 14:39:31 +00003022 SDValue MemAddr = N->getOperand(2);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003023 bool isThumb = Subtarget->isThumb() && Subtarget->hasThumb2();
Tim Northover1ff5f292014-03-26 14:39:31 +00003024
3025 bool IsAcquire = IntNo == Intrinsic::arm_ldaexd;
3026 unsigned NewOpc = isThumb ? (IsAcquire ? ARM::t2LDAEXD : ARM::t2LDREXD)
3027 : (IsAcquire ? ARM::LDAEXD : ARM::LDREXD);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003028
3029 // arm_ldrexd returns a i64 value in {i32, i32}
3030 std::vector<EVT> ResTys;
Weiming Zhao8f56f882012-11-16 21:55:34 +00003031 if (isThumb) {
3032 ResTys.push_back(MVT::i32);
3033 ResTys.push_back(MVT::i32);
3034 } else
3035 ResTys.push_back(MVT::Untyped);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003036 ResTys.push_back(MVT::Other);
3037
Weiming Zhao8f56f882012-11-16 21:55:34 +00003038 // Place arguments in the right order.
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003039 SmallVector<SDValue, 7> Ops;
3040 Ops.push_back(MemAddr);
3041 Ops.push_back(getAL(CurDAG));
3042 Ops.push_back(CurDAG->getRegister(0, MVT::i32));
3043 Ops.push_back(Chain);
Michael Liaob53d8962013-04-19 22:22:57 +00003044 SDNode *Ld = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003045 // Transfer memoperands.
3046 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3047 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
3048 cast<MachineSDNode>(Ld)->setMemRefs(MemOp, MemOp + 1);
3049
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003050 // Remap uses.
Lang Hamesbe3d9712013-03-09 22:56:09 +00003051 SDValue OutChain = isThumb ? SDValue(Ld, 2) : SDValue(Ld, 1);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003052 if (!SDValue(N, 0).use_empty()) {
Weiming Zhao8f56f882012-11-16 21:55:34 +00003053 SDValue Result;
3054 if (isThumb)
3055 Result = SDValue(Ld, 0);
3056 else {
3057 SDValue SubRegIdx = CurDAG->getTargetConstant(ARM::gsub_0, MVT::i32);
3058 SDNode *ResNode = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
Lang Hamesbe3d9712013-03-09 22:56:09 +00003059 dl, MVT::i32, SDValue(Ld, 0), SubRegIdx);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003060 Result = SDValue(ResNode,0);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003061 }
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003062 ReplaceUses(SDValue(N, 0), Result);
3063 }
3064 if (!SDValue(N, 1).use_empty()) {
Weiming Zhao8f56f882012-11-16 21:55:34 +00003065 SDValue Result;
3066 if (isThumb)
3067 Result = SDValue(Ld, 1);
3068 else {
3069 SDValue SubRegIdx = CurDAG->getTargetConstant(ARM::gsub_1, MVT::i32);
3070 SDNode *ResNode = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
Lang Hamesbe3d9712013-03-09 22:56:09 +00003071 dl, MVT::i32, SDValue(Ld, 0), SubRegIdx);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003072 Result = SDValue(ResNode,0);
Weiming Zhao8f56f882012-11-16 21:55:34 +00003073 }
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003074 ReplaceUses(SDValue(N, 1), Result);
3075 }
Lang Hamesbe3d9712013-03-09 22:56:09 +00003076 ReplaceUses(SDValue(N, 2), OutChain);
Craig Topper062a2ba2014-04-25 05:30:21 +00003077 return nullptr;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003078 }
Tim Northover1ff5f292014-03-26 14:39:31 +00003079 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003080 case Intrinsic::arm_strexd: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003081 SDLoc dl(N);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003082 SDValue Chain = N->getOperand(0);
3083 SDValue Val0 = N->getOperand(2);
3084 SDValue Val1 = N->getOperand(3);
3085 SDValue MemAddr = N->getOperand(4);
3086
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003087 // Store exclusive double return a i32 value which is the return status
3088 // of the issued store.
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00003089 EVT ResTys[] = { MVT::i32, MVT::Other };
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003090
Weiming Zhao8f56f882012-11-16 21:55:34 +00003091 bool isThumb = Subtarget->isThumb() && Subtarget->hasThumb2();
3092 // Place arguments in the right order.
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003093 SmallVector<SDValue, 7> Ops;
Weiming Zhao8f56f882012-11-16 21:55:34 +00003094 if (isThumb) {
3095 Ops.push_back(Val0);
3096 Ops.push_back(Val1);
3097 } else
3098 // arm_strexd uses GPRPair.
3099 Ops.push_back(SDValue(createGPRPairNode(MVT::Untyped, Val0, Val1), 0));
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003100 Ops.push_back(MemAddr);
3101 Ops.push_back(getAL(CurDAG));
3102 Ops.push_back(CurDAG->getRegister(0, MVT::i32));
3103 Ops.push_back(Chain);
3104
Tim Northover1ff5f292014-03-26 14:39:31 +00003105 bool IsRelease = IntNo == Intrinsic::arm_stlexd;
3106 unsigned NewOpc = isThumb ? (IsRelease ? ARM::t2STLEXD : ARM::t2STREXD)
3107 : (IsRelease ? ARM::STLEXD : ARM::STREXD);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003108
Michael Liaob53d8962013-04-19 22:22:57 +00003109 SDNode *St = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops);
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +00003110 // Transfer memoperands.
3111 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3112 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
3113 cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1);
3114
3115 return St;
3116 }
3117
Bob Wilson340861d2010-03-23 05:25:43 +00003118 case Intrinsic::arm_neon_vld1: {
Craig Topper01736f82012-05-24 05:17:00 +00003119 static const uint16_t DOpcodes[] = { ARM::VLD1d8, ARM::VLD1d16,
3120 ARM::VLD1d32, ARM::VLD1d64 };
3121 static const uint16_t QOpcodes[] = { ARM::VLD1q8, ARM::VLD1q16,
3122 ARM::VLD1q32, ARM::VLD1q64};
Craig Topper062a2ba2014-04-25 05:30:21 +00003123 return SelectVLD(N, false, 1, DOpcodes, QOpcodes, nullptr);
Bob Wilson340861d2010-03-23 05:25:43 +00003124 }
3125
Bob Wilsone0636a72009-08-26 17:39:53 +00003126 case Intrinsic::arm_neon_vld2: {
Craig Topper01736f82012-05-24 05:17:00 +00003127 static const uint16_t DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16,
3128 ARM::VLD2d32, ARM::VLD1q64 };
3129 static const uint16_t QOpcodes[] = { ARM::VLD2q8Pseudo, ARM::VLD2q16Pseudo,
3130 ARM::VLD2q32Pseudo };
Craig Topper062a2ba2014-04-25 05:30:21 +00003131 return SelectVLD(N, false, 2, DOpcodes, QOpcodes, nullptr);
Bob Wilsone0636a72009-08-26 17:39:53 +00003132 }
3133
3134 case Intrinsic::arm_neon_vld3: {
Craig Topper01736f82012-05-24 05:17:00 +00003135 static const uint16_t DOpcodes[] = { ARM::VLD3d8Pseudo,
3136 ARM::VLD3d16Pseudo,
3137 ARM::VLD3d32Pseudo,
3138 ARM::VLD1d64TPseudo };
3139 static const uint16_t QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
3140 ARM::VLD3q16Pseudo_UPD,
3141 ARM::VLD3q32Pseudo_UPD };
3142 static const uint16_t QOpcodes1[] = { ARM::VLD3q8oddPseudo,
3143 ARM::VLD3q16oddPseudo,
3144 ARM::VLD3q32oddPseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003145 return SelectVLD(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilsone0636a72009-08-26 17:39:53 +00003146 }
3147
3148 case Intrinsic::arm_neon_vld4: {
Craig Topper01736f82012-05-24 05:17:00 +00003149 static const uint16_t DOpcodes[] = { ARM::VLD4d8Pseudo,
3150 ARM::VLD4d16Pseudo,
3151 ARM::VLD4d32Pseudo,
3152 ARM::VLD1d64QPseudo };
3153 static const uint16_t QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
3154 ARM::VLD4q16Pseudo_UPD,
3155 ARM::VLD4q32Pseudo_UPD };
3156 static const uint16_t QOpcodes1[] = { ARM::VLD4q8oddPseudo,
3157 ARM::VLD4q16oddPseudo,
3158 ARM::VLD4q32oddPseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003159 return SelectVLD(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilsone0636a72009-08-26 17:39:53 +00003160 }
3161
Bob Wilsonda9817c2009-09-01 04:26:28 +00003162 case Intrinsic::arm_neon_vld2lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003163 static const uint16_t DOpcodes[] = { ARM::VLD2LNd8Pseudo,
3164 ARM::VLD2LNd16Pseudo,
3165 ARM::VLD2LNd32Pseudo };
3166 static const uint16_t QOpcodes[] = { ARM::VLD2LNq16Pseudo,
3167 ARM::VLD2LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003168 return SelectVLDSTLane(N, true, false, 2, DOpcodes, QOpcodes);
Bob Wilsonda9817c2009-09-01 04:26:28 +00003169 }
3170
3171 case Intrinsic::arm_neon_vld3lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003172 static const uint16_t DOpcodes[] = { ARM::VLD3LNd8Pseudo,
3173 ARM::VLD3LNd16Pseudo,
3174 ARM::VLD3LNd32Pseudo };
3175 static const uint16_t QOpcodes[] = { ARM::VLD3LNq16Pseudo,
3176 ARM::VLD3LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003177 return SelectVLDSTLane(N, true, false, 3, DOpcodes, QOpcodes);
Bob Wilsonda9817c2009-09-01 04:26:28 +00003178 }
3179
3180 case Intrinsic::arm_neon_vld4lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003181 static const uint16_t DOpcodes[] = { ARM::VLD4LNd8Pseudo,
3182 ARM::VLD4LNd16Pseudo,
3183 ARM::VLD4LNd32Pseudo };
3184 static const uint16_t QOpcodes[] = { ARM::VLD4LNq16Pseudo,
3185 ARM::VLD4LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003186 return SelectVLDSTLane(N, true, false, 4, DOpcodes, QOpcodes);
Bob Wilsonda9817c2009-09-01 04:26:28 +00003187 }
3188
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00003189 case Intrinsic::arm_neon_vst1: {
Craig Topper01736f82012-05-24 05:17:00 +00003190 static const uint16_t DOpcodes[] = { ARM::VST1d8, ARM::VST1d16,
3191 ARM::VST1d32, ARM::VST1d64 };
3192 static const uint16_t QOpcodes[] = { ARM::VST1q8, ARM::VST1q16,
3193 ARM::VST1q32, ARM::VST1q64 };
Craig Topper062a2ba2014-04-25 05:30:21 +00003194 return SelectVST(N, false, 1, DOpcodes, QOpcodes, nullptr);
Bob Wilsoncc0a2a72010-03-23 06:20:33 +00003195 }
3196
Bob Wilsone0636a72009-08-26 17:39:53 +00003197 case Intrinsic::arm_neon_vst2: {
Craig Topper01736f82012-05-24 05:17:00 +00003198 static const uint16_t DOpcodes[] = { ARM::VST2d8, ARM::VST2d16,
3199 ARM::VST2d32, ARM::VST1q64 };
3200 static uint16_t QOpcodes[] = { ARM::VST2q8Pseudo, ARM::VST2q16Pseudo,
3201 ARM::VST2q32Pseudo };
Craig Topper062a2ba2014-04-25 05:30:21 +00003202 return SelectVST(N, false, 2, DOpcodes, QOpcodes, nullptr);
Bob Wilsone0636a72009-08-26 17:39:53 +00003203 }
3204
3205 case Intrinsic::arm_neon_vst3: {
Craig Topper01736f82012-05-24 05:17:00 +00003206 static const uint16_t DOpcodes[] = { ARM::VST3d8Pseudo,
3207 ARM::VST3d16Pseudo,
3208 ARM::VST3d32Pseudo,
3209 ARM::VST1d64TPseudo };
3210 static const uint16_t QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
3211 ARM::VST3q16Pseudo_UPD,
3212 ARM::VST3q32Pseudo_UPD };
3213 static const uint16_t QOpcodes1[] = { ARM::VST3q8oddPseudo,
3214 ARM::VST3q16oddPseudo,
3215 ARM::VST3q32oddPseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003216 return SelectVST(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilsone0636a72009-08-26 17:39:53 +00003217 }
3218
3219 case Intrinsic::arm_neon_vst4: {
Craig Topper01736f82012-05-24 05:17:00 +00003220 static const uint16_t DOpcodes[] = { ARM::VST4d8Pseudo,
3221 ARM::VST4d16Pseudo,
3222 ARM::VST4d32Pseudo,
3223 ARM::VST1d64QPseudo };
3224 static const uint16_t QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
3225 ARM::VST4q16Pseudo_UPD,
3226 ARM::VST4q32Pseudo_UPD };
3227 static const uint16_t QOpcodes1[] = { ARM::VST4q8oddPseudo,
3228 ARM::VST4q16oddPseudo,
3229 ARM::VST4q32oddPseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003230 return SelectVST(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilsone0636a72009-08-26 17:39:53 +00003231 }
Bob Wilsond7797752009-09-01 18:51:56 +00003232
3233 case Intrinsic::arm_neon_vst2lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003234 static const uint16_t DOpcodes[] = { ARM::VST2LNd8Pseudo,
3235 ARM::VST2LNd16Pseudo,
3236 ARM::VST2LNd32Pseudo };
3237 static const uint16_t QOpcodes[] = { ARM::VST2LNq16Pseudo,
3238 ARM::VST2LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003239 return SelectVLDSTLane(N, false, false, 2, DOpcodes, QOpcodes);
Bob Wilsond7797752009-09-01 18:51:56 +00003240 }
3241
3242 case Intrinsic::arm_neon_vst3lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003243 static const uint16_t DOpcodes[] = { ARM::VST3LNd8Pseudo,
3244 ARM::VST3LNd16Pseudo,
3245 ARM::VST3LNd32Pseudo };
3246 static const uint16_t QOpcodes[] = { ARM::VST3LNq16Pseudo,
3247 ARM::VST3LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003248 return SelectVLDSTLane(N, false, false, 3, DOpcodes, QOpcodes);
Bob Wilsond7797752009-09-01 18:51:56 +00003249 }
3250
3251 case Intrinsic::arm_neon_vst4lane: {
Craig Topper01736f82012-05-24 05:17:00 +00003252 static const uint16_t DOpcodes[] = { ARM::VST4LNd8Pseudo,
3253 ARM::VST4LNd16Pseudo,
3254 ARM::VST4LNd32Pseudo };
3255 static const uint16_t QOpcodes[] = { ARM::VST4LNq16Pseudo,
3256 ARM::VST4LNq32Pseudo };
Bob Wilson06fce872011-02-07 17:43:21 +00003257 return SelectVLDSTLane(N, false, false, 4, DOpcodes, QOpcodes);
Bob Wilsond7797752009-09-01 18:51:56 +00003258 }
Bob Wilsone0636a72009-08-26 17:39:53 +00003259 }
Bob Wilsonf765e1f2010-05-06 16:05:26 +00003260 break;
Bob Wilsone0636a72009-08-26 17:39:53 +00003261 }
Evan Chengd85631e2010-05-05 18:28:36 +00003262
Bob Wilson3ed511b2010-07-06 23:36:25 +00003263 case ISD::INTRINSIC_WO_CHAIN: {
3264 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3265 switch (IntNo) {
3266 default:
3267 break;
3268
3269 case Intrinsic::arm_neon_vtbl2:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003270 return SelectVTBL(N, false, 2, ARM::VTBL2);
Bob Wilson3ed511b2010-07-06 23:36:25 +00003271 case Intrinsic::arm_neon_vtbl3:
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00003272 return SelectVTBL(N, false, 3, ARM::VTBL3Pseudo);
Bob Wilson3ed511b2010-07-06 23:36:25 +00003273 case Intrinsic::arm_neon_vtbl4:
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00003274 return SelectVTBL(N, false, 4, ARM::VTBL4Pseudo);
Bob Wilson5bc8a792010-07-07 00:08:54 +00003275
3276 case Intrinsic::arm_neon_vtbx2:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003277 return SelectVTBL(N, true, 2, ARM::VTBX2);
Bob Wilson5bc8a792010-07-07 00:08:54 +00003278 case Intrinsic::arm_neon_vtbx3:
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00003279 return SelectVTBL(N, true, 3, ARM::VTBX3Pseudo);
Bob Wilson5bc8a792010-07-07 00:08:54 +00003280 case Intrinsic::arm_neon_vtbx4:
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00003281 return SelectVTBL(N, true, 4, ARM::VTBX4Pseudo);
Bob Wilson3ed511b2010-07-06 23:36:25 +00003282 }
3283 break;
3284 }
3285
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003286 case ARMISD::VTBL1: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003287 SDLoc dl(N);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003288 EVT VT = N->getValueType(0);
3289 SmallVector<SDValue, 6> Ops;
3290
3291 Ops.push_back(N->getOperand(0));
3292 Ops.push_back(N->getOperand(1));
3293 Ops.push_back(getAL(CurDAG)); // Predicate
3294 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register
Michael Liaob53d8962013-04-19 22:22:57 +00003295 return CurDAG->getMachineNode(ARM::VTBL1, dl, VT, Ops);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003296 }
3297 case ARMISD::VTBL2: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003298 SDLoc dl(N);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003299 EVT VT = N->getValueType(0);
3300
3301 // Form a REG_SEQUENCE to force register allocation.
3302 SDValue V0 = N->getOperand(0);
3303 SDValue V1 = N->getOperand(1);
Weiming Zhao95782222012-11-17 00:23:35 +00003304 SDValue RegSeq = SDValue(createDRegPairNode(MVT::v16i8, V0, V1), 0);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003305
3306 SmallVector<SDValue, 6> Ops;
3307 Ops.push_back(RegSeq);
3308 Ops.push_back(N->getOperand(2));
3309 Ops.push_back(getAL(CurDAG)); // Predicate
3310 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register
Michael Liaob53d8962013-04-19 22:22:57 +00003311 return CurDAG->getMachineNode(ARM::VTBL2, dl, VT, Ops);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00003312 }
3313
Bob Wilsonf765e1f2010-05-06 16:05:26 +00003314 case ISD::CONCAT_VECTORS:
Evan Chengd85631e2010-05-05 18:28:36 +00003315 return SelectConcatVector(N);
3316 }
Evan Chengd5021732008-12-10 21:54:21 +00003317
Dan Gohmanea6f91f2010-01-05 01:24:18 +00003318 return SelectCode(N);
Evan Cheng10043e22007-01-19 07:51:42 +00003319}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003320
Weiming Zhaoc5987002013-02-14 18:10:21 +00003321SDNode *ARMDAGToDAGISel::SelectInlineAsm(SDNode *N){
3322 std::vector<SDValue> AsmNodeOperands;
3323 unsigned Flag, Kind;
3324 bool Changed = false;
3325 unsigned NumOps = N->getNumOperands();
3326
Weiming Zhaoc5987002013-02-14 18:10:21 +00003327 // Normally, i64 data is bounded to two arbitrary GRPs for "%r" constraint.
3328 // However, some instrstions (e.g. ldrexd/strexd in ARM mode) require
3329 // (even/even+1) GPRs and use %n and %Hn to refer to the individual regs
3330 // respectively. Since there is no constraint to explicitly specify a
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003331 // reg pair, we use GPRPair reg class for "%r" for 64-bit data. For Thumb,
3332 // the 64-bit data may be referred by H, Q, R modifiers, so we still pack
3333 // them into a GPRPair.
Weiming Zhaoc5987002013-02-14 18:10:21 +00003334
Andrew Trickef9de2a2013-05-25 02:42:55 +00003335 SDLoc dl(N);
Craig Topper062a2ba2014-04-25 05:30:21 +00003336 SDValue Glue = N->getGluedNode() ? N->getOperand(NumOps-1)
3337 : SDValue(nullptr,0);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003338
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003339 SmallVector<bool, 8> OpChanged;
Weiming Zhaoc5987002013-02-14 18:10:21 +00003340 // Glue node will be appended late.
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003341 for(unsigned i = 0, e = N->getGluedNode() ? NumOps - 1 : NumOps; i < e; ++i) {
Weiming Zhaoc5987002013-02-14 18:10:21 +00003342 SDValue op = N->getOperand(i);
3343 AsmNodeOperands.push_back(op);
3344
3345 if (i < InlineAsm::Op_FirstOperand)
3346 continue;
3347
3348 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(i))) {
3349 Flag = C->getZExtValue();
3350 Kind = InlineAsm::getKind(Flag);
3351 }
3352 else
3353 continue;
3354
Joey Gouly392cdad2013-07-08 19:52:51 +00003355 // Immediate operands to inline asm in the SelectionDAG are modeled with
3356 // two operands. The first is a constant of value InlineAsm::Kind_Imm, and
3357 // the second is a constant with the value of the immediate. If we get here
3358 // and we have a Kind_Imm, skip the next operand, and continue.
Joey Gouly606f3fb2013-07-05 10:19:40 +00003359 if (Kind == InlineAsm::Kind_Imm) {
3360 SDValue op = N->getOperand(++i);
3361 AsmNodeOperands.push_back(op);
3362 continue;
3363 }
3364
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003365 unsigned NumRegs = InlineAsm::getNumOperandRegisters(Flag);
3366 if (NumRegs)
3367 OpChanged.push_back(false);
3368
3369 unsigned DefIdx = 0;
3370 bool IsTiedToChangedOp = false;
3371 // If it's a use that is tied with a previous def, it has no
3372 // reg class constraint.
3373 if (Changed && InlineAsm::isUseOperandTiedToDef(Flag, DefIdx))
3374 IsTiedToChangedOp = OpChanged[DefIdx];
3375
Weiming Zhaoc5987002013-02-14 18:10:21 +00003376 if (Kind != InlineAsm::Kind_RegUse && Kind != InlineAsm::Kind_RegDef
3377 && Kind != InlineAsm::Kind_RegDefEarlyClobber)
3378 continue;
3379
Weiming Zhaoc5987002013-02-14 18:10:21 +00003380 unsigned RC;
3381 bool HasRC = InlineAsm::hasRegClassConstraint(Flag, RC);
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003382 if ((!IsTiedToChangedOp && (!HasRC || RC != ARM::GPRRegClassID))
3383 || NumRegs != 2)
Weiming Zhaoc5987002013-02-14 18:10:21 +00003384 continue;
3385
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003386 assert((i+2 < NumOps) && "Invalid number of operands in inline asm");
Weiming Zhaoc5987002013-02-14 18:10:21 +00003387 SDValue V0 = N->getOperand(i+1);
3388 SDValue V1 = N->getOperand(i+2);
3389 unsigned Reg0 = cast<RegisterSDNode>(V0)->getReg();
3390 unsigned Reg1 = cast<RegisterSDNode>(V1)->getReg();
3391 SDValue PairedReg;
3392 MachineRegisterInfo &MRI = MF->getRegInfo();
3393
3394 if (Kind == InlineAsm::Kind_RegDef ||
3395 Kind == InlineAsm::Kind_RegDefEarlyClobber) {
3396 // Replace the two GPRs with 1 GPRPair and copy values from GPRPair to
3397 // the original GPRs.
3398
3399 unsigned GPVR = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
3400 PairedReg = CurDAG->getRegister(GPVR, MVT::Untyped);
3401 SDValue Chain = SDValue(N,0);
3402
3403 SDNode *GU = N->getGluedUser();
3404 SDValue RegCopy = CurDAG->getCopyFromReg(Chain, dl, GPVR, MVT::Untyped,
3405 Chain.getValue(1));
3406
3407 // Extract values from a GPRPair reg and copy to the original GPR reg.
3408 SDValue Sub0 = CurDAG->getTargetExtractSubreg(ARM::gsub_0, dl, MVT::i32,
3409 RegCopy);
3410 SDValue Sub1 = CurDAG->getTargetExtractSubreg(ARM::gsub_1, dl, MVT::i32,
3411 RegCopy);
3412 SDValue T0 = CurDAG->getCopyToReg(Sub0, dl, Reg0, Sub0,
3413 RegCopy.getValue(1));
3414 SDValue T1 = CurDAG->getCopyToReg(Sub1, dl, Reg1, Sub1, T0.getValue(1));
3415
3416 // Update the original glue user.
3417 std::vector<SDValue> Ops(GU->op_begin(), GU->op_end()-1);
3418 Ops.push_back(T1.getValue(1));
Craig Topper8c0b4d02014-04-28 05:57:50 +00003419 CurDAG->UpdateNodeOperands(GU, Ops);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003420 }
3421 else {
3422 // For Kind == InlineAsm::Kind_RegUse, we first copy two GPRs into a
3423 // GPRPair and then pass the GPRPair to the inline asm.
3424 SDValue Chain = AsmNodeOperands[InlineAsm::Op_InputChain];
3425
3426 // As REG_SEQ doesn't take RegisterSDNode, we copy them first.
3427 SDValue T0 = CurDAG->getCopyFromReg(Chain, dl, Reg0, MVT::i32,
3428 Chain.getValue(1));
3429 SDValue T1 = CurDAG->getCopyFromReg(Chain, dl, Reg1, MVT::i32,
3430 T0.getValue(1));
3431 SDValue Pair = SDValue(createGPRPairNode(MVT::Untyped, T0, T1), 0);
3432
3433 // Copy REG_SEQ into a GPRPair-typed VR and replace the original two
3434 // i32 VRs of inline asm with it.
3435 unsigned GPVR = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
3436 PairedReg = CurDAG->getRegister(GPVR, MVT::Untyped);
3437 Chain = CurDAG->getCopyToReg(T1, dl, GPVR, Pair, T1.getValue(1));
3438
3439 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
3440 Glue = Chain.getValue(1);
3441 }
3442
3443 Changed = true;
3444
3445 if(PairedReg.getNode()) {
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003446 OpChanged[OpChanged.size() -1 ] = true;
Weiming Zhaoc5987002013-02-14 18:10:21 +00003447 Flag = InlineAsm::getFlagWord(Kind, 1 /* RegNum*/);
Tim Northover55349a22013-08-18 18:06:03 +00003448 if (IsTiedToChangedOp)
3449 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, DefIdx);
3450 else
3451 Flag = InlineAsm::getFlagWordForRegClass(Flag, ARM::GPRPairRegClassID);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003452 // Replace the current flag.
3453 AsmNodeOperands[AsmNodeOperands.size() -1] = CurDAG->getTargetConstant(
3454 Flag, MVT::i32);
3455 // Add the new register node and skip the original two GPRs.
3456 AsmNodeOperands.push_back(PairedReg);
3457 // Skip the next two GPRs.
3458 i += 2;
3459 }
3460 }
3461
Weiming Zhaoa3d87a12013-06-28 17:26:02 +00003462 if (Glue.getNode())
3463 AsmNodeOperands.push_back(Glue);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003464 if (!Changed)
Craig Topper062a2ba2014-04-25 05:30:21 +00003465 return nullptr;
Weiming Zhaoc5987002013-02-14 18:10:21 +00003466
Andrew Trickef9de2a2013-05-25 02:42:55 +00003467 SDValue New = CurDAG->getNode(ISD::INLINEASM, SDLoc(N),
Craig Topper48d114b2014-04-26 18:35:24 +00003468 CurDAG->getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Weiming Zhaoc5987002013-02-14 18:10:21 +00003469 New->setNodeId(-1);
3470 return New.getNode();
3471}
3472
3473
Bob Wilsona2c462b2009-05-19 05:53:42 +00003474bool ARMDAGToDAGISel::
3475SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
3476 std::vector<SDValue> &OutOps) {
3477 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson3b515602009-10-13 20:50:28 +00003478 // Require the address to be in a register. That is safe for all ARM
3479 // variants and it is hard to do anything much smarter without knowing
3480 // how the operand is used.
3481 OutOps.push_back(Op);
Bob Wilsona2c462b2009-05-19 05:53:42 +00003482 return false;
3483}
3484
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003485/// createARMISelDag - This pass converts a legalized DAG into a
3486/// ARM-specific DAG, ready for instruction scheduling.
3487///
Bob Wilson2dd957f2009-09-28 14:30:20 +00003488FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
3489 CodeGenOpt::Level OptLevel) {
3490 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003491}