blob: 4711baba603cf532ac7cb16c0bd300e19505f2b1 [file] [log] [blame]
Chandler Carruth664e3542013-01-07 01:37:14 +00001//===-- X86TargetTransformInfo.cpp - X86 specific TTI pass ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements a TargetTransformInfo analysis pass specific to the
11/// X86 target machine. It uses the target's detailed information to provide
12/// more precise answers to certain TTI queries, while letting the target
13/// independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
Alexey Bataevb271a582016-10-12 13:24:13 +000016/// About Cost Model numbers used below it's necessary to say the following:
17/// the numbers correspond to some "generic" X86 CPU instead of usage of
18/// concrete CPU model. Usually the numbers correspond to CPU where the feature
19/// apeared at the first time. For example, if we do Subtarget.hasSSE42() in
20/// the lookups below the cost is based on Nehalem as that was the first CPU
21/// to support that feature level and thus has most likely the worst case cost.
22/// Some examples of other technologies/CPUs:
23/// SSE 3 - Pentium4 / Athlon64
24/// SSE 4.1 - Penryn
25/// SSE 4.2 - Nehalem
26/// AVX - Sandy Bridge
27/// AVX2 - Haswell
28/// AVX-512 - Xeon Phi / Skylake
29/// And some examples of instruction target dependent costs (latency)
30/// divss sqrtss rsqrtss
31/// AMD K7 11-16 19 3
32/// Piledriver 9-24 13-15 5
33/// Jaguar 14 16 2
34/// Pentium II,III 18 30 2
35/// Nehalem 7-14 7-18 3
36/// Haswell 10-13 11 5
37/// TODO: Develop and implement the target dependent cost model and
38/// specialize cost numbers for different Cost Model Targets such as throughput,
39/// code size, latency and uop count.
40//===----------------------------------------------------------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +000041
Chandler Carruth93dcdc42015-01-31 11:17:59 +000042#include "X86TargetTransformInfo.h"
Chandler Carruthd3e73552013-01-07 03:08:10 +000043#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth705b1852015-01-31 03:43:40 +000044#include "llvm/CodeGen/BasicTTIImpl.h"
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000045#include "llvm/IR/IntrinsicInst.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000046#include "llvm/Support/Debug.h"
Renato Golind4c392e2013-01-24 23:01:00 +000047#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000048#include "llvm/Target/TargetLowering.h"
Hans Wennborg083ca9b2015-10-06 23:24:35 +000049
Chandler Carruth664e3542013-01-07 01:37:14 +000050using namespace llvm;
51
Chandler Carruth84e68b22014-04-22 02:41:26 +000052#define DEBUG_TYPE "x86tti"
53
Chandler Carruth664e3542013-01-07 01:37:14 +000054//===----------------------------------------------------------------------===//
55//
56// X86 cost model.
57//
58//===----------------------------------------------------------------------===//
59
Chandler Carruth705b1852015-01-31 03:43:40 +000060TargetTransformInfo::PopcntSupportKind
61X86TTIImpl::getPopcntSupport(unsigned TyWidth) {
Chandler Carruth664e3542013-01-07 01:37:14 +000062 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
63 // TODO: Currently the __builtin_popcount() implementation using SSE3
64 // instructions is inefficient. Once the problem is fixed, we should
Craig Topper0a63e1d2013-09-08 00:47:31 +000065 // call ST->hasSSE3() instead of ST->hasPOPCNT().
Chandler Carruth705b1852015-01-31 03:43:40 +000066 return ST->hasPOPCNT() ? TTI::PSK_FastHardware : TTI::PSK_Software;
Chandler Carruth664e3542013-01-07 01:37:14 +000067}
68
Chandler Carruth705b1852015-01-31 03:43:40 +000069unsigned X86TTIImpl::getNumberOfRegisters(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000070 if (Vector && !ST->hasSSE1())
71 return 0;
72
Adam Nemet2820a5b2014-07-09 18:22:33 +000073 if (ST->is64Bit()) {
74 if (Vector && ST->hasAVX512())
75 return 32;
Chandler Carruth664e3542013-01-07 01:37:14 +000076 return 16;
Adam Nemet2820a5b2014-07-09 18:22:33 +000077 }
Chandler Carruth664e3542013-01-07 01:37:14 +000078 return 8;
79}
80
Chandler Carruth705b1852015-01-31 03:43:40 +000081unsigned X86TTIImpl::getRegisterBitWidth(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000082 if (Vector) {
Adam Nemet2820a5b2014-07-09 18:22:33 +000083 if (ST->hasAVX512()) return 512;
Nadav Rotemb1791a72013-01-09 22:29:00 +000084 if (ST->hasAVX()) return 256;
85 if (ST->hasSSE1()) return 128;
86 return 0;
87 }
88
89 if (ST->is64Bit())
90 return 64;
Nadav Rotemb1791a72013-01-09 22:29:00 +000091
Hans Wennborg083ca9b2015-10-06 23:24:35 +000092 return 32;
Nadav Rotemb1791a72013-01-09 22:29:00 +000093}
94
Wei Mi062c7442015-05-06 17:12:25 +000095unsigned X86TTIImpl::getMaxInterleaveFactor(unsigned VF) {
96 // If the loop will not be vectorized, don't interleave the loop.
97 // Let regular unroll to unroll the loop, which saves the overflow
98 // check and memory check cost.
99 if (VF == 1)
100 return 1;
101
Nadav Rotemb696c362013-01-09 01:15:42 +0000102 if (ST->isAtom())
103 return 1;
104
105 // Sandybridge and Haswell have multiple execution ports and pipelined
106 // vector units.
107 if (ST->hasAVX())
108 return 4;
109
110 return 2;
111}
112
Chandler Carruth93205eb2015-08-05 18:08:10 +0000113int X86TTIImpl::getArithmeticInstrCost(
Chandler Carruth705b1852015-01-31 03:43:40 +0000114 unsigned Opcode, Type *Ty, TTI::OperandValueKind Op1Info,
115 TTI::OperandValueKind Op2Info, TTI::OperandValueProperties Opd1PropInfo,
116 TTI::OperandValueProperties Opd2PropInfo) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000117 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000118 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
Chandler Carruth664e3542013-01-07 01:37:14 +0000119
120 int ISD = TLI->InstructionOpcodeToISD(Opcode);
121 assert(ISD && "Invalid opcode");
122
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000123 if (ISD == ISD::SDIV &&
124 Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
125 Opd2PropInfo == TargetTransformInfo::OP_PowerOf2) {
126 // On X86, vector signed division by constants power-of-two are
127 // normally expanded to the sequence SRA + SRL + ADD + SRA.
128 // The OperandValue properties many not be same as that of previous
129 // operation;conservatively assume OP_None.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000130 int Cost = 2 * getArithmeticInstrCost(Instruction::AShr, Ty, Op1Info,
131 Op2Info, TargetTransformInfo::OP_None,
132 TargetTransformInfo::OP_None);
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000133 Cost += getArithmeticInstrCost(Instruction::LShr, Ty, Op1Info, Op2Info,
134 TargetTransformInfo::OP_None,
135 TargetTransformInfo::OP_None);
136 Cost += getArithmeticInstrCost(Instruction::Add, Ty, Op1Info, Op2Info,
137 TargetTransformInfo::OP_None,
138 TargetTransformInfo::OP_None);
139
140 return Cost;
141 }
142
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000143 static const CostTblEntry AVX512BWUniformConstCostTable[] = {
144 { ISD::SDIV, MVT::v32i16, 6 }, // vpmulhw sequence
145 { ISD::UDIV, MVT::v32i16, 6 }, // vpmulhuw sequence
146 };
147
148 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
149 ST->hasBWI()) {
150 if (const auto *Entry = CostTableLookup(AVX512BWUniformConstCostTable, ISD,
151 LT.second))
152 return LT.first * Entry->Cost;
153 }
154
155 static const CostTblEntry AVX512UniformConstCostTable[] = {
156 { ISD::SDIV, MVT::v16i32, 15 }, // vpmuldq sequence
157 { ISD::UDIV, MVT::v16i32, 15 }, // vpmuludq sequence
158 };
159
160 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
161 ST->hasAVX512()) {
162 if (const auto *Entry = CostTableLookup(AVX512UniformConstCostTable, ISD,
163 LT.second))
164 return LT.first * Entry->Cost;
165 }
166
Craig Topper4b275762015-10-28 04:02:12 +0000167 static const CostTblEntry AVX2UniformConstCostTable[] = {
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000168 { ISD::SRA, MVT::v4i64, 4 }, // 2 x psrad + shuffle.
169
Benjamin Kramer7c372272014-04-26 14:53:05 +0000170 { ISD::SDIV, MVT::v16i16, 6 }, // vpmulhw sequence
171 { ISD::UDIV, MVT::v16i16, 6 }, // vpmulhuw sequence
172 { ISD::SDIV, MVT::v8i32, 15 }, // vpmuldq sequence
173 { ISD::UDIV, MVT::v8i32, 15 }, // vpmuludq sequence
174 };
175
176 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
177 ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000178 if (const auto *Entry = CostTableLookup(AVX2UniformConstCostTable, ISD,
179 LT.second))
180 return LT.first * Entry->Cost;
Benjamin Kramer7c372272014-04-26 14:53:05 +0000181 }
182
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000183 static const CostTblEntry SSE2UniformConstCostTable[] = {
184 { ISD::SDIV, MVT::v16i16, 12 }, // pmulhw sequence
185 { ISD::SDIV, MVT::v8i16, 6 }, // pmulhw sequence
186 { ISD::UDIV, MVT::v16i16, 12 }, // pmulhuw sequence
187 { ISD::UDIV, MVT::v8i16, 6 }, // pmulhuw sequence
188 { ISD::SDIV, MVT::v8i32, 38 }, // pmuludq sequence
189 { ISD::SDIV, MVT::v4i32, 19 }, // pmuludq sequence
190 { ISD::UDIV, MVT::v8i32, 30 }, // pmuludq sequence
191 { ISD::UDIV, MVT::v4i32, 15 }, // pmuludq sequence
192 };
193
194 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
195 ST->hasSSE2()) {
196 // pmuldq sequence.
197 if (ISD == ISD::SDIV && LT.second == MVT::v8i32 && ST->hasAVX())
198 return LT.first * 30;
199 if (ISD == ISD::SDIV && LT.second == MVT::v4i32 && ST->hasSSE41())
200 return LT.first * 15;
201
202 if (const auto *Entry = CostTableLookup(SSE2UniformConstCostTable, ISD,
203 LT.second))
204 return LT.first * Entry->Cost;
205 }
206
Simon Pilgrim820e1322016-10-27 15:27:00 +0000207 static const CostTblEntry AVX512DQCostTable[] = {
208 { ISD::MUL, MVT::v2i64, 1 },
209 { ISD::MUL, MVT::v4i64, 1 },
210 { ISD::MUL, MVT::v8i64, 1 }
211 };
212
213 // Look for AVX512DQ lowering tricks for custom cases.
214 if (ST->hasDQI()) {
215 if (const auto *Entry = CostTableLookup(AVX512DQCostTable, ISD,
216 LT.second))
217 return LT.first * Entry->Cost;
218 }
219
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000220 static const CostTblEntry AVX512BWCostTable[] = {
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000221 { ISD::MUL, MVT::v64i8, 11 }, // extend/pmullw/trunc sequence.
222 { ISD::MUL, MVT::v32i8, 4 }, // extend/pmullw/trunc sequence.
223 { ISD::MUL, MVT::v16i8, 4 }, // extend/pmullw/trunc sequence.
224
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000225 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
226 { ISD::SDIV, MVT::v64i8, 64*20 },
227 { ISD::SDIV, MVT::v32i16, 32*20 },
228 { ISD::SDIV, MVT::v16i32, 16*20 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000229 { ISD::SDIV, MVT::v8i64, 8*20 },
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000230 { ISD::UDIV, MVT::v64i8, 64*20 },
231 { ISD::UDIV, MVT::v32i16, 32*20 },
232 { ISD::UDIV, MVT::v16i32, 16*20 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000233 { ISD::UDIV, MVT::v8i64, 8*20 },
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000234 };
235
236 // Look for AVX512BW lowering tricks for custom cases.
237 if (ST->hasBWI()) {
238 if (const auto *Entry = CostTableLookup(AVX512BWCostTable, ISD,
239 LT.second))
240 return LT.first * Entry->Cost;
241 }
242
Craig Topper4b275762015-10-28 04:02:12 +0000243 static const CostTblEntry AVX512CostTable[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000244 { ISD::SHL, MVT::v16i32, 1 },
245 { ISD::SRL, MVT::v16i32, 1 },
246 { ISD::SRA, MVT::v16i32, 1 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000247 { ISD::SHL, MVT::v8i64, 1 },
248 { ISD::SRL, MVT::v8i64, 1 },
249 { ISD::SRA, MVT::v8i64, 1 },
250
251 { ISD::MUL, MVT::v32i8, 13 }, // extend/pmullw/trunc sequence.
252 { ISD::MUL, MVT::v16i8, 5 }, // extend/pmullw/trunc sequence.
Elena Demikhovsky27012472014-09-16 07:57:37 +0000253 };
254
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000255 if (ST->hasAVX512()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000256 if (const auto *Entry = CostTableLookup(AVX512CostTable, ISD, LT.second))
257 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000258 }
259
Craig Topper4b275762015-10-28 04:02:12 +0000260 static const CostTblEntry AVX2CostTable[] = {
Michael Liao70dd7f92013-03-20 22:01:10 +0000261 // Shifts on v4i64/v8i32 on AVX2 is legal even though we declare to
262 // customize them to detect the cases where shift amount is a scalar one.
263 { ISD::SHL, MVT::v4i32, 1 },
264 { ISD::SRL, MVT::v4i32, 1 },
265 { ISD::SRA, MVT::v4i32, 1 },
266 { ISD::SHL, MVT::v8i32, 1 },
267 { ISD::SRL, MVT::v8i32, 1 },
268 { ISD::SRA, MVT::v8i32, 1 },
269 { ISD::SHL, MVT::v2i64, 1 },
270 { ISD::SRL, MVT::v2i64, 1 },
271 { ISD::SHL, MVT::v4i64, 1 },
272 { ISD::SRL, MVT::v4i64, 1 },
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000273 };
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000274
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000275 // Look for AVX2 lowering tricks.
276 if (ST->hasAVX2()) {
277 if (ISD == ISD::SHL && LT.second == MVT::v16i16 &&
278 (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
279 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue))
280 // On AVX2, a packed v16i16 shift left by a constant build_vector
281 // is lowered into a vector multiply (vpmullw).
282 return LT.first;
283
Craig Topperee0c8592015-10-27 04:14:24 +0000284 if (const auto *Entry = CostTableLookup(AVX2CostTable, ISD, LT.second))
285 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000286 }
287
Craig Topper4b275762015-10-28 04:02:12 +0000288 static const CostTblEntry XOPCostTable[] = {
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000289 // 128bit shifts take 1cy, but right shifts require negation beforehand.
290 { ISD::SHL, MVT::v16i8, 1 },
291 { ISD::SRL, MVT::v16i8, 2 },
292 { ISD::SRA, MVT::v16i8, 2 },
293 { ISD::SHL, MVT::v8i16, 1 },
294 { ISD::SRL, MVT::v8i16, 2 },
295 { ISD::SRA, MVT::v8i16, 2 },
296 { ISD::SHL, MVT::v4i32, 1 },
297 { ISD::SRL, MVT::v4i32, 2 },
298 { ISD::SRA, MVT::v4i32, 2 },
299 { ISD::SHL, MVT::v2i64, 1 },
300 { ISD::SRL, MVT::v2i64, 2 },
301 { ISD::SRA, MVT::v2i64, 2 },
302 // 256bit shifts require splitting if AVX2 didn't catch them above.
303 { ISD::SHL, MVT::v32i8, 2 },
304 { ISD::SRL, MVT::v32i8, 4 },
305 { ISD::SRA, MVT::v32i8, 4 },
306 { ISD::SHL, MVT::v16i16, 2 },
307 { ISD::SRL, MVT::v16i16, 4 },
308 { ISD::SRA, MVT::v16i16, 4 },
309 { ISD::SHL, MVT::v8i32, 2 },
310 { ISD::SRL, MVT::v8i32, 4 },
311 { ISD::SRA, MVT::v8i32, 4 },
312 { ISD::SHL, MVT::v4i64, 2 },
313 { ISD::SRL, MVT::v4i64, 4 },
314 { ISD::SRA, MVT::v4i64, 4 },
315 };
316
317 // Look for XOP lowering tricks.
318 if (ST->hasXOP()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000319 if (const auto *Entry = CostTableLookup(XOPCostTable, ISD, LT.second))
320 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000321 }
322
Craig Topper4b275762015-10-28 04:02:12 +0000323 static const CostTblEntry AVX2CustomCostTable[] = {
Simon Pilgrim59656802015-06-11 07:46:37 +0000324 { ISD::SHL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000325 { ISD::SHL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000326
Simon Pilgrim59656802015-06-11 07:46:37 +0000327 { ISD::SRL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000328 { ISD::SRL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000329
Simon Pilgrim59656802015-06-11 07:46:37 +0000330 { ISD::SRA, MVT::v32i8, 24 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000331 { ISD::SRA, MVT::v16i16, 10 }, // extend/vpsravd/pack sequence.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000332 { ISD::SRA, MVT::v2i64, 4 }, // srl/xor/sub sequence.
333 { ISD::SRA, MVT::v4i64, 4 }, // srl/xor/sub sequence.
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000334
335 { ISD::MUL, MVT::v32i8, 17 }, // extend/pmullw/trunc sequence.
336 { ISD::MUL, MVT::v16i8, 7 }, // extend/pmullw/trunc sequence.
337
Alexey Bataevd07c7312016-10-31 12:10:53 +0000338 { ISD::FDIV, MVT::f32, 7 }, // Haswell from http://www.agner.org/
339 { ISD::FDIV, MVT::v4f32, 7 }, // Haswell from http://www.agner.org/
340 { ISD::FDIV, MVT::v8f32, 14 }, // Haswell from http://www.agner.org/
341 { ISD::FDIV, MVT::f64, 14 }, // Haswell from http://www.agner.org/
342 { ISD::FDIV, MVT::v2f64, 14 }, // Haswell from http://www.agner.org/
343 { ISD::FDIV, MVT::v4f64, 28 }, // Haswell from http://www.agner.org/
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000344 };
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000345
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000346 // Look for AVX2 lowering tricks for custom cases.
347 if (ST->hasAVX2()) {
348 if (const auto *Entry = CostTableLookup(AVX2CustomCostTable, ISD,
349 LT.second))
350 return LT.first * Entry->Cost;
351 }
352
353 static const CostTblEntry AVXCustomCostTable[] = {
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000354 { ISD::MUL, MVT::v32i8, 26 }, // extend/pmullw/trunc sequence.
355
Alexey Bataevd07c7312016-10-31 12:10:53 +0000356 { ISD::FDIV, MVT::f32, 14 }, // SNB from http://www.agner.org/
357 { ISD::FDIV, MVT::v4f32, 14 }, // SNB from http://www.agner.org/
358 { ISD::FDIV, MVT::v8f32, 28 }, // SNB from http://www.agner.org/
359 { ISD::FDIV, MVT::f64, 22 }, // SNB from http://www.agner.org/
360 { ISD::FDIV, MVT::v2f64, 22 }, // SNB from http://www.agner.org/
361 { ISD::FDIV, MVT::v4f64, 44 }, // SNB from http://www.agner.org/
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000362
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000363 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
364 { ISD::SDIV, MVT::v32i8, 32*20 },
365 { ISD::SDIV, MVT::v16i16, 16*20 },
366 { ISD::SDIV, MVT::v8i32, 8*20 },
367 { ISD::SDIV, MVT::v4i64, 4*20 },
368 { ISD::UDIV, MVT::v32i8, 32*20 },
369 { ISD::UDIV, MVT::v16i16, 16*20 },
370 { ISD::UDIV, MVT::v8i32, 8*20 },
371 { ISD::UDIV, MVT::v4i64, 4*20 },
Michael Liao70dd7f92013-03-20 22:01:10 +0000372 };
373
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000374 // Look for AVX2 lowering tricks for custom cases.
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000375 if (ST->hasAVX()) {
376 if (const auto *Entry = CostTableLookup(AVXCustomCostTable, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +0000377 LT.second))
378 return LT.first * Entry->Cost;
Michael Liao70dd7f92013-03-20 22:01:10 +0000379 }
380
Alexey Bataevd07c7312016-10-31 12:10:53 +0000381 static const CostTblEntry SSE42FloatCostTable[] = {
382 { ISD::FDIV, MVT::f32, 14 }, // Nehalem from http://www.agner.org/
383 { ISD::FDIV, MVT::v4f32, 14 }, // Nehalem from http://www.agner.org/
384 { ISD::FDIV, MVT::f64, 22 }, // Nehalem from http://www.agner.org/
385 { ISD::FDIV, MVT::v2f64, 22 }, // Nehalem from http://www.agner.org/
386 };
387
388 if (ST->hasSSE42()) {
389 if (const auto *Entry = CostTableLookup(SSE42FloatCostTable, ISD,
390 LT.second))
391 return LT.first * Entry->Cost;
392 }
393
Craig Topper4b275762015-10-28 04:02:12 +0000394 static const CostTblEntry
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000395 SSE2UniformCostTable[] = {
396 // Uniform splats are cheaper for the following instructions.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000397 { ISD::SHL, MVT::v16i8, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000398 { ISD::SHL, MVT::v32i8, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000399 { ISD::SHL, MVT::v8i16, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000400 { ISD::SHL, MVT::v16i16, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000401 { ISD::SHL, MVT::v4i32, 1 }, // pslld
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000402 { ISD::SHL, MVT::v8i32, 2 }, // pslld
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000403 { ISD::SHL, MVT::v2i64, 1 }, // psllq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000404 { ISD::SHL, MVT::v4i64, 2 }, // psllq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000405
406 { ISD::SRL, MVT::v16i8, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000407 { ISD::SRL, MVT::v32i8, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000408 { ISD::SRL, MVT::v8i16, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000409 { ISD::SRL, MVT::v16i16, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000410 { ISD::SRL, MVT::v4i32, 1 }, // psrld.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000411 { ISD::SRL, MVT::v8i32, 2 }, // psrld.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000412 { ISD::SRL, MVT::v2i64, 1 }, // psrlq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000413 { ISD::SRL, MVT::v4i64, 2 }, // psrlq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000414
415 { ISD::SRA, MVT::v16i8, 4 }, // psrlw, pand, pxor, psubb.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000416 { ISD::SRA, MVT::v32i8, 8 }, // psrlw, pand, pxor, psubb.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000417 { ISD::SRA, MVT::v8i16, 1 }, // psraw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000418 { ISD::SRA, MVT::v16i16, 2 }, // psraw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000419 { ISD::SRA, MVT::v4i32, 1 }, // psrad.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000420 { ISD::SRA, MVT::v8i32, 2 }, // psrad.
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000421 { ISD::SRA, MVT::v2i64, 4 }, // 2 x psrad + shuffle.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000422 { ISD::SRA, MVT::v4i64, 8 }, // 2 x psrad + shuffle.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000423 };
424
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000425 if (ST->hasSSE2() &&
426 ((Op2Info == TargetTransformInfo::OK_UniformConstantValue) ||
427 (Op2Info == TargetTransformInfo::OK_UniformValue))) {
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000428 if (const auto *Entry =
429 CostTableLookup(SSE2UniformCostTable, ISD, LT.second))
Craig Topperee0c8592015-10-27 04:14:24 +0000430 return LT.first * Entry->Cost;
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000431 }
432
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000433 if (ISD == ISD::SHL &&
434 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) {
Craig Toppereda02a92015-10-25 03:15:29 +0000435 MVT VT = LT.second;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000436 // Vector shift left by non uniform constant can be lowered
437 // into vector multiply (pmullw/pmulld).
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000438 if ((VT == MVT::v8i16 && ST->hasSSE2()) ||
439 (VT == MVT::v4i32 && ST->hasSSE41()))
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000440 return LT.first;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000441
442 // v16i16 and v8i32 shifts by non-uniform constants are lowered into a
443 // sequence of extract + two vector multiply + insert.
444 if ((VT == MVT::v8i32 || VT == MVT::v16i16) &&
445 (ST->hasAVX() && !ST->hasAVX2()))
446 ISD = ISD::MUL;
447
448 // A vector shift left by non uniform constant is converted
449 // into a vector multiply; the new multiply is eventually
450 // lowered into a sequence of shuffles and 2 x pmuludq.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000451 if (VT == MVT::v4i32 && ST->hasSSE2())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000452 ISD = ISD::MUL;
453 }
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000454
Simon Pilgrim6ac1e982016-10-23 16:49:04 +0000455 static const CostTblEntry SSE41CostTable[] = {
456 { ISD::SHL, MVT::v16i8, 11 }, // pblendvb sequence.
457 { ISD::SHL, MVT::v32i8, 2*11 }, // pblendvb sequence.
458 { ISD::SHL, MVT::v8i16, 14 }, // pblendvb sequence.
459 { ISD::SHL, MVT::v16i16, 2*14 }, // pblendvb sequence.
460
461 { ISD::SRL, MVT::v16i8, 12 }, // pblendvb sequence.
462 { ISD::SRL, MVT::v32i8, 2*12 }, // pblendvb sequence.
463 { ISD::SRL, MVT::v8i16, 14 }, // pblendvb sequence.
464 { ISD::SRL, MVT::v16i16, 2*14 }, // pblendvb sequence.
465 { ISD::SRL, MVT::v4i32, 11 }, // Shift each lane + blend.
466 { ISD::SRL, MVT::v8i32, 2*11 }, // Shift each lane + blend.
467
468 { ISD::SRA, MVT::v16i8, 24 }, // pblendvb sequence.
469 { ISD::SRA, MVT::v32i8, 2*24 }, // pblendvb sequence.
470 { ISD::SRA, MVT::v8i16, 14 }, // pblendvb sequence.
471 { ISD::SRA, MVT::v16i16, 2*14 }, // pblendvb sequence.
472 { ISD::SRA, MVT::v4i32, 12 }, // Shift each lane + blend.
473 { ISD::SRA, MVT::v8i32, 2*12 }, // Shift each lane + blend.
474 };
475
476 if (ST->hasSSE41()) {
477 if (const auto *Entry = CostTableLookup(SSE41CostTable, ISD, LT.second))
478 return LT.first * Entry->Cost;
479 }
480
Craig Topper4b275762015-10-28 04:02:12 +0000481 static const CostTblEntry SSE2CostTable[] = {
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000482 // We don't correctly identify costs of casts because they are marked as
483 // custom.
Simon Pilgrim59656802015-06-11 07:46:37 +0000484 { ISD::SHL, MVT::v16i8, 26 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000485 { ISD::SHL, MVT::v32i8, 2*26 }, // cmpgtb sequence.
Simon Pilgrim59656802015-06-11 07:46:37 +0000486 { ISD::SHL, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000487 { ISD::SHL, MVT::v16i16, 2*32 }, // cmpgtb sequence.
Simon Pilgrim59656802015-06-11 07:46:37 +0000488 { ISD::SHL, MVT::v4i32, 2*5 }, // We optimized this using mul.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000489 { ISD::SHL, MVT::v8i32, 2*2*5 }, // We optimized this using mul.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000490 { ISD::SHL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000491 { ISD::SHL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000492
493 { ISD::SRL, MVT::v16i8, 26 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000494 { ISD::SRL, MVT::v32i8, 2*26 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000495 { ISD::SRL, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000496 { ISD::SRL, MVT::v16i16, 2*32 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000497 { ISD::SRL, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000498 { ISD::SRL, MVT::v8i32, 2*16 }, // Shift each lane + blend.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000499 { ISD::SRL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000500 { ISD::SRL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000501
502 { ISD::SRA, MVT::v16i8, 54 }, // unpacked cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000503 { ISD::SRA, MVT::v32i8, 2*54 }, // unpacked cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000504 { ISD::SRA, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000505 { ISD::SRA, MVT::v16i16, 2*32 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000506 { ISD::SRA, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000507 { ISD::SRA, MVT::v8i32, 2*16 }, // Shift each lane + blend.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000508 { ISD::SRA, MVT::v2i64, 12 }, // srl/xor/sub sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000509 { ISD::SRA, MVT::v4i64, 2*12 }, // srl/xor/sub sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000510
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000511 { ISD::MUL, MVT::v16i8, 12 }, // extend/pmullw/trunc sequence.
512
Alexey Bataevd07c7312016-10-31 12:10:53 +0000513 { ISD::FDIV, MVT::f32, 23 }, // Pentium IV from http://www.agner.org/
514 { ISD::FDIV, MVT::v4f32, 39 }, // Pentium IV from http://www.agner.org/
515 { ISD::FDIV, MVT::f64, 38 }, // Pentium IV from http://www.agner.org/
516 { ISD::FDIV, MVT::v2f64, 69 }, // Pentium IV from http://www.agner.org/
517
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000518 // It is not a good idea to vectorize division. We have to scalarize it and
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000519 // in the process we will often end up having to spilling regular
520 // registers. The overhead of division is going to dominate most kernels
521 // anyways so try hard to prevent vectorization of division - it is
522 // generally a bad idea. Assume somewhat arbitrarily that we have to be able
523 // to hide "20 cycles" for each lane.
524 { ISD::SDIV, MVT::v16i8, 16*20 },
525 { ISD::SDIV, MVT::v8i16, 8*20 },
526 { ISD::SDIV, MVT::v4i32, 4*20 },
527 { ISD::SDIV, MVT::v2i64, 2*20 },
528 { ISD::UDIV, MVT::v16i8, 16*20 },
529 { ISD::UDIV, MVT::v8i16, 8*20 },
530 { ISD::UDIV, MVT::v4i32, 4*20 },
531 { ISD::UDIV, MVT::v2i64, 2*20 },
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000532 };
533
534 if (ST->hasSSE2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000535 if (const auto *Entry = CostTableLookup(SSE2CostTable, ISD, LT.second))
536 return LT.first * Entry->Cost;
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000537 }
538
Craig Topper4b275762015-10-28 04:02:12 +0000539 static const CostTblEntry AVX1CostTable[] = {
Renato Goline1fb0592013-01-20 20:57:20 +0000540 // We don't have to scalarize unsupported ops. We can issue two half-sized
541 // operations and we only need to extract the upper YMM half.
542 // Two ops + 1 extract + 1 insert = 4.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000543 { ISD::MUL, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000544 { ISD::MUL, MVT::v8i32, 4 },
Simon Pilgrim27fed8e2016-11-14 14:45:16 +0000545 { ISD::SUB, MVT::v32i8, 4 },
546 { ISD::ADD, MVT::v32i8, 4 },
547 { ISD::SUB, MVT::v16i16, 4 },
548 { ISD::ADD, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000549 { ISD::SUB, MVT::v8i32, 4 },
550 { ISD::ADD, MVT::v8i32, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000551 { ISD::SUB, MVT::v4i64, 4 },
552 { ISD::ADD, MVT::v4i64, 4 },
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000553 // A v4i64 multiply is custom lowered as two split v2i64 vectors that then
Simon Pilgrim081abbb2016-12-21 20:00:10 +0000554 // are lowered as a series of long multiplies(3), shifts(3) and adds(2)
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000555 // Because we believe v4i64 to be a legal type, we must also include the
Simon Pilgrim081abbb2016-12-21 20:00:10 +0000556 // split factor of two in the cost table. Therefore, the cost here is 16
557 // instead of 8.
558 { ISD::MUL, MVT::v4i64, 16 },
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000559 };
Chandler Carruth664e3542013-01-07 01:37:14 +0000560
561 // Look for AVX1 lowering tricks.
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000562 if (ST->hasAVX() && !ST->hasAVX2()) {
Craig Toppereda02a92015-10-25 03:15:29 +0000563 MVT VT = LT.second;
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000564
Craig Topperee0c8592015-10-27 04:14:24 +0000565 if (const auto *Entry = CostTableLookup(AVX1CostTable, ISD, VT))
566 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000567 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000568
569 // Custom lowering of vectors.
Craig Topper4b275762015-10-28 04:02:12 +0000570 static const CostTblEntry CustomLowered[] = {
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000571 // A v2i64/v4i64 and multiply is custom lowered as a series of long
Simon Pilgrim081abbb2016-12-21 20:00:10 +0000572 // multiplies(3), shifts(3) and adds(2).
573 { ISD::MUL, MVT::v2i64, 8 },
574 { ISD::MUL, MVT::v4i64, 8 },
575 { ISD::MUL, MVT::v8i64, 8 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000576 };
Craig Topperee0c8592015-10-27 04:14:24 +0000577 if (const auto *Entry = CostTableLookup(CustomLowered, ISD, LT.second))
578 return LT.first * Entry->Cost;
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000579
580 // Special lowering of v4i32 mul on sse2, sse3: Lower v4i32 mul as 2x shuffle,
581 // 2x pmuludq, 2x shuffle.
582 if (ISD == ISD::MUL && LT.second == MVT::v4i32 && ST->hasSSE2() &&
583 !ST->hasSSE41())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000584 return LT.first * 6;
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000585
Alexey Bataevd07c7312016-10-31 12:10:53 +0000586 static const CostTblEntry SSE1FloatCostTable[] = {
587 { ISD::FDIV, MVT::f32, 17 }, // Pentium III from http://www.agner.org/
588 { ISD::FDIV, MVT::v4f32, 34 }, // Pentium III from http://www.agner.org/
589 };
590
591 if (ST->hasSSE1())
592 if (const auto *Entry = CostTableLookup(SSE1FloatCostTable, ISD,
593 LT.second))
594 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000595 // Fallback to the default implementation.
Chandler Carruth705b1852015-01-31 03:43:40 +0000596 return BaseT::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info);
Chandler Carruth664e3542013-01-07 01:37:14 +0000597}
598
Chandler Carruth93205eb2015-08-05 18:08:10 +0000599int X86TTIImpl::getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index,
600 Type *SubTp) {
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000601 if (Kind == TTI::SK_Reverse || Kind == TTI::SK_Alternate) {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000602 // 64-bit packed float vectors (v2f32) are widened to type v4f32.
603 // 64-bit packed integer vectors (v2i32) are promoted to type v2i64.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000604 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000605
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000606 static const CostTblEntry AVX512VBMIShuffleTbl[] = {
607 { TTI::SK_Reverse, MVT::v64i8, 1 }, // vpermb
608 { TTI::SK_Reverse, MVT::v32i8, 1 } // vpermb
609 };
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000610
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000611 if (ST->hasVBMI())
612 if (const auto *Entry =
613 CostTableLookup(AVX512VBMIShuffleTbl, Kind, LT.second))
614 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000615
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000616 static const CostTblEntry AVX512BWShuffleTbl[] = {
617 { TTI::SK_Reverse, MVT::v32i16, 1 }, // vpermw
618 { TTI::SK_Reverse, MVT::v16i16, 1 }, // vpermw
619 { TTI::SK_Reverse, MVT::v64i8, 6 } // vextracti64x4 + 2*vperm2i128
620 // + 2*pshufb + vinserti64x4
621 };
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000622
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000623 if (ST->hasBWI())
624 if (const auto *Entry =
625 CostTableLookup(AVX512BWShuffleTbl, Kind, LT.second))
626 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000627
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000628 static const CostTblEntry AVX512ShuffleTbl[] = {
629 { TTI::SK_Reverse, MVT::v8f64, 1 }, // vpermpd
630 { TTI::SK_Reverse, MVT::v16f32, 1 }, // vpermps
631 { TTI::SK_Reverse, MVT::v8i64, 1 }, // vpermq
632 { TTI::SK_Reverse, MVT::v16i32, 1 }, // vpermd
633 };
634
635 if (ST->hasAVX512())
636 if (const auto *Entry =
637 CostTableLookup(AVX512ShuffleTbl, Kind, LT.second))
638 return LT.first * Entry->Cost;
639
640 static const CostTblEntry AVX2ShuffleTbl[] = {
641 { TTI::SK_Reverse, MVT::v4f64, 1 }, // vpermpd
642 { TTI::SK_Reverse, MVT::v8f32, 1 }, // vpermps
643 { TTI::SK_Reverse, MVT::v4i64, 1 }, // vpermq
644 { TTI::SK_Reverse, MVT::v8i32, 1 }, // vpermd
645 { TTI::SK_Reverse, MVT::v16i16, 2 }, // vperm2i128 + pshufb
646 { TTI::SK_Reverse, MVT::v32i8, 2 }, // vperm2i128 + pshufb
647
648 { TTI::SK_Alternate, MVT::v16i16, 1 } // vpblendw
649 };
650
651 if (ST->hasAVX2())
652 if (const auto *Entry = CostTableLookup(AVX2ShuffleTbl, Kind, LT.second))
653 return LT.first * Entry->Cost;
654
655 static const CostTblEntry AVX1ShuffleTbl[] = {
656 { TTI::SK_Reverse, MVT::v4f64, 2 }, // vperm2f128 + vpermilpd
657 { TTI::SK_Reverse, MVT::v8f32, 2 }, // vperm2f128 + vpermilps
658 { TTI::SK_Reverse, MVT::v4i64, 2 }, // vperm2f128 + vpermilpd
659 { TTI::SK_Reverse, MVT::v8i32, 2 }, // vperm2f128 + vpermilps
660 { TTI::SK_Reverse, MVT::v16i16, 4 }, // vextractf128 + 2*pshufb
661 // + vinsertf128
662 { TTI::SK_Reverse, MVT::v32i8, 4 }, // vextractf128 + 2*pshufb
663 // + vinsertf128
664
665 { TTI::SK_Alternate, MVT::v4i64, 1 }, // vblendpd
666 { TTI::SK_Alternate, MVT::v4f64, 1 }, // vblendpd
667 { TTI::SK_Alternate, MVT::v8i32, 1 }, // vblendps
668 { TTI::SK_Alternate, MVT::v8f32, 1 }, // vblendps
669
670 { TTI::SK_Alternate, MVT::v16i16, 5 }, // 2*vextractf128 + 2*vpblendw
671 // + vinsertf128
672 { TTI::SK_Alternate, MVT::v32i8, 9 } // 2*vextractf128 + 4*vpshufb
673 // + 2*vpor + vinsertf128
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000674 };
675
Craig Topperee0c8592015-10-27 04:14:24 +0000676 if (ST->hasAVX())
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000677 if (const auto *Entry = CostTableLookup(AVX1ShuffleTbl, Kind, LT.second))
Craig Topperee0c8592015-10-27 04:14:24 +0000678 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000679
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000680 static const CostTblEntry SSE41ShuffleTbl[] = {
681 { TTI::SK_Alternate, MVT::v2i64, 1 }, // pblendw
682 { TTI::SK_Alternate, MVT::v2f64, 1 }, // movsd
683 { TTI::SK_Alternate, MVT::v4i32, 1 }, // pblendw
684 { TTI::SK_Alternate, MVT::v4f32, 1 }, // blendps
685 { TTI::SK_Alternate, MVT::v8i16, 1 }, // pblendw
686 { TTI::SK_Alternate, MVT::v16i8, 3 } // 2*pshufb + por
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000687 };
688
Craig Topperee0c8592015-10-27 04:14:24 +0000689 if (ST->hasSSE41())
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000690 if (const auto *Entry = CostTableLookup(SSE41ShuffleTbl, Kind, LT.second))
Craig Topperee0c8592015-10-27 04:14:24 +0000691 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000692
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000693 static const CostTblEntry SSSE3ShuffleTbl[] = {
694 { TTI::SK_Reverse, MVT::v8i16, 1 }, // pshufb
695 { TTI::SK_Reverse, MVT::v16i8, 1 }, // pshufb
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000696
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000697 { TTI::SK_Alternate, MVT::v8i16, 3 }, // pshufb + pshufb + por
698 { TTI::SK_Alternate, MVT::v16i8, 3 } // pshufb + pshufb + por
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000699 };
Michael Liao5bf95782014-12-04 05:20:33 +0000700
Craig Topperee0c8592015-10-27 04:14:24 +0000701 if (ST->hasSSSE3())
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000702 if (const auto *Entry = CostTableLookup(SSSE3ShuffleTbl, Kind, LT.second))
Craig Topperee0c8592015-10-27 04:14:24 +0000703 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000704
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000705 static const CostTblEntry SSE2ShuffleTbl[] = {
706 { TTI::SK_Reverse, MVT::v2f64, 1 }, // shufpd
707 { TTI::SK_Reverse, MVT::v2i64, 1 }, // pshufd
708 { TTI::SK_Reverse, MVT::v4i32, 1 }, // pshufd
709 { TTI::SK_Reverse, MVT::v8i16, 3 }, // pshuflw + pshufhw + pshufd
710 { TTI::SK_Reverse, MVT::v16i8, 9 }, // 2*pshuflw + 2*pshufhw
711 // + 2*pshufd + 2*unpck + packus
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000712
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000713 { TTI::SK_Alternate, MVT::v2i64, 1 }, // movsd
714 { TTI::SK_Alternate, MVT::v2f64, 1 }, // movsd
715 { TTI::SK_Alternate, MVT::v4i32, 2 }, // 2*shufps
716 { TTI::SK_Alternate, MVT::v8i16, 8 }, // 4*pextrw + 4*pinsrw.
717 { TTI::SK_Alternate, MVT::v16i8, 48 }, // 8*(pinsrw + pextrw + and +movb + movzb + or)
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000718 };
719
Simon Pilgrim939b8cd2017-01-04 12:08:41 +0000720 if (ST->hasSSE2())
721 if (const auto *Entry = CostTableLookup(SSE2ShuffleTbl, Kind, LT.second))
722 return LT.first * Entry->Cost;
723
724 static const CostTblEntry SSE1ShuffleTbl[] = {
725 { TTI::SK_Reverse, MVT::v4f32, 1 }, // shufps
726 { TTI::SK_Alternate, MVT::v4f32, 2 } // 2*shufps
727 };
728
729 if (ST->hasSSE1())
730 if (const auto *Entry = CostTableLookup(SSE1ShuffleTbl, Kind, LT.second))
731 return LT.first * Entry->Cost;
Elena Demikhovsky21706cb2017-01-02 10:37:52 +0000732
733 } else if (Kind == TTI::SK_PermuteTwoSrc) {
734 // We assume that source and destination have the same vector type.
735 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
736 int NumOfDests = LT.first;
737 int NumOfShufflesPerDest = LT.first * 2 - 1;
738 int NumOfShuffles = NumOfDests * NumOfShufflesPerDest;
739
740 static const CostTblEntry AVX512VBMIShuffleTbl[] = {
741 {ISD::VECTOR_SHUFFLE, MVT::v64i8, 1}, // vpermt2b
742 {ISD::VECTOR_SHUFFLE, MVT::v32i8, 1}, // vpermt2b
743 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 1} // vpermt2b
744 };
745
746 if (ST->hasVBMI())
747 if (const auto *Entry = CostTableLookup(AVX512VBMIShuffleTbl,
748 ISD::VECTOR_SHUFFLE, LT.second))
749 return NumOfShuffles * Entry->Cost;
750
751 static const CostTblEntry AVX512BWShuffleTbl[] = {
752 {ISD::VECTOR_SHUFFLE, MVT::v32i16, 1}, // vpermt2w
753 {ISD::VECTOR_SHUFFLE, MVT::v16i16, 1}, // vpermt2w
754 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 1}, // vpermt2w
755 {ISD::VECTOR_SHUFFLE, MVT::v32i8, 3}, // zext + vpermt2w + trunc
756 {ISD::VECTOR_SHUFFLE, MVT::v64i8, 19}, // 6 * v32i8 + 1
757 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 3} // zext + vpermt2w + trunc
758 };
759
760 if (ST->hasBWI())
761 if (const auto *Entry = CostTableLookup(AVX512BWShuffleTbl,
762 ISD::VECTOR_SHUFFLE, LT.second))
763 return NumOfShuffles * Entry->Cost;
764
765 static const CostTblEntry AVX512ShuffleTbl[] = {
766 {ISD::VECTOR_SHUFFLE, MVT::v8f64, 1}, // vpermt2pd
767 {ISD::VECTOR_SHUFFLE, MVT::v16f32, 1}, // vpermt2ps
768 {ISD::VECTOR_SHUFFLE, MVT::v8i64, 1}, // vpermt2q
769 {ISD::VECTOR_SHUFFLE, MVT::v16i32, 1}, // vpermt2d
770 {ISD::VECTOR_SHUFFLE, MVT::v4f64, 1}, // vpermt2pd
771 {ISD::VECTOR_SHUFFLE, MVT::v8f32, 1}, // vpermt2ps
772 {ISD::VECTOR_SHUFFLE, MVT::v4i64, 1}, // vpermt2q
773 {ISD::VECTOR_SHUFFLE, MVT::v8i32, 1}, // vpermt2d
774 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1}, // vpermt2pd
775 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 1}, // vpermt2ps
776 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1}, // vpermt2q
777 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 1} // vpermt2d
778 };
779
780 if (ST->hasAVX512())
781 if (const auto *Entry =
782 CostTableLookup(AVX512ShuffleTbl, ISD::VECTOR_SHUFFLE, LT.second))
783 return NumOfShuffles * Entry->Cost;
784
785 } else if (Kind == TTI::SK_PermuteSingleSrc) {
786 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
787 if (LT.first == 1) {
788
789 static const CostTblEntry AVX512VBMIShuffleTbl[] = {
790 {ISD::VECTOR_SHUFFLE, MVT::v64i8, 1}, // vpermb
791 {ISD::VECTOR_SHUFFLE, MVT::v32i8, 1} // vpermb
792 };
793
794 if (ST->hasVBMI())
795 if (const auto *Entry = CostTableLookup(AVX512VBMIShuffleTbl,
796 ISD::VECTOR_SHUFFLE, LT.second))
797 return Entry->Cost;
798
799 static const CostTblEntry AVX512BWShuffleTbl[] = {
800 {ISD::VECTOR_SHUFFLE, MVT::v32i16, 1}, // vpermw
801 {ISD::VECTOR_SHUFFLE, MVT::v16i16, 1}, // vpermw
802 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 1}, // vpermw
803 {ISD::VECTOR_SHUFFLE, MVT::v64i8, 8}, // extend to v32i16
804 {ISD::VECTOR_SHUFFLE, MVT::v32i8, 3} // vpermw + zext/trunc
805 };
806
807 if (ST->hasBWI())
808 if (const auto *Entry = CostTableLookup(AVX512BWShuffleTbl,
809 ISD::VECTOR_SHUFFLE, LT.second))
810 return Entry->Cost;
811
812 static const CostTblEntry AVX512ShuffleTbl[] = {
813 {ISD::VECTOR_SHUFFLE, MVT::v8f64, 1}, // vpermpd
814 {ISD::VECTOR_SHUFFLE, MVT::v4f64, 1}, // vpermpd
815 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1}, // vpermpd
816 {ISD::VECTOR_SHUFFLE, MVT::v16f32, 1}, // vpermps
817 {ISD::VECTOR_SHUFFLE, MVT::v8f32, 1}, // vpermps
818 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 1}, // vpermps
819 {ISD::VECTOR_SHUFFLE, MVT::v8i64, 1}, // vpermq
820 {ISD::VECTOR_SHUFFLE, MVT::v4i64, 1}, // vpermq
821 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1}, // vpermq
822 {ISD::VECTOR_SHUFFLE, MVT::v16i32, 1}, // vpermd
823 {ISD::VECTOR_SHUFFLE, MVT::v8i32, 1}, // vpermd
824 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 1}, // vpermd
825 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 1} // pshufb
826 };
827
828 if (ST->hasAVX512())
829 if (const auto *Entry =
830 CostTableLookup(AVX512ShuffleTbl, ISD::VECTOR_SHUFFLE, LT.second))
831 return Entry->Cost;
832
833 } else {
834 // We are going to permute multiple sources and the result will be in
835 // multiple destinations. Providing an accurate cost only for splits where
836 // the element type remains the same.
837
838 MVT LegalVT = LT.second;
839 if (LegalVT.getVectorElementType().getSizeInBits() ==
840 Tp->getVectorElementType()->getPrimitiveSizeInBits() &&
841 LegalVT.getVectorNumElements() < Tp->getVectorNumElements()) {
842
843 unsigned VecTySize = DL.getTypeStoreSize(Tp);
844 unsigned LegalVTSize = LegalVT.getStoreSize();
845 // Number of source vectors after legalization:
846 unsigned NumOfSrcs = (VecTySize + LegalVTSize - 1) / LegalVTSize;
847 // Number of destination vectors after legalization:
848 unsigned NumOfDests = LT.first;
849
850 Type *SingleOpTy = VectorType::get(Tp->getVectorElementType(),
851 LegalVT.getVectorNumElements());
852
853 unsigned NumOfShuffles = (NumOfSrcs - 1) * NumOfDests;
854 return NumOfShuffles *
855 getShuffleCost(TTI::SK_PermuteTwoSrc, SingleOpTy, 0, nullptr);
856 }
857 }
Karthik Bhate03a25d2014-06-20 04:32:48 +0000858 }
859
Chandler Carruth705b1852015-01-31 03:43:40 +0000860 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Chandler Carruth664e3542013-01-07 01:37:14 +0000861}
862
Chandler Carruth93205eb2015-08-05 18:08:10 +0000863int X86TTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000864 int ISD = TLI->InstructionOpcodeToISD(Opcode);
865 assert(ISD && "Invalid opcode");
866
Cong Hou59898d82015-12-11 00:31:39 +0000867 // FIXME: Need a better design of the cost table to handle non-simple types of
868 // potential massive combinations (elem_num x src_type x dst_type).
869
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000870 static const TypeConversionCostTblEntry AVX512DQConversionTbl[] = {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000871 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i64, 1 },
872 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i64, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000873 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i64, 1 },
874 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000875 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i64, 1 },
876 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i64, 1 },
877
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000878 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000879 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000880 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000881 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000882 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000883 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000884
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000885 { ISD::FP_TO_SINT, MVT::v2i64, MVT::v2f32, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000886 { ISD::FP_TO_SINT, MVT::v4i64, MVT::v4f32, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000887 { ISD::FP_TO_SINT, MVT::v8i64, MVT::v8f32, 1 },
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000888 { ISD::FP_TO_SINT, MVT::v2i64, MVT::v2f64, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000889 { ISD::FP_TO_SINT, MVT::v4i64, MVT::v4f64, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000890 { ISD::FP_TO_SINT, MVT::v8i64, MVT::v8f64, 1 },
891
892 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f32, 1 },
893 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f32, 1 },
894 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f32, 1 },
895 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f64, 1 },
896 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f64, 1 },
897 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000898 };
899
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000900 // TODO: For AVX512DQ + AVX512VL, we also have cheap casts for 128-bit and
901 // 256-bit wide vectors.
902
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000903 static const TypeConversionCostTblEntry AVX512FConversionTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000904 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 1 },
905 { ISD::FP_EXTEND, MVT::v8f64, MVT::v16f32, 3 },
906 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000907
908 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 1 },
909 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 1 },
910 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i64, 1 },
911 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000912
913 // v16i1 -> v16i32 - load + broadcast
914 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
915 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000916 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
917 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
918 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
919 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000920 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
921 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000922 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
923 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000924
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000925 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000926 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000927 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000928 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000929 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000930 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
931 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000932 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000933 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 26 },
934 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000935
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000936 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000937 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000938 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000939 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
940 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 2 },
941 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
942 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000943 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000944 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
945 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 2 },
946 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
947 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000948 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 2 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000949 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000950 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
951 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
952 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
953 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
954 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000955 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 5 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000956 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 5 },
957 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 12 },
958 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
959
960 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f32, 1 },
961 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
962 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 1 },
963 { ISD::FP_TO_UINT, MVT::v16i32, MVT::v16f32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000964 };
965
Craig Topper4b275762015-10-28 04:02:12 +0000966 static const TypeConversionCostTblEntry AVX2ConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000967 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
968 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000969 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
970 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000971 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
972 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000973 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
974 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
975 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
976 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000977 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
978 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000979 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
980 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000981 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
982 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
983
984 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 2 },
985 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 2 },
986 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 2 },
987 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 2 },
988 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 2 },
989 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 4 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000990
991 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 3 },
992 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 3 },
Quentin Colombet360460b2014-11-11 02:23:47 +0000993
994 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 8 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000995 };
996
Craig Topper4b275762015-10-28 04:02:12 +0000997 static const TypeConversionCostTblEntry AVXConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000998 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 6 },
999 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001000 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 7 },
1001 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +00001002 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 6 },
1003 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001004 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 7 },
1005 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 4 },
1006 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
1007 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +00001008 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 6 },
1009 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001010 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
1011 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +00001012 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
1013 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
1014
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001015 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 4 },
1016 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
1017 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
Tim Northoverf0e21612014-02-06 18:18:36 +00001018 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 4 },
1019 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 4 },
1020 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +00001021 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 9 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001022
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001023 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001024 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001025 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i1, 8 },
1026 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001027 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001028 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 8 },
1029 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001030 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001031 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
1032 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001033 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001034 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001035
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001036 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 7 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001037 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i1, 7 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001038 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i1, 6 },
1039 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001040 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001041 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 5 },
1042 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001043 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001044 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001045 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001046 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 6 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001047 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001048 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 9 },
Quentin Colombet85b904d2014-03-27 22:27:41 +00001049 // The generic code to compute the scalar overhead is currently broken.
1050 // Workaround this limitation by estimating the scalarization overhead
1051 // here. We have roughly 10 instructions per scalar element.
1052 // Multiply that by the vector width.
1053 // FIXME: remove that when PR19268 is fixed.
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001054 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 10 },
1055 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 20 },
1056 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
1057 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001058
Renato Goline1fb0592013-01-20 20:57:20 +00001059 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001060 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 7 },
Adam Nemet6dafe972014-03-30 18:07:13 +00001061 // This node is expanded into scalarized operations but BasicTTI is overly
1062 // optimistic estimating its cost. It computes 3 per element (one
1063 // vector-extract, one scalar conversion and one vector-insert). The
1064 // problem is that the inserts form a read-modify-write chain so latency
1065 // should be factored in too. Inflating the cost per element by 1.
1066 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 8*4 },
Adam Nemet10c4ce22014-03-31 21:54:48 +00001067 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f64, 4*4 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001068
1069 { ISD::FP_EXTEND, MVT::v4f64, MVT::v4f32, 1 },
1070 { ISD::FP_ROUND, MVT::v4f32, MVT::v4f64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001071 };
1072
Cong Hou59898d82015-12-11 00:31:39 +00001073 static const TypeConversionCostTblEntry SSE41ConversionTbl[] = {
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001074 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
1075 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001076 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
1077 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
1078 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
1079 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001080
Cong Hou59898d82015-12-11 00:31:39 +00001081 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
1082 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001083 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
1084 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
1085 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1086 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1087 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
1088 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
1089 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
1090 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
1091 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
1092 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
1093 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1094 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1095 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
1096 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
1097 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
1098 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
Cong Hou59898d82015-12-11 00:31:39 +00001099
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001100 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 2 },
1101 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 1 },
1102 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +00001103 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +00001104 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001105 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001106 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 6 },
1107
Cong Hou59898d82015-12-11 00:31:39 +00001108 };
1109
1110 static const TypeConversionCostTblEntry SSE2ConversionTbl[] = {
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001111 // These are somewhat magic numbers justified by looking at the output of
1112 // Intel's IACA, running some kernels and making sure when we take
1113 // legalization into account the throughput will be overestimated.
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001114 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001115 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
1116 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
1117 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
Sanjay Patel04b34962016-07-06 19:15:54 +00001118 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001119 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
1120 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
1121 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
Cong Hou59898d82015-12-11 00:31:39 +00001122
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001123 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
1124 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
1125 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
1126 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
1127 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
1128 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 8 },
1129 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
1130 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001131
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00001132 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 3 },
1133
Cong Hou59898d82015-12-11 00:31:39 +00001134 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
1135 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001136 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 2 },
1137 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 3 },
1138 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
1139 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 8 },
1140 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1141 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 2 },
1142 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
1143 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
1144 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 3 },
1145 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
1146 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 9 },
1147 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 12 },
1148 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1149 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 2 },
1150 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
1151 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 10 },
1152 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 3 },
1153 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
1154 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 6 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001155 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001156 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 3 },
1157 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 5 },
Cong Hou59898d82015-12-11 00:31:39 +00001158
Cong Hou59898d82015-12-11 00:31:39 +00001159 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001160 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 2 },
1161 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 3 },
1162 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 3 },
1163 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 3 },
1164 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
1165 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 7 },
1166 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
1167 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 10 },
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001168 };
1169
Chandler Carruth93205eb2015-08-05 18:08:10 +00001170 std::pair<int, MVT> LTSrc = TLI->getTypeLegalizationCost(DL, Src);
1171 std::pair<int, MVT> LTDest = TLI->getTypeLegalizationCost(DL, Dst);
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001172
1173 if (ST->hasSSE2() && !ST->hasAVX()) {
Cong Hou59898d82015-12-11 00:31:39 +00001174 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +00001175 LTDest.second, LTSrc.second))
1176 return LTSrc.first * Entry->Cost;
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001177 }
1178
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001179 EVT SrcTy = TLI->getValueType(DL, Src);
1180 EVT DstTy = TLI->getValueType(DL, Dst);
1181
1182 // The function getSimpleVT only handles simple value types.
1183 if (!SrcTy.isSimple() || !DstTy.isSimple())
1184 return BaseT::getCastInstrCost(Opcode, Dst, Src);
1185
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +00001186 if (ST->hasDQI())
1187 if (const auto *Entry = ConvertCostTableLookup(AVX512DQConversionTbl, ISD,
1188 DstTy.getSimpleVT(),
1189 SrcTy.getSimpleVT()))
1190 return Entry->Cost;
1191
1192 if (ST->hasAVX512())
1193 if (const auto *Entry = ConvertCostTableLookup(AVX512FConversionTbl, ISD,
1194 DstTy.getSimpleVT(),
1195 SrcTy.getSimpleVT()))
1196 return Entry->Cost;
1197
Tim Northoverf0e21612014-02-06 18:18:36 +00001198 if (ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +00001199 if (const auto *Entry = ConvertCostTableLookup(AVX2ConversionTbl, ISD,
1200 DstTy.getSimpleVT(),
1201 SrcTy.getSimpleVT()))
1202 return Entry->Cost;
Tim Northoverf0e21612014-02-06 18:18:36 +00001203 }
1204
Chandler Carruth664e3542013-01-07 01:37:14 +00001205 if (ST->hasAVX()) {
Craig Topperee0c8592015-10-27 04:14:24 +00001206 if (const auto *Entry = ConvertCostTableLookup(AVXConversionTbl, ISD,
1207 DstTy.getSimpleVT(),
1208 SrcTy.getSimpleVT()))
1209 return Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001210 }
1211
Cong Hou59898d82015-12-11 00:31:39 +00001212 if (ST->hasSSE41()) {
1213 if (const auto *Entry = ConvertCostTableLookup(SSE41ConversionTbl, ISD,
1214 DstTy.getSimpleVT(),
1215 SrcTy.getSimpleVT()))
1216 return Entry->Cost;
1217 }
1218
1219 if (ST->hasSSE2()) {
1220 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
1221 DstTy.getSimpleVT(),
1222 SrcTy.getSimpleVT()))
1223 return Entry->Cost;
1224 }
1225
Chandler Carruth705b1852015-01-31 03:43:40 +00001226 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001227}
1228
Chandler Carruth93205eb2015-08-05 18:08:10 +00001229int X86TTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001230 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001231 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001232
1233 MVT MTy = LT.second;
1234
1235 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1236 assert(ISD && "Invalid opcode");
1237
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001238 static const CostTblEntry SSE2CostTbl[] = {
1239 { ISD::SETCC, MVT::v2i64, 8 },
1240 { ISD::SETCC, MVT::v4i32, 1 },
1241 { ISD::SETCC, MVT::v8i16, 1 },
1242 { ISD::SETCC, MVT::v16i8, 1 },
1243 };
1244
Craig Topper4b275762015-10-28 04:02:12 +00001245 static const CostTblEntry SSE42CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001246 { ISD::SETCC, MVT::v2f64, 1 },
1247 { ISD::SETCC, MVT::v4f32, 1 },
1248 { ISD::SETCC, MVT::v2i64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001249 };
1250
Craig Topper4b275762015-10-28 04:02:12 +00001251 static const CostTblEntry AVX1CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001252 { ISD::SETCC, MVT::v4f64, 1 },
1253 { ISD::SETCC, MVT::v8f32, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001254 // AVX1 does not support 8-wide integer compare.
Renato Goline1fb0592013-01-20 20:57:20 +00001255 { ISD::SETCC, MVT::v4i64, 4 },
1256 { ISD::SETCC, MVT::v8i32, 4 },
1257 { ISD::SETCC, MVT::v16i16, 4 },
1258 { ISD::SETCC, MVT::v32i8, 4 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001259 };
1260
Craig Topper4b275762015-10-28 04:02:12 +00001261 static const CostTblEntry AVX2CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001262 { ISD::SETCC, MVT::v4i64, 1 },
1263 { ISD::SETCC, MVT::v8i32, 1 },
1264 { ISD::SETCC, MVT::v16i16, 1 },
1265 { ISD::SETCC, MVT::v32i8, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001266 };
1267
Craig Topper4b275762015-10-28 04:02:12 +00001268 static const CostTblEntry AVX512CostTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +00001269 { ISD::SETCC, MVT::v8i64, 1 },
1270 { ISD::SETCC, MVT::v16i32, 1 },
1271 { ISD::SETCC, MVT::v8f64, 1 },
1272 { ISD::SETCC, MVT::v16f32, 1 },
1273 };
1274
Craig Topperee0c8592015-10-27 04:14:24 +00001275 if (ST->hasAVX512())
1276 if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
1277 return LT.first * Entry->Cost;
Elena Demikhovsky27012472014-09-16 07:57:37 +00001278
Craig Topperee0c8592015-10-27 04:14:24 +00001279 if (ST->hasAVX2())
1280 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1281 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001282
Craig Topperee0c8592015-10-27 04:14:24 +00001283 if (ST->hasAVX())
1284 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1285 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001286
Craig Topperee0c8592015-10-27 04:14:24 +00001287 if (ST->hasSSE42())
1288 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1289 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001290
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001291 if (ST->hasSSE2())
1292 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1293 return LT.first * Entry->Cost;
1294
Chandler Carruth705b1852015-01-31 03:43:40 +00001295 return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001296}
1297
Simon Pilgrim14000b32016-05-24 08:17:50 +00001298int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1299 ArrayRef<Type *> Tys, FastMathFlags FMF) {
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001300 // Costs should match the codegen from:
1301 // BITREVERSE: llvm\test\CodeGen\X86\vector-bitreverse.ll
1302 // BSWAP: llvm\test\CodeGen\X86\bswap-vector.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001303 // CTLZ: llvm\test\CodeGen\X86\vector-lzcnt-*.ll
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001304 // CTPOP: llvm\test\CodeGen\X86\vector-popcnt-*.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001305 // CTTZ: llvm\test\CodeGen\X86\vector-tzcnt-*.ll
Simon Pilgrim14000b32016-05-24 08:17:50 +00001306 static const CostTblEntry XOPCostTbl[] = {
1307 { ISD::BITREVERSE, MVT::v4i64, 4 },
1308 { ISD::BITREVERSE, MVT::v8i32, 4 },
1309 { ISD::BITREVERSE, MVT::v16i16, 4 },
1310 { ISD::BITREVERSE, MVT::v32i8, 4 },
1311 { ISD::BITREVERSE, MVT::v2i64, 1 },
1312 { ISD::BITREVERSE, MVT::v4i32, 1 },
1313 { ISD::BITREVERSE, MVT::v8i16, 1 },
1314 { ISD::BITREVERSE, MVT::v16i8, 1 },
1315 { ISD::BITREVERSE, MVT::i64, 3 },
1316 { ISD::BITREVERSE, MVT::i32, 3 },
1317 { ISD::BITREVERSE, MVT::i16, 3 },
1318 { ISD::BITREVERSE, MVT::i8, 3 }
1319 };
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001320 static const CostTblEntry AVX2CostTbl[] = {
1321 { ISD::BITREVERSE, MVT::v4i64, 5 },
1322 { ISD::BITREVERSE, MVT::v8i32, 5 },
1323 { ISD::BITREVERSE, MVT::v16i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001324 { ISD::BITREVERSE, MVT::v32i8, 5 },
1325 { ISD::BSWAP, MVT::v4i64, 1 },
1326 { ISD::BSWAP, MVT::v8i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001327 { ISD::BSWAP, MVT::v16i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001328 { ISD::CTLZ, MVT::v4i64, 23 },
1329 { ISD::CTLZ, MVT::v8i32, 18 },
1330 { ISD::CTLZ, MVT::v16i16, 14 },
1331 { ISD::CTLZ, MVT::v32i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001332 { ISD::CTPOP, MVT::v4i64, 7 },
1333 { ISD::CTPOP, MVT::v8i32, 11 },
1334 { ISD::CTPOP, MVT::v16i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001335 { ISD::CTPOP, MVT::v32i8, 6 },
1336 { ISD::CTTZ, MVT::v4i64, 10 },
1337 { ISD::CTTZ, MVT::v8i32, 14 },
1338 { ISD::CTTZ, MVT::v16i16, 12 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001339 { ISD::CTTZ, MVT::v32i8, 9 },
1340 { ISD::FSQRT, MVT::f32, 7 }, // Haswell from http://www.agner.org/
1341 { ISD::FSQRT, MVT::v4f32, 7 }, // Haswell from http://www.agner.org/
1342 { ISD::FSQRT, MVT::v8f32, 14 }, // Haswell from http://www.agner.org/
1343 { ISD::FSQRT, MVT::f64, 14 }, // Haswell from http://www.agner.org/
1344 { ISD::FSQRT, MVT::v2f64, 14 }, // Haswell from http://www.agner.org/
1345 { ISD::FSQRT, MVT::v4f64, 28 }, // Haswell from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001346 };
1347 static const CostTblEntry AVX1CostTbl[] = {
1348 { ISD::BITREVERSE, MVT::v4i64, 10 },
1349 { ISD::BITREVERSE, MVT::v8i32, 10 },
1350 { ISD::BITREVERSE, MVT::v16i16, 10 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001351 { ISD::BITREVERSE, MVT::v32i8, 10 },
1352 { ISD::BSWAP, MVT::v4i64, 4 },
1353 { ISD::BSWAP, MVT::v8i32, 4 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001354 { ISD::BSWAP, MVT::v16i16, 4 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001355 { ISD::CTLZ, MVT::v4i64, 46 },
1356 { ISD::CTLZ, MVT::v8i32, 36 },
1357 { ISD::CTLZ, MVT::v16i16, 28 },
1358 { ISD::CTLZ, MVT::v32i8, 18 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001359 { ISD::CTPOP, MVT::v4i64, 14 },
1360 { ISD::CTPOP, MVT::v8i32, 22 },
1361 { ISD::CTPOP, MVT::v16i16, 18 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001362 { ISD::CTPOP, MVT::v32i8, 12 },
1363 { ISD::CTTZ, MVT::v4i64, 20 },
1364 { ISD::CTTZ, MVT::v8i32, 28 },
1365 { ISD::CTTZ, MVT::v16i16, 24 },
1366 { ISD::CTTZ, MVT::v32i8, 18 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001367 { ISD::FSQRT, MVT::f32, 14 }, // SNB from http://www.agner.org/
1368 { ISD::FSQRT, MVT::v4f32, 14 }, // SNB from http://www.agner.org/
1369 { ISD::FSQRT, MVT::v8f32, 28 }, // SNB from http://www.agner.org/
1370 { ISD::FSQRT, MVT::f64, 21 }, // SNB from http://www.agner.org/
1371 { ISD::FSQRT, MVT::v2f64, 21 }, // SNB from http://www.agner.org/
1372 { ISD::FSQRT, MVT::v4f64, 43 }, // SNB from http://www.agner.org/
1373 };
1374 static const CostTblEntry SSE42CostTbl[] = {
1375 { ISD::FSQRT, MVT::f32, 18 }, // Nehalem from http://www.agner.org/
1376 { ISD::FSQRT, MVT::v4f32, 18 }, // Nehalem from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001377 };
1378 static const CostTblEntry SSSE3CostTbl[] = {
1379 { ISD::BITREVERSE, MVT::v2i64, 5 },
1380 { ISD::BITREVERSE, MVT::v4i32, 5 },
1381 { ISD::BITREVERSE, MVT::v8i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001382 { ISD::BITREVERSE, MVT::v16i8, 5 },
1383 { ISD::BSWAP, MVT::v2i64, 1 },
1384 { ISD::BSWAP, MVT::v4i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001385 { ISD::BSWAP, MVT::v8i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001386 { ISD::CTLZ, MVT::v2i64, 23 },
1387 { ISD::CTLZ, MVT::v4i32, 18 },
1388 { ISD::CTLZ, MVT::v8i16, 14 },
1389 { ISD::CTLZ, MVT::v16i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001390 { ISD::CTPOP, MVT::v2i64, 7 },
1391 { ISD::CTPOP, MVT::v4i32, 11 },
1392 { ISD::CTPOP, MVT::v8i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001393 { ISD::CTPOP, MVT::v16i8, 6 },
1394 { ISD::CTTZ, MVT::v2i64, 10 },
1395 { ISD::CTTZ, MVT::v4i32, 14 },
1396 { ISD::CTTZ, MVT::v8i16, 12 },
1397 { ISD::CTTZ, MVT::v16i8, 9 }
Simon Pilgrim356e8232016-06-20 23:08:21 +00001398 };
1399 static const CostTblEntry SSE2CostTbl[] = {
1400 { ISD::BSWAP, MVT::v2i64, 7 },
1401 { ISD::BSWAP, MVT::v4i32, 7 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001402 { ISD::BSWAP, MVT::v8i16, 7 },
Simon Pilgrimd02c5522016-11-08 14:10:28 +00001403 { ISD::CTLZ, MVT::v2i64, 25 },
1404 { ISD::CTLZ, MVT::v4i32, 26 },
1405 { ISD::CTLZ, MVT::v8i16, 20 },
1406 { ISD::CTLZ, MVT::v16i8, 17 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001407 { ISD::CTPOP, MVT::v2i64, 12 },
1408 { ISD::CTPOP, MVT::v4i32, 15 },
1409 { ISD::CTPOP, MVT::v8i16, 13 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001410 { ISD::CTPOP, MVT::v16i8, 10 },
1411 { ISD::CTTZ, MVT::v2i64, 14 },
1412 { ISD::CTTZ, MVT::v4i32, 18 },
1413 { ISD::CTTZ, MVT::v8i16, 16 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001414 { ISD::CTTZ, MVT::v16i8, 13 },
1415 { ISD::FSQRT, MVT::f64, 32 }, // Nehalem from http://www.agner.org/
1416 { ISD::FSQRT, MVT::v2f64, 32 }, // Nehalem from http://www.agner.org/
1417 };
1418 static const CostTblEntry SSE1CostTbl[] = {
1419 { ISD::FSQRT, MVT::f32, 28 }, // Pentium III from http://www.agner.org/
1420 { ISD::FSQRT, MVT::v4f32, 56 }, // Pentium III from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001421 };
Simon Pilgrim14000b32016-05-24 08:17:50 +00001422
1423 unsigned ISD = ISD::DELETED_NODE;
1424 switch (IID) {
1425 default:
1426 break;
1427 case Intrinsic::bitreverse:
1428 ISD = ISD::BITREVERSE;
1429 break;
Simon Pilgrim356e8232016-06-20 23:08:21 +00001430 case Intrinsic::bswap:
1431 ISD = ISD::BSWAP;
1432 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001433 case Intrinsic::ctlz:
1434 ISD = ISD::CTLZ;
1435 break;
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001436 case Intrinsic::ctpop:
1437 ISD = ISD::CTPOP;
1438 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001439 case Intrinsic::cttz:
1440 ISD = ISD::CTTZ;
1441 break;
Alexey Bataevd07c7312016-10-31 12:10:53 +00001442 case Intrinsic::sqrt:
1443 ISD = ISD::FSQRT;
1444 break;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001445 }
1446
1447 // Legalize the type.
1448 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, RetTy);
1449 MVT MTy = LT.second;
1450
1451 // Attempt to lookup cost.
1452 if (ST->hasXOP())
1453 if (const auto *Entry = CostTableLookup(XOPCostTbl, ISD, MTy))
1454 return LT.first * Entry->Cost;
1455
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001456 if (ST->hasAVX2())
1457 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1458 return LT.first * Entry->Cost;
1459
1460 if (ST->hasAVX())
1461 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1462 return LT.first * Entry->Cost;
1463
Alexey Bataevd07c7312016-10-31 12:10:53 +00001464 if (ST->hasSSE42())
1465 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1466 return LT.first * Entry->Cost;
1467
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001468 if (ST->hasSSSE3())
1469 if (const auto *Entry = CostTableLookup(SSSE3CostTbl, ISD, MTy))
1470 return LT.first * Entry->Cost;
1471
Simon Pilgrim356e8232016-06-20 23:08:21 +00001472 if (ST->hasSSE2())
1473 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1474 return LT.first * Entry->Cost;
1475
Alexey Bataevd07c7312016-10-31 12:10:53 +00001476 if (ST->hasSSE1())
1477 if (const auto *Entry = CostTableLookup(SSE1CostTbl, ISD, MTy))
1478 return LT.first * Entry->Cost;
1479
Simon Pilgrim14000b32016-05-24 08:17:50 +00001480 return BaseT::getIntrinsicInstrCost(IID, RetTy, Tys, FMF);
1481}
1482
1483int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1484 ArrayRef<Value *> Args, FastMathFlags FMF) {
1485 return BaseT::getIntrinsicInstrCost(IID, RetTy, Args, FMF);
1486}
1487
Chandler Carruth93205eb2015-08-05 18:08:10 +00001488int X86TTIImpl::getVectorInstrCost(unsigned Opcode, Type *Val, unsigned Index) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001489 assert(Val->isVectorTy() && "This must be a vector type");
1490
Sanjay Patelaedc3472016-05-25 17:27:54 +00001491 Type *ScalarType = Val->getScalarType();
1492
Chandler Carruth664e3542013-01-07 01:37:14 +00001493 if (Index != -1U) {
1494 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001495 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Val);
Chandler Carruth664e3542013-01-07 01:37:14 +00001496
1497 // This type is legalized to a scalar type.
1498 if (!LT.second.isVector())
1499 return 0;
1500
1501 // The type may be split. Normalize the index to the new type.
1502 unsigned Width = LT.second.getVectorNumElements();
1503 Index = Index % Width;
1504
1505 // Floating point scalars are already located in index #0.
Sanjay Patelaedc3472016-05-25 17:27:54 +00001506 if (ScalarType->isFloatingPointTy() && Index == 0)
Chandler Carruth664e3542013-01-07 01:37:14 +00001507 return 0;
1508 }
1509
Sanjay Patelaedc3472016-05-25 17:27:54 +00001510 // Add to the base cost if we know that the extracted element of a vector is
1511 // destined to be moved to and used in the integer register file.
1512 int RegisterFileMoveCost = 0;
1513 if (Opcode == Instruction::ExtractElement && ScalarType->isPointerTy())
1514 RegisterFileMoveCost = 1;
1515
1516 return BaseT::getVectorInstrCost(Opcode, Val, Index) + RegisterFileMoveCost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001517}
1518
Chandler Carruth93205eb2015-08-05 18:08:10 +00001519int X86TTIImpl::getScalarizationOverhead(Type *Ty, bool Insert, bool Extract) {
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001520 assert (Ty->isVectorTy() && "Can only scalarize vectors");
Chandler Carruth93205eb2015-08-05 18:08:10 +00001521 int Cost = 0;
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001522
1523 for (int i = 0, e = Ty->getVectorNumElements(); i < e; ++i) {
1524 if (Insert)
Chandler Carruth705b1852015-01-31 03:43:40 +00001525 Cost += getVectorInstrCost(Instruction::InsertElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001526 if (Extract)
Chandler Carruth705b1852015-01-31 03:43:40 +00001527 Cost += getVectorInstrCost(Instruction::ExtractElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001528 }
1529
1530 return Cost;
1531}
1532
Chandler Carruth93205eb2015-08-05 18:08:10 +00001533int X86TTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
1534 unsigned AddressSpace) {
Alp Tokerf907b892013-12-05 05:44:44 +00001535 // Handle non-power-of-two vectors such as <3 x float>
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001536 if (VectorType *VTy = dyn_cast<VectorType>(Src)) {
1537 unsigned NumElem = VTy->getVectorNumElements();
1538
1539 // Handle a few common cases:
1540 // <3 x float>
1541 if (NumElem == 3 && VTy->getScalarSizeInBits() == 32)
1542 // Cost = 64 bit store + extract + 32 bit store.
1543 return 3;
1544
1545 // <3 x double>
1546 if (NumElem == 3 && VTy->getScalarSizeInBits() == 64)
1547 // Cost = 128 bit store + unpack + 64 bit store.
1548 return 3;
1549
Alp Tokerf907b892013-12-05 05:44:44 +00001550 // Assume that all other non-power-of-two numbers are scalarized.
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001551 if (!isPowerOf2_32(NumElem)) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001552 int Cost = BaseT::getMemoryOpCost(Opcode, VTy->getScalarType(), Alignment,
1553 AddressSpace);
1554 int SplitCost = getScalarizationOverhead(Src, Opcode == Instruction::Load,
1555 Opcode == Instruction::Store);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001556 return NumElem * Cost + SplitCost;
1557 }
1558 }
1559
Chandler Carruth664e3542013-01-07 01:37:14 +00001560 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001561 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001562 assert((Opcode == Instruction::Load || Opcode == Instruction::Store) &&
1563 "Invalid Opcode");
1564
1565 // Each load/store unit costs 1.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001566 int Cost = LT.first * 1;
Chandler Carruth664e3542013-01-07 01:37:14 +00001567
Sanjay Patel9f6c4d52016-03-09 22:23:33 +00001568 // This isn't exactly right. We're using slow unaligned 32-byte accesses as a
1569 // proxy for a double-pumped AVX memory interface such as on Sandybridge.
1570 if (LT.second.getStoreSize() == 32 && ST->isUnalignedMem32Slow())
1571 Cost *= 2;
Chandler Carruth664e3542013-01-07 01:37:14 +00001572
1573 return Cost;
1574}
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001575
Chandler Carruth93205eb2015-08-05 18:08:10 +00001576int X86TTIImpl::getMaskedMemoryOpCost(unsigned Opcode, Type *SrcTy,
1577 unsigned Alignment,
1578 unsigned AddressSpace) {
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001579 VectorType *SrcVTy = dyn_cast<VectorType>(SrcTy);
1580 if (!SrcVTy)
1581 // To calculate scalar take the regular cost, without mask
1582 return getMemoryOpCost(Opcode, SrcTy, Alignment, AddressSpace);
1583
1584 unsigned NumElem = SrcVTy->getVectorNumElements();
1585 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001586 VectorType::get(Type::getInt8Ty(SrcVTy->getContext()), NumElem);
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001587 if ((Opcode == Instruction::Load && !isLegalMaskedLoad(SrcVTy)) ||
1588 (Opcode == Instruction::Store && !isLegalMaskedStore(SrcVTy)) ||
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001589 !isPowerOf2_32(NumElem)) {
1590 // Scalarization
Chandler Carruth93205eb2015-08-05 18:08:10 +00001591 int MaskSplitCost = getScalarizationOverhead(MaskTy, false, true);
1592 int ScalarCompareCost = getCmpSelInstrCost(
Mehdi Amini867e9142016-04-14 04:36:40 +00001593 Instruction::ICmp, Type::getInt8Ty(SrcVTy->getContext()), nullptr);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001594 int BranchCost = getCFInstrCost(Instruction::Br);
1595 int MaskCmpCost = NumElem * (BranchCost + ScalarCompareCost);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001596
Chandler Carruth93205eb2015-08-05 18:08:10 +00001597 int ValueSplitCost = getScalarizationOverhead(
1598 SrcVTy, Opcode == Instruction::Load, Opcode == Instruction::Store);
1599 int MemopCost =
Chandler Carruth705b1852015-01-31 03:43:40 +00001600 NumElem * BaseT::getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1601 Alignment, AddressSpace);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001602 return MemopCost + ValueSplitCost + MaskSplitCost + MaskCmpCost;
1603 }
1604
1605 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001606 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, SrcVTy);
Cong Houda4e8ae2015-10-28 18:15:46 +00001607 auto VT = TLI->getValueType(DL, SrcVTy);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001608 int Cost = 0;
Cong Houda4e8ae2015-10-28 18:15:46 +00001609 if (VT.isSimple() && LT.second != VT.getSimpleVT() &&
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001610 LT.second.getVectorNumElements() == NumElem)
1611 // Promotion requires expand/truncate for data and a shuffle for mask.
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001612 Cost += getShuffleCost(TTI::SK_Alternate, SrcVTy, 0, nullptr) +
1613 getShuffleCost(TTI::SK_Alternate, MaskTy, 0, nullptr);
Chandler Carruth705b1852015-01-31 03:43:40 +00001614
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001615 else if (LT.second.getVectorNumElements() > NumElem) {
1616 VectorType *NewMaskTy = VectorType::get(MaskTy->getVectorElementType(),
1617 LT.second.getVectorNumElements());
1618 // Expanding requires fill mask with zeroes
Chandler Carruth705b1852015-01-31 03:43:40 +00001619 Cost += getShuffleCost(TTI::SK_InsertSubvector, NewMaskTy, 0, MaskTy);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001620 }
1621 if (!ST->hasAVX512())
1622 return Cost + LT.first*4; // Each maskmov costs 4
1623
1624 // AVX-512 masked load/store is cheapper
1625 return Cost+LT.first;
1626}
1627
Chandler Carruth93205eb2015-08-05 18:08:10 +00001628int X86TTIImpl::getAddressComputationCost(Type *Ty, bool IsComplex) {
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001629 // Address computations in vectorized code with non-consecutive addresses will
1630 // likely result in more instructions compared to scalar code where the
1631 // computation can more often be merged into the index mode. The resulting
1632 // extra micro-ops can significantly decrease throughput.
1633 unsigned NumVectorInstToHideOverhead = 10;
1634
1635 if (Ty->isVectorTy() && IsComplex)
1636 return NumVectorInstToHideOverhead;
1637
Chandler Carruth705b1852015-01-31 03:43:40 +00001638 return BaseT::getAddressComputationCost(Ty, IsComplex);
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001639}
Yi Jiang5c343de2013-09-19 17:48:48 +00001640
Chandler Carruth93205eb2015-08-05 18:08:10 +00001641int X86TTIImpl::getReductionCost(unsigned Opcode, Type *ValTy,
1642 bool IsPairwise) {
Michael Liao5bf95782014-12-04 05:20:33 +00001643
Chandler Carruth93205eb2015-08-05 18:08:10 +00001644 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Michael Liao5bf95782014-12-04 05:20:33 +00001645
Yi Jiang5c343de2013-09-19 17:48:48 +00001646 MVT MTy = LT.second;
Michael Liao5bf95782014-12-04 05:20:33 +00001647
Yi Jiang5c343de2013-09-19 17:48:48 +00001648 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1649 assert(ISD && "Invalid opcode");
Michael Liao5bf95782014-12-04 05:20:33 +00001650
1651 // We use the Intel Architecture Code Analyzer(IACA) to measure the throughput
1652 // and make it as the cost.
1653
Craig Topper4b275762015-10-28 04:02:12 +00001654 static const CostTblEntry SSE42CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001655 { ISD::FADD, MVT::v2f64, 2 },
1656 { ISD::FADD, MVT::v4f32, 4 },
1657 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1658 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1659 { ISD::ADD, MVT::v8i16, 5 },
1660 };
Michael Liao5bf95782014-12-04 05:20:33 +00001661
Craig Topper4b275762015-10-28 04:02:12 +00001662 static const CostTblEntry AVX1CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001663 { ISD::FADD, MVT::v4f32, 4 },
1664 { ISD::FADD, MVT::v4f64, 5 },
1665 { ISD::FADD, MVT::v8f32, 7 },
1666 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1667 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1668 { ISD::ADD, MVT::v4i64, 5 }, // The data reported by the IACA tool is "4.8".
1669 { ISD::ADD, MVT::v8i16, 5 },
1670 { ISD::ADD, MVT::v8i32, 5 },
1671 };
1672
Craig Topper4b275762015-10-28 04:02:12 +00001673 static const CostTblEntry SSE42CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001674 { ISD::FADD, MVT::v2f64, 2 },
1675 { ISD::FADD, MVT::v4f32, 4 },
1676 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1677 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.3".
1678 { ISD::ADD, MVT::v8i16, 4 }, // The data reported by the IACA tool is "4.3".
1679 };
Michael Liao5bf95782014-12-04 05:20:33 +00001680
Craig Topper4b275762015-10-28 04:02:12 +00001681 static const CostTblEntry AVX1CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001682 { ISD::FADD, MVT::v4f32, 3 },
1683 { ISD::FADD, MVT::v4f64, 3 },
1684 { ISD::FADD, MVT::v8f32, 4 },
1685 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1686 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "2.8".
1687 { ISD::ADD, MVT::v4i64, 3 },
1688 { ISD::ADD, MVT::v8i16, 4 },
1689 { ISD::ADD, MVT::v8i32, 5 },
1690 };
Michael Liao5bf95782014-12-04 05:20:33 +00001691
Yi Jiang5c343de2013-09-19 17:48:48 +00001692 if (IsPairwise) {
Craig Topperee0c8592015-10-27 04:14:24 +00001693 if (ST->hasAVX())
1694 if (const auto *Entry = CostTableLookup(AVX1CostTblPairWise, ISD, MTy))
1695 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001696
Craig Topperee0c8592015-10-27 04:14:24 +00001697 if (ST->hasSSE42())
1698 if (const auto *Entry = CostTableLookup(SSE42CostTblPairWise, ISD, MTy))
1699 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001700 } else {
Craig Topperee0c8592015-10-27 04:14:24 +00001701 if (ST->hasAVX())
1702 if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
1703 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001704
Craig Topperee0c8592015-10-27 04:14:24 +00001705 if (ST->hasSSE42())
1706 if (const auto *Entry = CostTableLookup(SSE42CostTblNoPairWise, ISD, MTy))
1707 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001708 }
1709
Chandler Carruth705b1852015-01-31 03:43:40 +00001710 return BaseT::getReductionCost(Opcode, ValTy, IsPairwise);
Yi Jiang5c343de2013-09-19 17:48:48 +00001711}
1712
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001713/// \brief Calculate the cost of materializing a 64-bit value. This helper
1714/// method might only calculate a fraction of a larger immediate. Therefore it
1715/// is valid to return a cost of ZERO.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001716int X86TTIImpl::getIntImmCost(int64_t Val) {
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001717 if (Val == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001718 return TTI::TCC_Free;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001719
1720 if (isInt<32>(Val))
Chandler Carruth705b1852015-01-31 03:43:40 +00001721 return TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001722
Chandler Carruth705b1852015-01-31 03:43:40 +00001723 return 2 * TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001724}
1725
Chandler Carruth93205eb2015-08-05 18:08:10 +00001726int X86TTIImpl::getIntImmCost(const APInt &Imm, Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001727 assert(Ty->isIntegerTy());
1728
1729 unsigned BitSize = Ty->getPrimitiveSizeInBits();
1730 if (BitSize == 0)
1731 return ~0U;
1732
Juergen Ributzka43176172014-05-19 21:00:53 +00001733 // Never hoist constants larger than 128bit, because this might lead to
1734 // incorrect code generation or assertions in codegen.
1735 // Fixme: Create a cost model for types larger than i128 once the codegen
1736 // issues have been fixed.
1737 if (BitSize > 128)
Chandler Carruth705b1852015-01-31 03:43:40 +00001738 return TTI::TCC_Free;
Juergen Ributzka43176172014-05-19 21:00:53 +00001739
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001740 if (Imm == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001741 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001742
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001743 // Sign-extend all constants to a multiple of 64-bit.
1744 APInt ImmVal = Imm;
1745 if (BitSize & 0x3f)
1746 ImmVal = Imm.sext((BitSize + 63) & ~0x3fU);
1747
1748 // Split the constant into 64-bit chunks and calculate the cost for each
1749 // chunk.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001750 int Cost = 0;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001751 for (unsigned ShiftVal = 0; ShiftVal < BitSize; ShiftVal += 64) {
1752 APInt Tmp = ImmVal.ashr(ShiftVal).sextOrTrunc(64);
1753 int64_t Val = Tmp.getSExtValue();
1754 Cost += getIntImmCost(Val);
1755 }
Sanjay Patel4c7d0942016-04-05 19:27:39 +00001756 // We need at least one instruction to materialize the constant.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001757 return std::max(1, Cost);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001758}
1759
Chandler Carruth93205eb2015-08-05 18:08:10 +00001760int X86TTIImpl::getIntImmCost(unsigned Opcode, unsigned Idx, const APInt &Imm,
1761 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001762 assert(Ty->isIntegerTy());
1763
1764 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001765 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1766 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001767 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001768 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001769
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001770 unsigned ImmIdx = ~0U;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001771 switch (Opcode) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001772 default:
1773 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001774 case Instruction::GetElementPtr:
Juergen Ributzka27435b32014-04-02 21:45:36 +00001775 // Always hoist the base address of a GetElementPtr. This prevents the
1776 // creation of new constants for every base constant that gets constant
1777 // folded with the offset.
Juergen Ributzka631c4912014-03-25 18:01:25 +00001778 if (Idx == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001779 return 2 * TTI::TCC_Basic;
1780 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001781 case Instruction::Store:
1782 ImmIdx = 0;
1783 break;
Craig Topper074e8452015-12-20 18:41:54 +00001784 case Instruction::ICmp:
1785 // This is an imperfect hack to prevent constant hoisting of
1786 // compares that might be trying to check if a 64-bit value fits in
1787 // 32-bits. The backend can optimize these cases using a right shift by 32.
1788 // Ideally we would check the compare predicate here. There also other
1789 // similar immediates the backend can use shifts for.
1790 if (Idx == 1 && Imm.getBitWidth() == 64) {
1791 uint64_t ImmVal = Imm.getZExtValue();
1792 if (ImmVal == 0x100000000ULL || ImmVal == 0xffffffff)
1793 return TTI::TCC_Free;
1794 }
1795 ImmIdx = 1;
1796 break;
Craig Topper79dd1bf2015-10-06 02:50:24 +00001797 case Instruction::And:
1798 // We support 64-bit ANDs with immediates with 32-bits of leading zeroes
1799 // by using a 32-bit operation with implicit zero extension. Detect such
1800 // immediates here as the normal path expects bit 31 to be sign extended.
1801 if (Idx == 1 && Imm.getBitWidth() == 64 && isUInt<32>(Imm.getZExtValue()))
1802 return TTI::TCC_Free;
Justin Bognerb03fd122016-08-17 05:10:15 +00001803 LLVM_FALLTHROUGH;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001804 case Instruction::Add:
1805 case Instruction::Sub:
1806 case Instruction::Mul:
1807 case Instruction::UDiv:
1808 case Instruction::SDiv:
1809 case Instruction::URem:
1810 case Instruction::SRem:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001811 case Instruction::Or:
1812 case Instruction::Xor:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001813 ImmIdx = 1;
1814 break;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001815 // Always return TCC_Free for the shift value of a shift instruction.
1816 case Instruction::Shl:
1817 case Instruction::LShr:
1818 case Instruction::AShr:
1819 if (Idx == 1)
Chandler Carruth705b1852015-01-31 03:43:40 +00001820 return TTI::TCC_Free;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001821 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001822 case Instruction::Trunc:
1823 case Instruction::ZExt:
1824 case Instruction::SExt:
1825 case Instruction::IntToPtr:
1826 case Instruction::PtrToInt:
1827 case Instruction::BitCast:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001828 case Instruction::PHI:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001829 case Instruction::Call:
1830 case Instruction::Select:
1831 case Instruction::Ret:
1832 case Instruction::Load:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001833 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001834 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001835
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001836 if (Idx == ImmIdx) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001837 int NumConstants = (BitSize + 63) / 64;
1838 int Cost = X86TTIImpl::getIntImmCost(Imm, Ty);
Chandler Carruth705b1852015-01-31 03:43:40 +00001839 return (Cost <= NumConstants * TTI::TCC_Basic)
Chandler Carruth93205eb2015-08-05 18:08:10 +00001840 ? static_cast<int>(TTI::TCC_Free)
Chandler Carruth705b1852015-01-31 03:43:40 +00001841 : Cost;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001842 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001843
Chandler Carruth705b1852015-01-31 03:43:40 +00001844 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001845}
1846
Chandler Carruth93205eb2015-08-05 18:08:10 +00001847int X86TTIImpl::getIntImmCost(Intrinsic::ID IID, unsigned Idx, const APInt &Imm,
1848 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001849 assert(Ty->isIntegerTy());
1850
1851 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001852 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1853 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001854 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001855 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001856
1857 switch (IID) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001858 default:
1859 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001860 case Intrinsic::sadd_with_overflow:
1861 case Intrinsic::uadd_with_overflow:
1862 case Intrinsic::ssub_with_overflow:
1863 case Intrinsic::usub_with_overflow:
1864 case Intrinsic::smul_with_overflow:
1865 case Intrinsic::umul_with_overflow:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001866 if ((Idx == 1) && Imm.getBitWidth() <= 64 && isInt<32>(Imm.getSExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +00001867 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001868 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001869 case Intrinsic::experimental_stackmap:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001870 if ((Idx < 2) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001871 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001872 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001873 case Intrinsic::experimental_patchpoint_void:
1874 case Intrinsic::experimental_patchpoint_i64:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001875 if ((Idx < 4) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001876 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001877 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001878 }
Chandler Carruth705b1852015-01-31 03:43:40 +00001879 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001880}
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001881
Elena Demikhovsky54946982015-12-28 20:10:59 +00001882// Return an average cost of Gather / Scatter instruction, maybe improved later
1883int X86TTIImpl::getGSVectorCost(unsigned Opcode, Type *SrcVTy, Value *Ptr,
1884 unsigned Alignment, unsigned AddressSpace) {
1885
1886 assert(isa<VectorType>(SrcVTy) && "Unexpected type in getGSVectorCost");
1887 unsigned VF = SrcVTy->getVectorNumElements();
1888
1889 // Try to reduce index size from 64 bit (default for GEP)
1890 // to 32. It is essential for VF 16. If the index can't be reduced to 32, the
1891 // operation will use 16 x 64 indices which do not fit in a zmm and needs
1892 // to split. Also check that the base pointer is the same for all lanes,
1893 // and that there's at most one variable index.
1894 auto getIndexSizeInBits = [](Value *Ptr, const DataLayout& DL) {
1895 unsigned IndexSize = DL.getPointerSizeInBits();
1896 GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
1897 if (IndexSize < 64 || !GEP)
1898 return IndexSize;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001899
Elena Demikhovsky54946982015-12-28 20:10:59 +00001900 unsigned NumOfVarIndices = 0;
1901 Value *Ptrs = GEP->getPointerOperand();
1902 if (Ptrs->getType()->isVectorTy() && !getSplatValue(Ptrs))
1903 return IndexSize;
1904 for (unsigned i = 1; i < GEP->getNumOperands(); ++i) {
1905 if (isa<Constant>(GEP->getOperand(i)))
1906 continue;
1907 Type *IndxTy = GEP->getOperand(i)->getType();
1908 if (IndxTy->isVectorTy())
1909 IndxTy = IndxTy->getVectorElementType();
1910 if ((IndxTy->getPrimitiveSizeInBits() == 64 &&
1911 !isa<SExtInst>(GEP->getOperand(i))) ||
1912 ++NumOfVarIndices > 1)
1913 return IndexSize; // 64
1914 }
1915 return (unsigned)32;
1916 };
1917
1918
1919 // Trying to reduce IndexSize to 32 bits for vector 16.
1920 // By default the IndexSize is equal to pointer size.
1921 unsigned IndexSize = (VF >= 16) ? getIndexSizeInBits(Ptr, DL) :
1922 DL.getPointerSizeInBits();
1923
Mehdi Amini867e9142016-04-14 04:36:40 +00001924 Type *IndexVTy = VectorType::get(IntegerType::get(SrcVTy->getContext(),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001925 IndexSize), VF);
1926 std::pair<int, MVT> IdxsLT = TLI->getTypeLegalizationCost(DL, IndexVTy);
1927 std::pair<int, MVT> SrcLT = TLI->getTypeLegalizationCost(DL, SrcVTy);
1928 int SplitFactor = std::max(IdxsLT.first, SrcLT.first);
1929 if (SplitFactor > 1) {
1930 // Handle splitting of vector of pointers
1931 Type *SplitSrcTy = VectorType::get(SrcVTy->getScalarType(), VF / SplitFactor);
1932 return SplitFactor * getGSVectorCost(Opcode, SplitSrcTy, Ptr, Alignment,
1933 AddressSpace);
1934 }
1935
1936 // The gather / scatter cost is given by Intel architects. It is a rough
1937 // number since we are looking at one instruction in a time.
1938 const int GSOverhead = 2;
1939 return GSOverhead + VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1940 Alignment, AddressSpace);
1941}
1942
1943/// Return the cost of full scalarization of gather / scatter operation.
1944///
1945/// Opcode - Load or Store instruction.
1946/// SrcVTy - The type of the data vector that should be gathered or scattered.
1947/// VariableMask - The mask is non-constant at compile time.
1948/// Alignment - Alignment for one element.
1949/// AddressSpace - pointer[s] address space.
1950///
1951int X86TTIImpl::getGSScalarCost(unsigned Opcode, Type *SrcVTy,
1952 bool VariableMask, unsigned Alignment,
1953 unsigned AddressSpace) {
1954 unsigned VF = SrcVTy->getVectorNumElements();
1955
1956 int MaskUnpackCost = 0;
1957 if (VariableMask) {
1958 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001959 VectorType::get(Type::getInt1Ty(SrcVTy->getContext()), VF);
Elena Demikhovsky54946982015-12-28 20:10:59 +00001960 MaskUnpackCost = getScalarizationOverhead(MaskTy, false, true);
1961 int ScalarCompareCost =
Mehdi Amini867e9142016-04-14 04:36:40 +00001962 getCmpSelInstrCost(Instruction::ICmp, Type::getInt1Ty(SrcVTy->getContext()),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001963 nullptr);
1964 int BranchCost = getCFInstrCost(Instruction::Br);
1965 MaskUnpackCost += VF * (BranchCost + ScalarCompareCost);
1966 }
1967
1968 // The cost of the scalar loads/stores.
1969 int MemoryOpCost = VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1970 Alignment, AddressSpace);
1971
1972 int InsertExtractCost = 0;
1973 if (Opcode == Instruction::Load)
1974 for (unsigned i = 0; i < VF; ++i)
1975 // Add the cost of inserting each scalar load into the vector
1976 InsertExtractCost +=
1977 getVectorInstrCost(Instruction::InsertElement, SrcVTy, i);
1978 else
1979 for (unsigned i = 0; i < VF; ++i)
1980 // Add the cost of extracting each element out of the data vector
1981 InsertExtractCost +=
1982 getVectorInstrCost(Instruction::ExtractElement, SrcVTy, i);
1983
1984 return MemoryOpCost + MaskUnpackCost + InsertExtractCost;
1985}
1986
1987/// Calculate the cost of Gather / Scatter operation
1988int X86TTIImpl::getGatherScatterOpCost(unsigned Opcode, Type *SrcVTy,
1989 Value *Ptr, bool VariableMask,
1990 unsigned Alignment) {
1991 assert(SrcVTy->isVectorTy() && "Unexpected data type for Gather/Scatter");
1992 unsigned VF = SrcVTy->getVectorNumElements();
1993 PointerType *PtrTy = dyn_cast<PointerType>(Ptr->getType());
1994 if (!PtrTy && Ptr->getType()->isVectorTy())
1995 PtrTy = dyn_cast<PointerType>(Ptr->getType()->getVectorElementType());
1996 assert(PtrTy && "Unexpected type for Ptr argument");
1997 unsigned AddressSpace = PtrTy->getAddressSpace();
1998
1999 bool Scalarize = false;
2000 if ((Opcode == Instruction::Load && !isLegalMaskedGather(SrcVTy)) ||
2001 (Opcode == Instruction::Store && !isLegalMaskedScatter(SrcVTy)))
2002 Scalarize = true;
2003 // Gather / Scatter for vector 2 is not profitable on KNL / SKX
2004 // Vector-4 of gather/scatter instruction does not exist on KNL.
2005 // We can extend it to 8 elements, but zeroing upper bits of
2006 // the mask vector will add more instructions. Right now we give the scalar
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00002007 // cost of vector-4 for KNL. TODO: Check, maybe the gather/scatter instruction
2008 // is better in the VariableMask case.
Elena Demikhovsky54946982015-12-28 20:10:59 +00002009 if (VF == 2 || (VF == 4 && !ST->hasVLX()))
2010 Scalarize = true;
2011
2012 if (Scalarize)
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00002013 return getGSScalarCost(Opcode, SrcVTy, VariableMask, Alignment,
2014 AddressSpace);
Elena Demikhovsky54946982015-12-28 20:10:59 +00002015
2016 return getGSVectorCost(Opcode, SrcVTy, Ptr, Alignment, AddressSpace);
2017}
2018
Elena Demikhovsky20662e32015-10-19 07:43:38 +00002019bool X86TTIImpl::isLegalMaskedLoad(Type *DataTy) {
2020 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00002021 int DataWidth = isa<PointerType>(ScalarTy) ?
2022 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00002023
Igor Bregerf44b79d2016-08-02 09:15:28 +00002024 return ((DataWidth == 32 || DataWidth == 64) && ST->hasAVX()) ||
2025 ((DataWidth == 8 || DataWidth == 16) && ST->hasBWI());
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00002026}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002027
Elena Demikhovsky20662e32015-10-19 07:43:38 +00002028bool X86TTIImpl::isLegalMaskedStore(Type *DataType) {
2029 return isLegalMaskedLoad(DataType);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002030}
2031
Elena Demikhovsky09285852015-10-25 15:37:55 +00002032bool X86TTIImpl::isLegalMaskedGather(Type *DataTy) {
2033 // This function is called now in two cases: from the Loop Vectorizer
2034 // and from the Scalarizer.
2035 // When the Loop Vectorizer asks about legality of the feature,
2036 // the vectorization factor is not calculated yet. The Loop Vectorizer
2037 // sends a scalar type and the decision is based on the width of the
2038 // scalar element.
2039 // Later on, the cost model will estimate usage this intrinsic based on
2040 // the vector type.
2041 // The Scalarizer asks again about legality. It sends a vector type.
2042 // In this case we can reject non-power-of-2 vectors.
2043 if (isa<VectorType>(DataTy) && !isPowerOf2_32(DataTy->getVectorNumElements()))
2044 return false;
2045 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00002046 int DataWidth = isa<PointerType>(ScalarTy) ?
2047 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
Elena Demikhovsky09285852015-10-25 15:37:55 +00002048
2049 // AVX-512 allows gather and scatter
Igor Bregerf44b79d2016-08-02 09:15:28 +00002050 return (DataWidth == 32 || DataWidth == 64) && ST->hasAVX512();
Elena Demikhovsky09285852015-10-25 15:37:55 +00002051}
2052
2053bool X86TTIImpl::isLegalMaskedScatter(Type *DataType) {
2054 return isLegalMaskedGather(DataType);
2055}
2056
Eric Christopherd566fb12015-07-29 22:09:48 +00002057bool X86TTIImpl::areInlineCompatible(const Function *Caller,
2058 const Function *Callee) const {
Eric Christophere1002262015-07-02 01:11:50 +00002059 const TargetMachine &TM = getTLI()->getTargetMachine();
2060
2061 // Work this as a subsetting of subtarget features.
2062 const FeatureBitset &CallerBits =
2063 TM.getSubtargetImpl(*Caller)->getFeatureBits();
2064 const FeatureBitset &CalleeBits =
2065 TM.getSubtargetImpl(*Callee)->getFeatureBits();
2066
2067 // FIXME: This is likely too limiting as it will include subtarget features
2068 // that we might not care about for inlining, but it is conservatively
2069 // correct.
2070 return (CallerBits & CalleeBits) == CalleeBits;
2071}
Michael Kupersteinb2443ed2016-10-20 21:04:31 +00002072
2073bool X86TTIImpl::enableInterleavedAccessVectorization() {
2074 // TODO: We expect this to be beneficial regardless of arch,
2075 // but there are currently some unexplained performance artifacts on Atom.
2076 // As a temporary solution, disable on Atom.
2077 return !(ST->isAtom() || ST->isSLM());
2078}
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00002079
2080// Get estimation for interleaved load/store operations and strided load.
2081// \p Indices contains indices for strided load.
2082// \p Factor - the factor of interleaving.
2083// AVX-512 provides 3-src shuffles that significantly reduces the cost.
2084int X86TTIImpl::getInterleavedMemoryOpCostAVX512(unsigned Opcode, Type *VecTy,
2085 unsigned Factor,
2086 ArrayRef<unsigned> Indices,
2087 unsigned Alignment,
2088 unsigned AddressSpace) {
2089
2090 // VecTy for interleave memop is <VF*Factor x Elt>.
2091 // So, for VF=4, Interleave Factor = 3, Element type = i32 we have
2092 // VecTy = <12 x i32>.
2093
2094 // Calculate the number of memory operations (NumOfMemOps), required
2095 // for load/store the VecTy.
2096 MVT LegalVT = getTLI()->getTypeLegalizationCost(DL, VecTy).second;
2097 unsigned VecTySize = DL.getTypeStoreSize(VecTy);
2098 unsigned LegalVTSize = LegalVT.getStoreSize();
2099 unsigned NumOfMemOps = (VecTySize + LegalVTSize - 1) / LegalVTSize;
2100
2101 // Get the cost of one memory operation.
2102 Type *SingleMemOpTy = VectorType::get(VecTy->getVectorElementType(),
2103 LegalVT.getVectorNumElements());
2104 unsigned MemOpCost =
2105 getMemoryOpCost(Opcode, SingleMemOpTy, Alignment, AddressSpace);
2106
2107 if (Opcode == Instruction::Load) {
2108 // Kind of shuffle depends on number of loaded values.
2109 // If we load the entire data in one register, we can use a 1-src shuffle.
2110 // Otherwise, we'll merge 2 sources in each operation.
2111 TTI::ShuffleKind ShuffleKind =
2112 (NumOfMemOps > 1) ? TTI::SK_PermuteTwoSrc : TTI::SK_PermuteSingleSrc;
2113
2114 unsigned ShuffleCost =
2115 getShuffleCost(ShuffleKind, SingleMemOpTy, 0, nullptr);
2116
2117 unsigned NumOfLoadsInInterleaveGrp =
2118 Indices.size() ? Indices.size() : Factor;
2119 Type *ResultTy = VectorType::get(VecTy->getVectorElementType(),
2120 VecTy->getVectorNumElements() / Factor);
2121 unsigned NumOfResults =
2122 getTLI()->getTypeLegalizationCost(DL, ResultTy).first *
2123 NumOfLoadsInInterleaveGrp;
2124
2125 // About a half of the loads may be folded in shuffles when we have only
2126 // one result. If we have more than one result, we do not fold loads at all.
2127 unsigned NumOfUnfoldedLoads =
2128 NumOfResults > 1 ? NumOfMemOps : NumOfMemOps / 2;
2129
2130 // Get a number of shuffle operations per result.
2131 unsigned NumOfShufflesPerResult =
2132 std::max((unsigned)1, (unsigned)(NumOfMemOps - 1));
2133
2134 // The SK_MergeTwoSrc shuffle clobbers one of src operands.
2135 // When we have more than one destination, we need additional instructions
2136 // to keep sources.
2137 unsigned NumOfMoves = 0;
2138 if (NumOfResults > 1 && ShuffleKind == TTI::SK_PermuteTwoSrc)
2139 NumOfMoves = NumOfResults * NumOfShufflesPerResult / 2;
2140
2141 int Cost = NumOfResults * NumOfShufflesPerResult * ShuffleCost +
2142 NumOfUnfoldedLoads * MemOpCost + NumOfMoves;
2143
2144 return Cost;
2145 }
2146
2147 // Store.
2148 assert(Opcode == Instruction::Store &&
2149 "Expected Store Instruction at this point");
2150
2151 // There is no strided stores meanwhile. And store can't be folded in
2152 // shuffle.
2153 unsigned NumOfSources = Factor; // The number of values to be merged.
2154 unsigned ShuffleCost =
2155 getShuffleCost(TTI::SK_PermuteTwoSrc, SingleMemOpTy, 0, nullptr);
2156 unsigned NumOfShufflesPerStore = NumOfSources - 1;
2157
2158 // The SK_MergeTwoSrc shuffle clobbers one of src operands.
2159 // We need additional instructions to keep sources.
2160 unsigned NumOfMoves = NumOfMemOps * NumOfShufflesPerStore / 2;
2161 int Cost = NumOfMemOps * (MemOpCost + NumOfShufflesPerStore * ShuffleCost) +
2162 NumOfMoves;
2163 return Cost;
2164}
2165
2166int X86TTIImpl::getInterleavedMemoryOpCost(unsigned Opcode, Type *VecTy,
2167 unsigned Factor,
2168 ArrayRef<unsigned> Indices,
2169 unsigned Alignment,
2170 unsigned AddressSpace) {
2171 auto isSupportedOnAVX512 = [](Type *VecTy, bool &RequiresBW) {
2172 RequiresBW = false;
2173 Type *EltTy = VecTy->getVectorElementType();
2174 if (EltTy->isFloatTy() || EltTy->isDoubleTy() || EltTy->isIntegerTy(64) ||
2175 EltTy->isIntegerTy(32) || EltTy->isPointerTy())
2176 return true;
2177 if (EltTy->isIntegerTy(16) || EltTy->isIntegerTy(8)) {
2178 RequiresBW = true;
2179 return true;
2180 }
2181 return false;
2182 };
2183 bool RequiresBW;
2184 bool HasAVX512Solution = isSupportedOnAVX512(VecTy, RequiresBW);
2185 if (ST->hasAVX512() && HasAVX512Solution && (!RequiresBW || ST->hasBWI()))
2186 return getInterleavedMemoryOpCostAVX512(Opcode, VecTy, Factor, Indices,
2187 Alignment, AddressSpace);
2188 return BaseT::getInterleavedMemoryOpCost(Opcode, VecTy, Factor, Indices,
2189 Alignment, AddressSpace);
2190}