blob: 9aaa012ad4d0462e30d074925c31f7869550c606 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.cpp - R600 Instruction Information ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief R600 Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15#include "R600InstrInfo.h"
Vincent Lejeune3a8d78a2013-04-30 00:14:44 +000016#include "AMDGPU.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUSubtarget.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000018#include "AMDGPUTargetMachine.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000019#include "R600Defines.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000020#include "R600MachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "R600RegisterInfo.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025
Chandler Carruthd174b722014-04-22 02:03:14 +000026using namespace llvm;
27
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000028#define GET_INSTRINFO_CTOR_DTOR
Tom Stellard75aadc22012-12-11 21:25:42 +000029#include "AMDGPUGenDFAPacketizer.inc"
30
Tom Stellard2e59a452014-06-13 01:32:00 +000031R600InstrInfo::R600InstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000032 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000033
34const R600RegisterInfo &R600InstrInfo::getRegisterInfo() const {
35 return RI;
36}
37
38bool R600InstrInfo::isTrig(const MachineInstr &MI) const {
39 return get(MI.getOpcode()).TSFlags & R600_InstFlag::TRIG;
40}
41
42bool R600InstrInfo::isVector(const MachineInstr &MI) const {
43 return get(MI.getOpcode()).TSFlags & R600_InstFlag::VECTOR;
44}
45
46void
47R600InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
48 MachineBasicBlock::iterator MI, DebugLoc DL,
49 unsigned DestReg, unsigned SrcReg,
50 bool KillSrc) const {
Tom Stellard0344cdf2013-08-01 15:23:42 +000051 unsigned VectorComponents = 0;
Tom Stellard880a80a2014-06-17 16:53:14 +000052 if ((AMDGPU::R600_Reg128RegClass.contains(DestReg) ||
53 AMDGPU::R600_Reg128VerticalRegClass.contains(DestReg)) &&
54 (AMDGPU::R600_Reg128RegClass.contains(SrcReg) ||
55 AMDGPU::R600_Reg128VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000056 VectorComponents = 4;
Tom Stellard880a80a2014-06-17 16:53:14 +000057 } else if((AMDGPU::R600_Reg64RegClass.contains(DestReg) ||
58 AMDGPU::R600_Reg64VerticalRegClass.contains(DestReg)) &&
59 (AMDGPU::R600_Reg64RegClass.contains(SrcReg) ||
60 AMDGPU::R600_Reg64VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000061 VectorComponents = 2;
62 }
63
64 if (VectorComponents > 0) {
65 for (unsigned I = 0; I < VectorComponents; I++) {
Tom Stellard75aadc22012-12-11 21:25:42 +000066 unsigned SubRegIndex = RI.getSubRegFromChannel(I);
67 buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
68 RI.getSubReg(DestReg, SubRegIndex),
69 RI.getSubReg(SrcReg, SubRegIndex))
70 .addReg(DestReg,
71 RegState::Define | RegState::Implicit);
72 }
73 } else {
Tom Stellard75aadc22012-12-11 21:25:42 +000074 MachineInstr *NewMI = buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
75 DestReg, SrcReg);
Tom Stellard02661d92013-06-25 21:22:18 +000076 NewMI->getOperand(getOperandIdx(*NewMI, AMDGPU::OpName::src0))
Tom Stellard75aadc22012-12-11 21:25:42 +000077 .setIsKill(KillSrc);
78 }
79}
80
Tom Stellardcd6b0a62013-11-22 00:41:08 +000081/// \returns true if \p MBBI can be moved into a new basic.
82bool R600InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
83 MachineBasicBlock::iterator MBBI) const {
84 for (MachineInstr::const_mop_iterator I = MBBI->operands_begin(),
85 E = MBBI->operands_end(); I != E; ++I) {
86 if (I->isReg() && !TargetRegisterInfo::isVirtualRegister(I->getReg()) &&
87 I->isUse() && RI.isPhysRegLiveAcrossClauses(I->getReg()))
88 return false;
89 }
90 return true;
91}
92
Tom Stellard75aadc22012-12-11 21:25:42 +000093bool R600InstrInfo::isMov(unsigned Opcode) const {
94
95
96 switch(Opcode) {
97 default: return false;
98 case AMDGPU::MOV:
99 case AMDGPU::MOV_IMM_F32:
100 case AMDGPU::MOV_IMM_I32:
101 return true;
102 }
103}
104
105// Some instructions act as place holders to emulate operations that the GPU
106// hardware does automatically. This function can be used to check if
107// an opcode falls into this category.
108bool R600InstrInfo::isPlaceHolderOpcode(unsigned Opcode) const {
109 switch (Opcode) {
110 default: return false;
111 case AMDGPU::RETURN:
Tom Stellard75aadc22012-12-11 21:25:42 +0000112 return true;
113 }
114}
115
116bool R600InstrInfo::isReductionOp(unsigned Opcode) const {
Aaron Ballmanf04bbd82013-07-10 17:19:22 +0000117 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000118}
119
120bool R600InstrInfo::isCubeOp(unsigned Opcode) const {
121 switch(Opcode) {
122 default: return false;
123 case AMDGPU::CUBE_r600_pseudo:
124 case AMDGPU::CUBE_r600_real:
125 case AMDGPU::CUBE_eg_pseudo:
126 case AMDGPU::CUBE_eg_real:
127 return true;
128 }
129}
130
131bool R600InstrInfo::isALUInstr(unsigned Opcode) const {
132 unsigned TargetFlags = get(Opcode).TSFlags;
133
Tom Stellard5eb903d2013-06-28 15:46:53 +0000134 return (TargetFlags & R600_InstFlag::ALU_INST);
Tom Stellard75aadc22012-12-11 21:25:42 +0000135}
136
Tom Stellardc026e8b2013-06-28 15:47:08 +0000137bool R600InstrInfo::hasInstrModifiers(unsigned Opcode) const {
138 unsigned TargetFlags = get(Opcode).TSFlags;
139
140 return ((TargetFlags & R600_InstFlag::OP1) |
141 (TargetFlags & R600_InstFlag::OP2) |
142 (TargetFlags & R600_InstFlag::OP3));
143}
144
145bool R600InstrInfo::isLDSInstr(unsigned Opcode) const {
146 unsigned TargetFlags = get(Opcode).TSFlags;
147
148 return ((TargetFlags & R600_InstFlag::LDS_1A) |
Tom Stellardf3d166a2013-08-26 15:05:49 +0000149 (TargetFlags & R600_InstFlag::LDS_1A1D) |
150 (TargetFlags & R600_InstFlag::LDS_1A2D));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000151}
152
Tom Stellard8f9fc202013-11-15 00:12:45 +0000153bool R600InstrInfo::isLDSNoRetInstr(unsigned Opcode) const {
154 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) == -1;
155}
156
157bool R600InstrInfo::isLDSRetInstr(unsigned Opcode) const {
158 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) != -1;
159}
160
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000161bool R600InstrInfo::canBeConsideredALU(const MachineInstr *MI) const {
162 if (isALUInstr(MI->getOpcode()))
163 return true;
164 if (isVector(*MI) || isCubeOp(MI->getOpcode()))
165 return true;
166 switch (MI->getOpcode()) {
167 case AMDGPU::PRED_X:
168 case AMDGPU::INTERP_PAIR_XY:
169 case AMDGPU::INTERP_PAIR_ZW:
170 case AMDGPU::INTERP_VEC_LOAD:
171 case AMDGPU::COPY:
172 case AMDGPU::DOT_4:
173 return true;
174 default:
175 return false;
176 }
177}
178
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000179bool R600InstrInfo::isTransOnly(unsigned Opcode) const {
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000180 if (ST.hasCaymanISA())
181 return false;
182 return (get(Opcode).getSchedClass() == AMDGPU::Sched::TransALU);
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000183}
184
185bool R600InstrInfo::isTransOnly(const MachineInstr *MI) const {
186 return isTransOnly(MI->getOpcode());
187}
188
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000189bool R600InstrInfo::isVectorOnly(unsigned Opcode) const {
190 return (get(Opcode).getSchedClass() == AMDGPU::Sched::VecALU);
191}
192
193bool R600InstrInfo::isVectorOnly(const MachineInstr *MI) const {
194 return isVectorOnly(MI->getOpcode());
195}
196
Tom Stellard676c16d2013-08-16 01:11:51 +0000197bool R600InstrInfo::isExport(unsigned Opcode) const {
198 return (get(Opcode).TSFlags & R600_InstFlag::IS_EXPORT);
199}
200
Vincent Lejeunec2991642013-04-30 00:13:39 +0000201bool R600InstrInfo::usesVertexCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000202 return ST.hasVertexCache() && IS_VTX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000203}
204
205bool R600InstrInfo::usesVertexCache(const MachineInstr *MI) const {
Matt Arsenault762af962014-07-13 03:06:39 +0000206 const MachineFunction *MF = MI->getParent()->getParent();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000207 return !AMDGPU::isCompute(MF->getFunction()->getCallingConv()) &&
Matt Arsenault762af962014-07-13 03:06:39 +0000208 usesVertexCache(MI->getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000209}
210
211bool R600InstrInfo::usesTextureCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000212 return (!ST.hasVertexCache() && IS_VTX(get(Opcode))) || IS_TEX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000213}
214
215bool R600InstrInfo::usesTextureCache(const MachineInstr *MI) const {
Matt Arsenault762af962014-07-13 03:06:39 +0000216 const MachineFunction *MF = MI->getParent()->getParent();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000217 return (AMDGPU::isCompute(MF->getFunction()->getCallingConv()) &&
Matt Arsenault762af962014-07-13 03:06:39 +0000218 usesVertexCache(MI->getOpcode())) ||
219 usesTextureCache(MI->getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000220}
221
Tom Stellardce540332013-06-28 15:46:59 +0000222bool R600InstrInfo::mustBeLastInClause(unsigned Opcode) const {
223 switch (Opcode) {
224 case AMDGPU::KILLGT:
225 case AMDGPU::GROUP_BARRIER:
226 return true;
227 default:
228 return false;
229 }
230}
231
Tom Stellard26a3b672013-10-22 18:19:10 +0000232bool R600InstrInfo::usesAddressRegister(MachineInstr *MI) const {
233 return MI->findRegisterUseOperandIdx(AMDGPU::AR_X) != -1;
234}
235
236bool R600InstrInfo::definesAddressRegister(MachineInstr *MI) const {
237 return MI->findRegisterDefOperandIdx(AMDGPU::AR_X) != -1;
238}
239
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000240bool R600InstrInfo::readsLDSSrcReg(const MachineInstr *MI) const {
241 if (!isALUInstr(MI->getOpcode())) {
242 return false;
243 }
244 for (MachineInstr::const_mop_iterator I = MI->operands_begin(),
245 E = MI->operands_end(); I != E; ++I) {
246 if (!I->isReg() || !I->isUse() ||
247 TargetRegisterInfo::isVirtualRegister(I->getReg()))
248 continue;
249
250 if (AMDGPU::R600_LDS_SRC_REGRegClass.contains(I->getReg()))
251 return true;
252 }
253 return false;
254}
255
Tom Stellard84021442013-07-23 01:48:24 +0000256int R600InstrInfo::getSrcIdx(unsigned Opcode, unsigned SrcNum) const {
257 static const unsigned OpTable[] = {
258 AMDGPU::OpName::src0,
259 AMDGPU::OpName::src1,
260 AMDGPU::OpName::src2
261 };
262
263 assert (SrcNum < 3);
264 return getOperandIdx(Opcode, OpTable[SrcNum]);
265}
266
Tom Stellard84021442013-07-23 01:48:24 +0000267int R600InstrInfo::getSelIdx(unsigned Opcode, unsigned SrcIdx) const {
Jan Vesely468e0552015-03-02 18:56:52 +0000268 static const unsigned SrcSelTable[][2] = {
Tom Stellard84021442013-07-23 01:48:24 +0000269 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
270 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
271 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
272 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
273 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
274 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
275 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
276 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
277 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
278 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
279 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W}
280 };
281
Jan Vesely468e0552015-03-02 18:56:52 +0000282 for (const auto &Row : SrcSelTable) {
283 if (getOperandIdx(Opcode, Row[0]) == (int)SrcIdx) {
284 return getOperandIdx(Opcode, Row[1]);
Tom Stellard84021442013-07-23 01:48:24 +0000285 }
286 }
287 return -1;
288}
Tom Stellard84021442013-07-23 01:48:24 +0000289
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000290SmallVector<std::pair<MachineOperand *, int64_t>, 3>
291R600InstrInfo::getSrcs(MachineInstr *MI) const {
292 SmallVector<std::pair<MachineOperand *, int64_t>, 3> Result;
293
Vincent Lejeunec6896792013-06-04 23:17:15 +0000294 if (MI->getOpcode() == AMDGPU::DOT_4) {
Tom Stellard02661d92013-06-25 21:22:18 +0000295 static const unsigned OpTable[8][2] = {
296 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
297 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
298 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
299 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
300 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
301 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
302 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
303 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W},
Vincent Lejeunec6896792013-06-04 23:17:15 +0000304 };
305
306 for (unsigned j = 0; j < 8; j++) {
Tom Stellard02661d92013-06-25 21:22:18 +0000307 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
308 OpTable[j][0]));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000309 unsigned Reg = MO.getReg();
310 if (Reg == AMDGPU::ALU_CONST) {
Tom Stellard02661d92013-06-25 21:22:18 +0000311 unsigned Sel = MI->getOperand(getOperandIdx(MI->getOpcode(),
312 OpTable[j][1])).getImm();
Vincent Lejeunec6896792013-06-04 23:17:15 +0000313 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Sel));
314 continue;
315 }
Matt Arsenault0163e032014-07-20 06:31:06 +0000316
Vincent Lejeunec6896792013-06-04 23:17:15 +0000317 }
318 return Result;
319 }
320
Tom Stellard02661d92013-06-25 21:22:18 +0000321 static const unsigned OpTable[3][2] = {
322 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
323 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
324 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000325 };
326
327 for (unsigned j = 0; j < 3; j++) {
328 int SrcIdx = getOperandIdx(MI->getOpcode(), OpTable[j][0]);
329 if (SrcIdx < 0)
330 break;
331 MachineOperand &MO = MI->getOperand(SrcIdx);
332 unsigned Reg = MI->getOperand(SrcIdx).getReg();
333 if (Reg == AMDGPU::ALU_CONST) {
334 unsigned Sel = MI->getOperand(
335 getOperandIdx(MI->getOpcode(), OpTable[j][1])).getImm();
336 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Sel));
337 continue;
338 }
339 if (Reg == AMDGPU::ALU_LITERAL_X) {
340 unsigned Imm = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +0000341 getOperandIdx(MI->getOpcode(), AMDGPU::OpName::literal)).getImm();
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000342 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, Imm));
343 continue;
344 }
345 Result.push_back(std::pair<MachineOperand *, int64_t>(&MO, 0));
346 }
347 return Result;
348}
349
350std::vector<std::pair<int, unsigned> >
351R600InstrInfo::ExtractSrcs(MachineInstr *MI,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000352 const DenseMap<unsigned, unsigned> &PV,
353 unsigned &ConstCount) const {
354 ConstCount = 0;
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000355 ArrayRef<std::pair<MachineOperand *, int64_t>> Srcs = getSrcs(MI);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000356 const std::pair<int, unsigned> DummyPair(-1, 0);
357 std::vector<std::pair<int, unsigned> > Result;
358 unsigned i = 0;
359 for (unsigned n = Srcs.size(); i < n; ++i) {
360 unsigned Reg = Srcs[i].first->getReg();
361 unsigned Index = RI.getEncodingValue(Reg) & 0xff;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000362 if (Reg == AMDGPU::OQAP) {
363 Result.push_back(std::pair<int, unsigned>(Index, 0));
364 }
Vincent Lejeune41d4cf22013-06-17 20:16:40 +0000365 if (PV.find(Reg) != PV.end()) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000366 // 255 is used to tells its a PS/PV reg
367 Result.push_back(std::pair<int, unsigned>(255, 0));
368 continue;
369 }
370 if (Index > 127) {
371 ConstCount++;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000372 Result.push_back(DummyPair);
373 continue;
374 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000375 unsigned Chan = RI.getHWRegChan(Reg);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000376 Result.push_back(std::pair<int, unsigned>(Index, Chan));
377 }
378 for (; i < 3; ++i)
379 Result.push_back(DummyPair);
380 return Result;
381}
382
383static std::vector<std::pair<int, unsigned> >
384Swizzle(std::vector<std::pair<int, unsigned> > Src,
385 R600InstrInfo::BankSwizzle Swz) {
Vincent Lejeune744efa42013-09-04 19:53:54 +0000386 if (Src[0] == Src[1])
387 Src[1].first = -1;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000388 switch (Swz) {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000389 case R600InstrInfo::ALU_VEC_012_SCL_210:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000390 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000391 case R600InstrInfo::ALU_VEC_021_SCL_122:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000392 std::swap(Src[1], Src[2]);
393 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000394 case R600InstrInfo::ALU_VEC_102_SCL_221:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000395 std::swap(Src[0], Src[1]);
396 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000397 case R600InstrInfo::ALU_VEC_120_SCL_212:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000398 std::swap(Src[0], Src[1]);
399 std::swap(Src[0], Src[2]);
400 break;
401 case R600InstrInfo::ALU_VEC_201:
402 std::swap(Src[0], Src[2]);
403 std::swap(Src[0], Src[1]);
404 break;
405 case R600InstrInfo::ALU_VEC_210:
406 std::swap(Src[0], Src[2]);
407 break;
408 }
409 return Src;
410}
411
Vincent Lejeune77a83522013-06-29 19:32:43 +0000412static unsigned
413getTransSwizzle(R600InstrInfo::BankSwizzle Swz, unsigned Op) {
414 switch (Swz) {
415 case R600InstrInfo::ALU_VEC_012_SCL_210: {
416 unsigned Cycles[3] = { 2, 1, 0};
417 return Cycles[Op];
418 }
419 case R600InstrInfo::ALU_VEC_021_SCL_122: {
420 unsigned Cycles[3] = { 1, 2, 2};
421 return Cycles[Op];
422 }
423 case R600InstrInfo::ALU_VEC_120_SCL_212: {
424 unsigned Cycles[3] = { 2, 1, 2};
425 return Cycles[Op];
426 }
427 case R600InstrInfo::ALU_VEC_102_SCL_221: {
428 unsigned Cycles[3] = { 2, 2, 1};
429 return Cycles[Op];
430 }
431 default:
432 llvm_unreachable("Wrong Swizzle for Trans Slot");
433 return 0;
434 }
435}
436
437/// returns how many MIs (whose inputs are represented by IGSrcs) can be packed
438/// in the same Instruction Group while meeting read port limitations given a
439/// Swz swizzle sequence.
440unsigned R600InstrInfo::isLegalUpTo(
441 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
442 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
443 const std::vector<std::pair<int, unsigned> > &TransSrcs,
444 R600InstrInfo::BankSwizzle TransSwz) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000445 int Vector[4][3];
446 memset(Vector, -1, sizeof(Vector));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000447 for (unsigned i = 0, e = IGSrcs.size(); i < e; i++) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000448 const std::vector<std::pair<int, unsigned> > &Srcs =
449 Swizzle(IGSrcs[i], Swz[i]);
450 for (unsigned j = 0; j < 3; j++) {
451 const std::pair<int, unsigned> &Src = Srcs[j];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000452 if (Src.first < 0 || Src.first == 255)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000453 continue;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000454 if (Src.first == GET_REG_INDEX(RI.getEncodingValue(AMDGPU::OQAP))) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000455 if (Swz[i] != R600InstrInfo::ALU_VEC_012_SCL_210 &&
456 Swz[i] != R600InstrInfo::ALU_VEC_021_SCL_122) {
Tom Stellardc026e8b2013-06-28 15:47:08 +0000457 // The value from output queue A (denoted by register OQAP) can
458 // only be fetched during the first cycle.
459 return false;
460 }
461 // OQAP does not count towards the normal read port restrictions
462 continue;
463 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000464 if (Vector[Src.second][j] < 0)
465 Vector[Src.second][j] = Src.first;
466 if (Vector[Src.second][j] != Src.first)
Vincent Lejeune77a83522013-06-29 19:32:43 +0000467 return i;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000468 }
469 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000470 // Now check Trans Alu
471 for (unsigned i = 0, e = TransSrcs.size(); i < e; ++i) {
472 const std::pair<int, unsigned> &Src = TransSrcs[i];
473 unsigned Cycle = getTransSwizzle(TransSwz, i);
474 if (Src.first < 0)
475 continue;
476 if (Src.first == 255)
477 continue;
478 if (Vector[Src.second][Cycle] < 0)
479 Vector[Src.second][Cycle] = Src.first;
480 if (Vector[Src.second][Cycle] != Src.first)
481 return IGSrcs.size() - 1;
482 }
483 return IGSrcs.size();
484}
485
486/// Given a swizzle sequence SwzCandidate and an index Idx, returns the next
487/// (in lexicographic term) swizzle sequence assuming that all swizzles after
488/// Idx can be skipped
489static bool
490NextPossibleSolution(
491 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
492 unsigned Idx) {
493 assert(Idx < SwzCandidate.size());
494 int ResetIdx = Idx;
495 while (ResetIdx > -1 && SwzCandidate[ResetIdx] == R600InstrInfo::ALU_VEC_210)
496 ResetIdx --;
497 for (unsigned i = ResetIdx + 1, e = SwzCandidate.size(); i < e; i++) {
498 SwzCandidate[i] = R600InstrInfo::ALU_VEC_012_SCL_210;
499 }
500 if (ResetIdx == -1)
501 return false;
Benjamin Kramer39690642013-06-29 20:04:19 +0000502 int NextSwizzle = SwzCandidate[ResetIdx] + 1;
503 SwzCandidate[ResetIdx] = (R600InstrInfo::BankSwizzle)NextSwizzle;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000504 return true;
505}
506
507/// Enumerate all possible Swizzle sequence to find one that can meet all
508/// read port requirements.
509bool R600InstrInfo::FindSwizzleForVectorSlot(
510 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
511 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
512 const std::vector<std::pair<int, unsigned> > &TransSrcs,
513 R600InstrInfo::BankSwizzle TransSwz) const {
514 unsigned ValidUpTo = 0;
515 do {
516 ValidUpTo = isLegalUpTo(IGSrcs, SwzCandidate, TransSrcs, TransSwz);
517 if (ValidUpTo == IGSrcs.size())
518 return true;
519 } while (NextPossibleSolution(SwzCandidate, ValidUpTo));
520 return false;
521}
522
523/// Instructions in Trans slot can't read gpr at cycle 0 if they also read
524/// a const, and can't read a gpr at cycle 1 if they read 2 const.
525static bool
526isConstCompatible(R600InstrInfo::BankSwizzle TransSwz,
527 const std::vector<std::pair<int, unsigned> > &TransOps,
528 unsigned ConstCount) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000529 // TransALU can't read 3 constants
530 if (ConstCount > 2)
531 return false;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000532 for (unsigned i = 0, e = TransOps.size(); i < e; ++i) {
533 const std::pair<int, unsigned> &Src = TransOps[i];
534 unsigned Cycle = getTransSwizzle(TransSwz, i);
535 if (Src.first < 0)
536 continue;
537 if (ConstCount > 0 && Cycle == 0)
538 return false;
539 if (ConstCount > 1 && Cycle == 1)
540 return false;
541 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000542 return true;
543}
544
Tom Stellardc026e8b2013-06-28 15:47:08 +0000545bool
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000546R600InstrInfo::fitsReadPortLimitations(const std::vector<MachineInstr *> &IG,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000547 const DenseMap<unsigned, unsigned> &PV,
548 std::vector<BankSwizzle> &ValidSwizzle,
549 bool isLastAluTrans)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000550 const {
551 //Todo : support shared src0 - src1 operand
552
553 std::vector<std::vector<std::pair<int, unsigned> > > IGSrcs;
554 ValidSwizzle.clear();
Vincent Lejeune77a83522013-06-29 19:32:43 +0000555 unsigned ConstCount;
Vincent Lejeunea8a50242013-06-30 21:44:06 +0000556 BankSwizzle TransBS = ALU_VEC_012_SCL_210;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000557 for (unsigned i = 0, e = IG.size(); i < e; ++i) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000558 IGSrcs.push_back(ExtractSrcs(IG[i], PV, ConstCount));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000559 unsigned Op = getOperandIdx(IG[i]->getOpcode(),
Tom Stellard02661d92013-06-25 21:22:18 +0000560 AMDGPU::OpName::bank_swizzle);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000561 ValidSwizzle.push_back( (R600InstrInfo::BankSwizzle)
562 IG[i]->getOperand(Op).getImm());
563 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000564 std::vector<std::pair<int, unsigned> > TransOps;
565 if (!isLastAluTrans)
566 return FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, TransBS);
567
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000568 TransOps = std::move(IGSrcs.back());
Vincent Lejeune77a83522013-06-29 19:32:43 +0000569 IGSrcs.pop_back();
570 ValidSwizzle.pop_back();
571
572 static const R600InstrInfo::BankSwizzle TransSwz[] = {
573 ALU_VEC_012_SCL_210,
574 ALU_VEC_021_SCL_122,
575 ALU_VEC_120_SCL_212,
576 ALU_VEC_102_SCL_221
577 };
578 for (unsigned i = 0; i < 4; i++) {
579 TransBS = TransSwz[i];
580 if (!isConstCompatible(TransBS, TransOps, ConstCount))
581 continue;
582 bool Result = FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps,
583 TransBS);
584 if (Result) {
585 ValidSwizzle.push_back(TransBS);
586 return true;
587 }
588 }
589
590 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000591}
592
593
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000594bool
595R600InstrInfo::fitsConstReadLimitations(const std::vector<unsigned> &Consts)
596 const {
597 assert (Consts.size() <= 12 && "Too many operands in instructions group");
598 unsigned Pair1 = 0, Pair2 = 0;
599 for (unsigned i = 0, n = Consts.size(); i < n; ++i) {
600 unsigned ReadConstHalf = Consts[i] & 2;
601 unsigned ReadConstIndex = Consts[i] & (~3);
602 unsigned ReadHalfConst = ReadConstIndex | ReadConstHalf;
603 if (!Pair1) {
604 Pair1 = ReadHalfConst;
605 continue;
606 }
607 if (Pair1 == ReadHalfConst)
608 continue;
609 if (!Pair2) {
610 Pair2 = ReadHalfConst;
611 continue;
612 }
613 if (Pair2 != ReadHalfConst)
614 return false;
615 }
616 return true;
617}
618
619bool
Vincent Lejeune77a83522013-06-29 19:32:43 +0000620R600InstrInfo::fitsConstReadLimitations(const std::vector<MachineInstr *> &MIs)
621 const {
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000622 std::vector<unsigned> Consts;
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000623 SmallSet<int64_t, 4> Literals;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000624 for (unsigned i = 0, n = MIs.size(); i < n; i++) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000625 MachineInstr *MI = MIs[i];
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000626 if (!isALUInstr(MI->getOpcode()))
627 continue;
628
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000629 ArrayRef<std::pair<MachineOperand *, int64_t>> Srcs = getSrcs(MI);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000630
631 for (unsigned j = 0, e = Srcs.size(); j < e; j++) {
632 std::pair<MachineOperand *, unsigned> Src = Srcs[j];
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000633 if (Src.first->getReg() == AMDGPU::ALU_LITERAL_X)
634 Literals.insert(Src.second);
635 if (Literals.size() > 4)
636 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000637 if (Src.first->getReg() == AMDGPU::ALU_CONST)
638 Consts.push_back(Src.second);
639 if (AMDGPU::R600_KC0RegClass.contains(Src.first->getReg()) ||
640 AMDGPU::R600_KC1RegClass.contains(Src.first->getReg())) {
641 unsigned Index = RI.getEncodingValue(Src.first->getReg()) & 0xff;
642 unsigned Chan = RI.getHWRegChan(Src.first->getReg());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000643 Consts.push_back((Index << 2) | Chan);
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000644 }
645 }
646 }
647 return fitsConstReadLimitations(Consts);
648}
649
Eric Christopher143f02c2014-10-09 01:59:35 +0000650DFAPacketizer *
651R600InstrInfo::CreateTargetScheduleState(const TargetSubtargetInfo &STI) const {
652 const InstrItineraryData *II = STI.getInstrItineraryData();
653 return static_cast<const AMDGPUSubtarget &>(STI).createDFAPacketizer(II);
Tom Stellard75aadc22012-12-11 21:25:42 +0000654}
655
656static bool
657isPredicateSetter(unsigned Opcode) {
658 switch (Opcode) {
659 case AMDGPU::PRED_X:
660 return true;
661 default:
662 return false;
663 }
664}
665
666static MachineInstr *
667findFirstPredicateSetterFrom(MachineBasicBlock &MBB,
668 MachineBasicBlock::iterator I) {
669 while (I != MBB.begin()) {
670 --I;
671 MachineInstr *MI = I;
672 if (isPredicateSetter(MI->getOpcode()))
673 return MI;
674 }
675
Craig Topper062a2ba2014-04-25 05:30:21 +0000676 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +0000677}
678
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000679static
680bool isJump(unsigned Opcode) {
681 return Opcode == AMDGPU::JUMP || Opcode == AMDGPU::JUMP_COND;
682}
683
Vincent Lejeune269708b2013-10-01 19:32:38 +0000684static bool isBranch(unsigned Opcode) {
685 return Opcode == AMDGPU::BRANCH || Opcode == AMDGPU::BRANCH_COND_i32 ||
686 Opcode == AMDGPU::BRANCH_COND_f32;
687}
688
Tom Stellard75aadc22012-12-11 21:25:42 +0000689bool
690R600InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
691 MachineBasicBlock *&TBB,
692 MachineBasicBlock *&FBB,
693 SmallVectorImpl<MachineOperand> &Cond,
694 bool AllowModify) const {
695 // Most of the following comes from the ARM implementation of AnalyzeBranch
696
697 // If the block has no terminators, it just falls into the block after it.
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000698 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
699 if (I == MBB.end())
Tom Stellard75aadc22012-12-11 21:25:42 +0000700 return false;
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000701
Vincent Lejeune269708b2013-10-01 19:32:38 +0000702 // AMDGPU::BRANCH* instructions are only available after isel and are not
703 // handled
704 if (isBranch(I->getOpcode()))
705 return true;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000706 if (!isJump(static_cast<MachineInstr *>(I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000707 return false;
708 }
709
Tom Stellarda64353e2014-01-23 18:49:34 +0000710 // Remove successive JUMP
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000711 while (I != MBB.begin() && std::prev(I)->getOpcode() == AMDGPU::JUMP) {
712 MachineBasicBlock::iterator PriorI = std::prev(I);
Tom Stellarda64353e2014-01-23 18:49:34 +0000713 if (AllowModify)
714 I->removeFromParent();
715 I = PriorI;
716 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000717 MachineInstr *LastInst = I;
718
719 // If there is only one terminator instruction, process it.
720 unsigned LastOpc = LastInst->getOpcode();
721 if (I == MBB.begin() ||
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000722 !isJump(static_cast<MachineInstr *>(--I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000723 if (LastOpc == AMDGPU::JUMP) {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000724 TBB = LastInst->getOperand(0).getMBB();
725 return false;
726 } else if (LastOpc == AMDGPU::JUMP_COND) {
727 MachineInstr *predSet = I;
728 while (!isPredicateSetter(predSet->getOpcode())) {
729 predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000730 }
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000731 TBB = LastInst->getOperand(0).getMBB();
732 Cond.push_back(predSet->getOperand(1));
733 Cond.push_back(predSet->getOperand(2));
734 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
735 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000736 }
737 return true; // Can't handle indirect branch.
738 }
739
740 // Get the instruction before it if it is a terminator.
741 MachineInstr *SecondLastInst = I;
742 unsigned SecondLastOpc = SecondLastInst->getOpcode();
743
744 // If the block ends with a B and a Bcc, handle it.
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000745 if (SecondLastOpc == AMDGPU::JUMP_COND && LastOpc == AMDGPU::JUMP) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000746 MachineInstr *predSet = --I;
747 while (!isPredicateSetter(predSet->getOpcode())) {
748 predSet = --I;
749 }
750 TBB = SecondLastInst->getOperand(0).getMBB();
751 FBB = LastInst->getOperand(0).getMBB();
752 Cond.push_back(predSet->getOperand(1));
753 Cond.push_back(predSet->getOperand(2));
754 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
755 return false;
756 }
757
758 // Otherwise, can't handle this.
759 return true;
760}
761
Vincent Lejeunece499742013-07-09 15:03:33 +0000762static
763MachineBasicBlock::iterator FindLastAluClause(MachineBasicBlock &MBB) {
764 for (MachineBasicBlock::reverse_iterator It = MBB.rbegin(), E = MBB.rend();
765 It != E; ++It) {
766 if (It->getOpcode() == AMDGPU::CF_ALU ||
767 It->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE)
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000768 return std::prev(It.base());
Vincent Lejeunece499742013-07-09 15:03:33 +0000769 }
770 return MBB.end();
771}
772
Tom Stellard75aadc22012-12-11 21:25:42 +0000773unsigned
774R600InstrInfo::InsertBranch(MachineBasicBlock &MBB,
775 MachineBasicBlock *TBB,
776 MachineBasicBlock *FBB,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000777 ArrayRef<MachineOperand> Cond,
Tom Stellard75aadc22012-12-11 21:25:42 +0000778 DebugLoc DL) const {
779 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
780
Craig Topper062a2ba2014-04-25 05:30:21 +0000781 if (!FBB) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000782 if (Cond.empty()) {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000783 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(TBB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000784 return 1;
785 } else {
786 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
787 assert(PredSet && "No previous predicate !");
788 addFlag(PredSet, 0, MO_FLAG_PUSH);
789 PredSet->getOperand(2).setImm(Cond[1].getImm());
790
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000791 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000792 .addMBB(TBB)
793 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunece499742013-07-09 15:03:33 +0000794 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
795 if (CfAlu == MBB.end())
796 return 1;
797 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
798 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000799 return 1;
800 }
801 } else {
802 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
803 assert(PredSet && "No previous predicate !");
804 addFlag(PredSet, 0, MO_FLAG_PUSH);
805 PredSet->getOperand(2).setImm(Cond[1].getImm());
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000806 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000807 .addMBB(TBB)
808 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000809 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(FBB);
Vincent Lejeunece499742013-07-09 15:03:33 +0000810 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
811 if (CfAlu == MBB.end())
812 return 2;
813 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
814 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000815 return 2;
816 }
817}
818
819unsigned
820R600InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
821
822 // Note : we leave PRED* instructions there.
823 // They may be needed when predicating instructions.
824
825 MachineBasicBlock::iterator I = MBB.end();
826
827 if (I == MBB.begin()) {
828 return 0;
829 }
830 --I;
831 switch (I->getOpcode()) {
832 default:
833 return 0;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000834 case AMDGPU::JUMP_COND: {
835 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
836 clearFlag(predSet, 0, MO_FLAG_PUSH);
837 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000838 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
839 if (CfAlu == MBB.end())
840 break;
841 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
842 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000843 break;
844 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000845 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000846 I->eraseFromParent();
847 break;
848 }
849 I = MBB.end();
850
851 if (I == MBB.begin()) {
852 return 1;
853 }
854 --I;
855 switch (I->getOpcode()) {
856 // FIXME: only one case??
857 default:
858 return 1;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000859 case AMDGPU::JUMP_COND: {
860 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
861 clearFlag(predSet, 0, MO_FLAG_PUSH);
862 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000863 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
864 if (CfAlu == MBB.end())
865 break;
866 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
867 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000868 break;
869 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000870 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000871 I->eraseFromParent();
872 break;
873 }
874 return 2;
875}
876
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000877bool R600InstrInfo::isPredicated(const MachineInstr &MI) const {
878 int idx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000879 if (idx < 0)
880 return false;
881
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000882 unsigned Reg = MI.getOperand(idx).getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000883 switch (Reg) {
884 default: return false;
885 case AMDGPU::PRED_SEL_ONE:
886 case AMDGPU::PRED_SEL_ZERO:
887 case AMDGPU::PREDICATE_BIT:
888 return true;
889 }
890}
891
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000892bool R600InstrInfo::isPredicable(MachineInstr &MI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000893 // XXX: KILL* instructions can be predicated, but they must be the last
894 // instruction in a clause, so this means any instructions after them cannot
895 // be predicated. Until we have proper support for instruction clauses in the
896 // backend, we will mark KILL* instructions as unpredicable.
897
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000898 if (MI.getOpcode() == AMDGPU::KILLGT) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000899 return false;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000900 } else if (MI.getOpcode() == AMDGPU::CF_ALU) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000901 // If the clause start in the middle of MBB then the MBB has more
902 // than a single clause, unable to predicate several clauses.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000903 if (MI.getParent()->begin() != MachineBasicBlock::iterator(MI))
Vincent Lejeunece499742013-07-09 15:03:33 +0000904 return false;
905 // TODO: We don't support KC merging atm
Matt Arsenault8226fc42016-03-02 23:00:21 +0000906 return MI.getOperand(3).getImm() == 0 && MI.getOperand(4).getImm() == 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000907 } else if (isVector(MI)) {
Vincent Lejeunefe32bd82013-03-05 19:12:06 +0000908 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000909 } else {
910 return AMDGPUInstrInfo::isPredicable(MI);
911 }
912}
913
914
915bool
916R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
917 unsigned NumCyles,
918 unsigned ExtraPredCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000919 BranchProbability Probability) const{
Tom Stellard75aadc22012-12-11 21:25:42 +0000920 return true;
921}
922
923bool
924R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
925 unsigned NumTCycles,
926 unsigned ExtraTCycles,
927 MachineBasicBlock &FMBB,
928 unsigned NumFCycles,
929 unsigned ExtraFCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000930 BranchProbability Probability) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000931 return true;
932}
933
934bool
935R600InstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
936 unsigned NumCyles,
Cong Houc536bd92015-09-10 23:10:42 +0000937 BranchProbability Probability)
Tom Stellard75aadc22012-12-11 21:25:42 +0000938 const {
939 return true;
940}
941
942bool
943R600InstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
944 MachineBasicBlock &FMBB) const {
945 return false;
946}
947
948
949bool
950R600InstrInfo::ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
951 MachineOperand &MO = Cond[1];
952 switch (MO.getImm()) {
953 case OPCODE_IS_ZERO_INT:
954 MO.setImm(OPCODE_IS_NOT_ZERO_INT);
955 break;
956 case OPCODE_IS_NOT_ZERO_INT:
957 MO.setImm(OPCODE_IS_ZERO_INT);
958 break;
959 case OPCODE_IS_ZERO:
960 MO.setImm(OPCODE_IS_NOT_ZERO);
961 break;
962 case OPCODE_IS_NOT_ZERO:
963 MO.setImm(OPCODE_IS_ZERO);
964 break;
965 default:
966 return true;
967 }
968
969 MachineOperand &MO2 = Cond[2];
970 switch (MO2.getReg()) {
971 case AMDGPU::PRED_SEL_ZERO:
972 MO2.setReg(AMDGPU::PRED_SEL_ONE);
973 break;
974 case AMDGPU::PRED_SEL_ONE:
975 MO2.setReg(AMDGPU::PRED_SEL_ZERO);
976 break;
977 default:
978 return true;
979 }
980 return false;
981}
982
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000983bool R600InstrInfo::DefinesPredicate(MachineInstr &MI,
984 std::vector<MachineOperand> &Pred) const {
985 return isPredicateSetter(MI.getOpcode());
Tom Stellard75aadc22012-12-11 21:25:42 +0000986}
987
988
989bool
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000990R600InstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1,
991 ArrayRef<MachineOperand> Pred2) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000992 return false;
993}
994
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000995bool R600InstrInfo::PredicateInstruction(MachineInstr &MI,
996 ArrayRef<MachineOperand> Pred) const {
997 int PIdx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000998
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000999 if (MI.getOpcode() == AMDGPU::CF_ALU) {
1000 MI.getOperand(8).setImm(0);
Vincent Lejeunece499742013-07-09 15:03:33 +00001001 return true;
1002 }
1003
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001004 if (MI.getOpcode() == AMDGPU::DOT_4) {
1005 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_X))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001006 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001007 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_Y))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001008 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001009 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_Z))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001010 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001011 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_W))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001012 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001013 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
Vincent Lejeune745d4292013-11-16 16:24:41 +00001014 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
1015 return true;
1016 }
1017
Tom Stellard75aadc22012-12-11 21:25:42 +00001018 if (PIdx != -1) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001019 MachineOperand &PMO = MI.getOperand(PIdx);
Tom Stellard75aadc22012-12-11 21:25:42 +00001020 PMO.setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001021 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
NAKAMURA Takumi2a0b40f2012-12-20 00:22:11 +00001022 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +00001023 return true;
1024 }
1025
1026 return false;
1027}
1028
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001029unsigned int R600InstrInfo::getPredicationCost(const MachineInstr &) const {
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +00001030 return 2;
1031}
1032
Tom Stellard75aadc22012-12-11 21:25:42 +00001033unsigned int R600InstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
1034 const MachineInstr *MI,
1035 unsigned *PredCost) const {
1036 if (PredCost)
1037 *PredCost = 2;
1038 return 2;
1039}
1040
Tom Stellard1242ce92016-02-05 18:44:57 +00001041unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex,
1042 unsigned Channel) const {
1043 assert(Channel == 0);
1044 return RegIndex;
1045}
1046
Tom Stellard880a80a2014-06-17 16:53:14 +00001047bool R600InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
1048
1049 switch(MI->getOpcode()) {
Tom Stellard2ff72622016-01-28 16:04:37 +00001050 default: {
1051 MachineBasicBlock *MBB = MI->getParent();
1052 int OffsetOpIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1053 AMDGPU::OpName::addr);
1054 // addr is a custom operand with multiple MI operands, and only the
1055 // first MI operand is given a name.
1056 int RegOpIdx = OffsetOpIdx + 1;
1057 int ChanOpIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1058 AMDGPU::OpName::chan);
1059 if (isRegisterLoad(*MI)) {
1060 int DstOpIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1061 AMDGPU::OpName::dst);
1062 unsigned RegIndex = MI->getOperand(RegOpIdx).getImm();
1063 unsigned Channel = MI->getOperand(ChanOpIdx).getImm();
1064 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
1065 unsigned OffsetReg = MI->getOperand(OffsetOpIdx).getReg();
1066 if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
1067 buildMovInstr(MBB, MI, MI->getOperand(DstOpIdx).getReg(),
1068 getIndirectAddrRegClass()->getRegister(Address));
1069 } else {
1070 buildIndirectRead(MBB, MI, MI->getOperand(DstOpIdx).getReg(),
1071 Address, OffsetReg);
1072 }
1073 } else if (isRegisterStore(*MI)) {
1074 int ValOpIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1075 AMDGPU::OpName::val);
1076 unsigned RegIndex = MI->getOperand(RegOpIdx).getImm();
1077 unsigned Channel = MI->getOperand(ChanOpIdx).getImm();
1078 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
1079 unsigned OffsetReg = MI->getOperand(OffsetOpIdx).getReg();
1080 if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
1081 buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address),
1082 MI->getOperand(ValOpIdx).getReg());
1083 } else {
1084 buildIndirectWrite(MBB, MI, MI->getOperand(ValOpIdx).getReg(),
1085 calculateIndirectAddress(RegIndex, Channel),
1086 OffsetReg);
1087 }
1088 } else {
1089 return false;
1090 }
1091
1092 MBB->erase(MI);
1093 return true;
1094 }
Tom Stellard880a80a2014-06-17 16:53:14 +00001095 case AMDGPU::R600_EXTRACT_ELT_V2:
1096 case AMDGPU::R600_EXTRACT_ELT_V4:
1097 buildIndirectRead(MI->getParent(), MI, MI->getOperand(0).getReg(),
1098 RI.getHWRegIndex(MI->getOperand(1).getReg()), // Address
1099 MI->getOperand(2).getReg(),
1100 RI.getHWRegChan(MI->getOperand(1).getReg()));
1101 break;
1102 case AMDGPU::R600_INSERT_ELT_V2:
1103 case AMDGPU::R600_INSERT_ELT_V4:
1104 buildIndirectWrite(MI->getParent(), MI, MI->getOperand(2).getReg(), // Value
1105 RI.getHWRegIndex(MI->getOperand(1).getReg()), // Address
1106 MI->getOperand(3).getReg(), // Offset
1107 RI.getHWRegChan(MI->getOperand(1).getReg())); // Channel
1108 break;
1109 }
1110 MI->eraseFromParent();
1111 return true;
1112}
1113
Tom Stellard81d871d2013-11-13 23:36:50 +00001114void R600InstrInfo::reserveIndirectRegisters(BitVector &Reserved,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001115 const MachineFunction &MF) const {
Eric Christopherd9134482014-08-04 21:25:23 +00001116 const AMDGPUFrameLowering *TFL = static_cast<const AMDGPUFrameLowering *>(
Eric Christopherfc6de422014-08-05 02:39:49 +00001117 MF.getSubtarget().getFrameLowering());
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001118
1119 unsigned StackWidth = TFL->getStackWidth(MF);
1120 int End = getIndirectIndexEnd(MF);
1121
Tom Stellard81d871d2013-11-13 23:36:50 +00001122 if (End == -1)
1123 return;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001124
1125 for (int Index = getIndirectIndexBegin(MF); Index <= End; ++Index) {
1126 unsigned SuperReg = AMDGPU::R600_Reg128RegClass.getRegister(Index);
Tom Stellard81d871d2013-11-13 23:36:50 +00001127 Reserved.set(SuperReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001128 for (unsigned Chan = 0; Chan < StackWidth; ++Chan) {
1129 unsigned Reg = AMDGPU::R600_TReg32RegClass.getRegister((4 * Index) + Chan);
Tom Stellard81d871d2013-11-13 23:36:50 +00001130 Reserved.set(Reg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001131 }
1132 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001133}
1134
Tom Stellard26a3b672013-10-22 18:19:10 +00001135const TargetRegisterClass *R600InstrInfo::getIndirectAddrRegClass() const {
1136 return &AMDGPU::R600_TReg32_XRegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001137}
1138
1139MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1140 MachineBasicBlock::iterator I,
1141 unsigned ValueReg, unsigned Address,
1142 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001143 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0);
1144}
1145
1146MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1147 MachineBasicBlock::iterator I,
1148 unsigned ValueReg, unsigned Address,
1149 unsigned OffsetReg,
1150 unsigned AddrChan) const {
1151 unsigned AddrReg;
1152 switch (AddrChan) {
1153 default: llvm_unreachable("Invalid Channel");
1154 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1155 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1156 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1157 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1158 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001159 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1160 AMDGPU::AR_X, OffsetReg);
Tom Stellard02661d92013-06-25 21:22:18 +00001161 setImmOperand(MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001162
1163 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1164 AddrReg, ValueReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001165 .addReg(AMDGPU::AR_X,
1166 RegState::Implicit | RegState::Kill);
Tom Stellard02661d92013-06-25 21:22:18 +00001167 setImmOperand(Mov, AMDGPU::OpName::dst_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001168 return Mov;
1169}
1170
1171MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1172 MachineBasicBlock::iterator I,
1173 unsigned ValueReg, unsigned Address,
1174 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001175 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0);
1176}
1177
1178MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1179 MachineBasicBlock::iterator I,
1180 unsigned ValueReg, unsigned Address,
1181 unsigned OffsetReg,
1182 unsigned AddrChan) const {
1183 unsigned AddrReg;
1184 switch (AddrChan) {
1185 default: llvm_unreachable("Invalid Channel");
1186 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1187 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1188 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1189 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1190 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001191 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1192 AMDGPU::AR_X,
1193 OffsetReg);
Tom Stellard02661d92013-06-25 21:22:18 +00001194 setImmOperand(MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001195 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1196 ValueReg,
1197 AddrReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001198 .addReg(AMDGPU::AR_X,
1199 RegState::Implicit | RegState::Kill);
Tom Stellard02661d92013-06-25 21:22:18 +00001200 setImmOperand(Mov, AMDGPU::OpName::src0_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001201
1202 return Mov;
1203}
1204
Vincent Lejeune80031d9f2013-04-03 16:49:34 +00001205unsigned R600InstrInfo::getMaxAlusPerClause() const {
1206 return 115;
1207}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001208
Tom Stellard75aadc22012-12-11 21:25:42 +00001209MachineInstrBuilder R600InstrInfo::buildDefaultInstruction(MachineBasicBlock &MBB,
1210 MachineBasicBlock::iterator I,
1211 unsigned Opcode,
1212 unsigned DstReg,
1213 unsigned Src0Reg,
1214 unsigned Src1Reg) const {
1215 MachineInstrBuilder MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opcode),
1216 DstReg); // $dst
1217
1218 if (Src1Reg) {
1219 MIB.addImm(0) // $update_exec_mask
1220 .addImm(0); // $update_predicate
1221 }
1222 MIB.addImm(1) // $write
1223 .addImm(0) // $omod
1224 .addImm(0) // $dst_rel
1225 .addImm(0) // $dst_clamp
1226 .addReg(Src0Reg) // $src0
1227 .addImm(0) // $src0_neg
1228 .addImm(0) // $src0_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001229 .addImm(0) // $src0_abs
1230 .addImm(-1); // $src0_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001231
1232 if (Src1Reg) {
1233 MIB.addReg(Src1Reg) // $src1
1234 .addImm(0) // $src1_neg
1235 .addImm(0) // $src1_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001236 .addImm(0) // $src1_abs
1237 .addImm(-1); // $src1_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001238 }
1239
1240 //XXX: The r600g finalizer expects this to be 1, once we've moved the
1241 //scheduling to the backend, we can change the default to 0.
1242 MIB.addImm(1) // $last
1243 .addReg(AMDGPU::PRED_SEL_OFF) // $pred_sel
Vincent Lejeune22c42482013-04-30 00:14:08 +00001244 .addImm(0) // $literal
1245 .addImm(0); // $bank_swizzle
Tom Stellard75aadc22012-12-11 21:25:42 +00001246
1247 return MIB;
1248}
1249
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001250#define OPERAND_CASE(Label) \
1251 case Label: { \
Tom Stellard02661d92013-06-25 21:22:18 +00001252 static const unsigned Ops[] = \
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001253 { \
1254 Label##_X, \
1255 Label##_Y, \
1256 Label##_Z, \
1257 Label##_W \
1258 }; \
1259 return Ops[Slot]; \
1260 }
1261
Tom Stellard02661d92013-06-25 21:22:18 +00001262static unsigned getSlotedOps(unsigned Op, unsigned Slot) {
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001263 switch (Op) {
Tom Stellard02661d92013-06-25 21:22:18 +00001264 OPERAND_CASE(AMDGPU::OpName::update_exec_mask)
1265 OPERAND_CASE(AMDGPU::OpName::update_pred)
1266 OPERAND_CASE(AMDGPU::OpName::write)
1267 OPERAND_CASE(AMDGPU::OpName::omod)
1268 OPERAND_CASE(AMDGPU::OpName::dst_rel)
1269 OPERAND_CASE(AMDGPU::OpName::clamp)
1270 OPERAND_CASE(AMDGPU::OpName::src0)
1271 OPERAND_CASE(AMDGPU::OpName::src0_neg)
1272 OPERAND_CASE(AMDGPU::OpName::src0_rel)
1273 OPERAND_CASE(AMDGPU::OpName::src0_abs)
1274 OPERAND_CASE(AMDGPU::OpName::src0_sel)
1275 OPERAND_CASE(AMDGPU::OpName::src1)
1276 OPERAND_CASE(AMDGPU::OpName::src1_neg)
1277 OPERAND_CASE(AMDGPU::OpName::src1_rel)
1278 OPERAND_CASE(AMDGPU::OpName::src1_abs)
1279 OPERAND_CASE(AMDGPU::OpName::src1_sel)
1280 OPERAND_CASE(AMDGPU::OpName::pred_sel)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001281 default:
1282 llvm_unreachable("Wrong Operand");
1283 }
1284}
1285
1286#undef OPERAND_CASE
1287
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001288MachineInstr *R600InstrInfo::buildSlotOfVectorInstruction(
1289 MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg)
1290 const {
1291 assert (MI->getOpcode() == AMDGPU::DOT_4 && "Not Implemented");
1292 unsigned Opcode;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +00001293 if (ST.getGeneration() <= AMDGPUSubtarget::R700)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001294 Opcode = AMDGPU::DOT4_r600;
1295 else
1296 Opcode = AMDGPU::DOT4_eg;
1297 MachineBasicBlock::iterator I = MI;
1298 MachineOperand &Src0 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001299 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src0, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001300 MachineOperand &Src1 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001301 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src1, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001302 MachineInstr *MIB = buildDefaultInstruction(
1303 MBB, I, Opcode, DstReg, Src0.getReg(), Src1.getReg());
Tom Stellard02661d92013-06-25 21:22:18 +00001304 static const unsigned Operands[14] = {
1305 AMDGPU::OpName::update_exec_mask,
1306 AMDGPU::OpName::update_pred,
1307 AMDGPU::OpName::write,
1308 AMDGPU::OpName::omod,
1309 AMDGPU::OpName::dst_rel,
1310 AMDGPU::OpName::clamp,
1311 AMDGPU::OpName::src0_neg,
1312 AMDGPU::OpName::src0_rel,
1313 AMDGPU::OpName::src0_abs,
1314 AMDGPU::OpName::src0_sel,
1315 AMDGPU::OpName::src1_neg,
1316 AMDGPU::OpName::src1_rel,
1317 AMDGPU::OpName::src1_abs,
1318 AMDGPU::OpName::src1_sel,
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001319 };
1320
Vincent Lejeune745d4292013-11-16 16:24:41 +00001321 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
1322 getSlotedOps(AMDGPU::OpName::pred_sel, Slot)));
1323 MIB->getOperand(getOperandIdx(Opcode, AMDGPU::OpName::pred_sel))
1324 .setReg(MO.getReg());
1325
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001326 for (unsigned i = 0; i < 14; i++) {
1327 MachineOperand &MO = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001328 getOperandIdx(MI->getOpcode(), getSlotedOps(Operands[i], Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001329 assert (MO.isImm());
1330 setImmOperand(MIB, Operands[i], MO.getImm());
1331 }
1332 MIB->getOperand(20).setImm(0);
1333 return MIB;
1334}
1335
Tom Stellard75aadc22012-12-11 21:25:42 +00001336MachineInstr *R600InstrInfo::buildMovImm(MachineBasicBlock &BB,
1337 MachineBasicBlock::iterator I,
1338 unsigned DstReg,
1339 uint64_t Imm) const {
1340 MachineInstr *MovImm = buildDefaultInstruction(BB, I, AMDGPU::MOV, DstReg,
1341 AMDGPU::ALU_LITERAL_X);
Tom Stellard02661d92013-06-25 21:22:18 +00001342 setImmOperand(MovImm, AMDGPU::OpName::literal, Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001343 return MovImm;
1344}
1345
Tom Stellard26a3b672013-10-22 18:19:10 +00001346MachineInstr *R600InstrInfo::buildMovInstr(MachineBasicBlock *MBB,
1347 MachineBasicBlock::iterator I,
1348 unsigned DstReg, unsigned SrcReg) const {
1349 return buildDefaultInstruction(*MBB, I, AMDGPU::MOV, DstReg, SrcReg);
1350}
1351
Tom Stellard02661d92013-06-25 21:22:18 +00001352int R600InstrInfo::getOperandIdx(const MachineInstr &MI, unsigned Op) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00001353 return getOperandIdx(MI.getOpcode(), Op);
1354}
1355
Tom Stellard02661d92013-06-25 21:22:18 +00001356int R600InstrInfo::getOperandIdx(unsigned Opcode, unsigned Op) const {
1357 return AMDGPU::getNamedOperandIdx(Opcode, Op);
Vincent Lejeunec6896792013-06-04 23:17:15 +00001358}
1359
Tom Stellard02661d92013-06-25 21:22:18 +00001360void R600InstrInfo::setImmOperand(MachineInstr *MI, unsigned Op,
Tom Stellard75aadc22012-12-11 21:25:42 +00001361 int64_t Imm) const {
1362 int Idx = getOperandIdx(*MI, Op);
1363 assert(Idx != -1 && "Operand not supported for this instruction.");
1364 assert(MI->getOperand(Idx).isImm());
1365 MI->getOperand(Idx).setImm(Imm);
1366}
1367
1368//===----------------------------------------------------------------------===//
1369// Instruction flag getters/setters
1370//===----------------------------------------------------------------------===//
1371
1372bool R600InstrInfo::hasFlagOperand(const MachineInstr &MI) const {
1373 return GET_FLAG_OPERAND_IDX(get(MI.getOpcode()).TSFlags) != 0;
1374}
1375
1376MachineOperand &R600InstrInfo::getFlagOp(MachineInstr *MI, unsigned SrcIdx,
1377 unsigned Flag) const {
1378 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1379 int FlagIndex = 0;
1380 if (Flag != 0) {
1381 // If we pass something other than the default value of Flag to this
1382 // function, it means we are want to set a flag on an instruction
1383 // that uses native encoding.
1384 assert(HAS_NATIVE_OPERANDS(TargetFlags));
1385 bool IsOP3 = (TargetFlags & R600_InstFlag::OP3) == R600_InstFlag::OP3;
1386 switch (Flag) {
1387 case MO_FLAG_CLAMP:
Tom Stellard02661d92013-06-25 21:22:18 +00001388 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::clamp);
Tom Stellard75aadc22012-12-11 21:25:42 +00001389 break;
1390 case MO_FLAG_MASK:
Tom Stellard02661d92013-06-25 21:22:18 +00001391 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::write);
Tom Stellard75aadc22012-12-11 21:25:42 +00001392 break;
1393 case MO_FLAG_NOT_LAST:
1394 case MO_FLAG_LAST:
Tom Stellard02661d92013-06-25 21:22:18 +00001395 FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::last);
Tom Stellard75aadc22012-12-11 21:25:42 +00001396 break;
1397 case MO_FLAG_NEG:
1398 switch (SrcIdx) {
Tom Stellard02661d92013-06-25 21:22:18 +00001399 case 0: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src0_neg); break;
1400 case 1: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src1_neg); break;
1401 case 2: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src2_neg); break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001402 }
1403 break;
1404
1405 case MO_FLAG_ABS:
1406 assert(!IsOP3 && "Cannot set absolute value modifier for OP3 "
1407 "instructions.");
Tom Stellard6975d352012-12-13 19:38:52 +00001408 (void)IsOP3;
Tom Stellard75aadc22012-12-11 21:25:42 +00001409 switch (SrcIdx) {
Tom Stellard02661d92013-06-25 21:22:18 +00001410 case 0: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src0_abs); break;
1411 case 1: FlagIndex = getOperandIdx(*MI, AMDGPU::OpName::src1_abs); break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001412 }
1413 break;
1414
1415 default:
1416 FlagIndex = -1;
1417 break;
1418 }
1419 assert(FlagIndex != -1 && "Flag not supported for this instruction");
1420 } else {
1421 FlagIndex = GET_FLAG_OPERAND_IDX(TargetFlags);
1422 assert(FlagIndex != 0 &&
1423 "Instruction flags not supported for this instruction");
1424 }
1425
1426 MachineOperand &FlagOp = MI->getOperand(FlagIndex);
1427 assert(FlagOp.isImm());
1428 return FlagOp;
1429}
1430
1431void R600InstrInfo::addFlag(MachineInstr *MI, unsigned Operand,
1432 unsigned Flag) const {
1433 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1434 if (Flag == 0) {
1435 return;
1436 }
1437 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1438 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1439 if (Flag == MO_FLAG_NOT_LAST) {
1440 clearFlag(MI, Operand, MO_FLAG_LAST);
1441 } else if (Flag == MO_FLAG_MASK) {
1442 clearFlag(MI, Operand, Flag);
1443 } else {
1444 FlagOp.setImm(1);
1445 }
1446 } else {
1447 MachineOperand &FlagOp = getFlagOp(MI, Operand);
1448 FlagOp.setImm(FlagOp.getImm() | (Flag << (NUM_MO_FLAGS * Operand)));
1449 }
1450}
1451
1452void R600InstrInfo::clearFlag(MachineInstr *MI, unsigned Operand,
1453 unsigned Flag) const {
1454 unsigned TargetFlags = get(MI->getOpcode()).TSFlags;
1455 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1456 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1457 FlagOp.setImm(0);
1458 } else {
1459 MachineOperand &FlagOp = getFlagOp(MI);
1460 unsigned InstFlags = FlagOp.getImm();
1461 InstFlags &= ~(Flag << (NUM_MO_FLAGS * Operand));
1462 FlagOp.setImm(InstFlags);
1463 }
1464}
Tom Stellard2ff72622016-01-28 16:04:37 +00001465
1466bool R600InstrInfo::isRegisterStore(const MachineInstr &MI) const {
1467 return get(MI.getOpcode()).TSFlags & AMDGPU_FLAG_REGISTER_STORE;
1468}
1469
1470bool R600InstrInfo::isRegisterLoad(const MachineInstr &MI) const {
1471 return get(MI.getOpcode()).TSFlags & AMDGPU_FLAG_REGISTER_LOAD;
1472}