blob: 05aa96997b57ba27b1e82f148db5601392edf5aa [file] [log] [blame]
Mehdi Amini945a6602015-02-27 18:32:11 +00001; RUN: llc -O0 -fast-isel-abort=1 -verify-machineinstrs -mtriple=arm64-apple-darwin < %s | FileCheck %s
2; RUN: llc %s -O0 -fast-isel-abort=1 -mtriple=arm64-apple-darwin -print-machineinstrs=expand-isel-pseudos -o /dev/null 2> %t
Tim Northover18f8bb82014-05-08 10:30:56 +00003; RUN: FileCheck %s < %t --check-prefix=CHECK-SSA
Tim Northover18f8bb82014-05-08 10:30:56 +00004
5; CHECK-SSA-LABEL: Machine code for function t1
6
7; CHECK-SSA: [[QUOTREG:%vreg[0-9]+]]<def> = SDIVWr
8; CHECK-SSA-NOT: [[QUOTREG]]<def> =
9; CHECK-SSA: {{%vreg[0-9]+}}<def> = MSUBWrrr [[QUOTREG]]
10
11; CHECK-SSA-LABEL: Machine code for function t2
Tim Northover00ed9962014-03-29 10:18:08 +000012
13define i32 @t1(i32 %a, i32 %b) {
14; CHECK: @t1
Tim Northover18f8bb82014-05-08 10:30:56 +000015; CHECK: sdiv [[TMP:w[0-9]+]], w0, w1
16; CHECK: msub w0, [[TMP]], w1, w0
Tim Northover00ed9962014-03-29 10:18:08 +000017 %1 = srem i32 %a, %b
18 ret i32 %1
19}
20
21define i64 @t2(i64 %a, i64 %b) {
22; CHECK: @t2
Tim Northover18f8bb82014-05-08 10:30:56 +000023; CHECK: sdiv [[TMP:x[0-9]+]], x0, x1
24; CHECK: msub x0, [[TMP]], x1, x0
Tim Northover00ed9962014-03-29 10:18:08 +000025 %1 = srem i64 %a, %b
26 ret i64 %1
27}
28
29define i32 @t3(i32 %a, i32 %b) {
30; CHECK: @t3
Tim Northover18f8bb82014-05-08 10:30:56 +000031; CHECK: udiv [[TMP:w[0-9]+]], w0, w1
32; CHECK: msub w0, [[TMP]], w1, w0
Tim Northover00ed9962014-03-29 10:18:08 +000033 %1 = urem i32 %a, %b
34 ret i32 %1
35}
36
37define i64 @t4(i64 %a, i64 %b) {
38; CHECK: @t4
Tim Northover18f8bb82014-05-08 10:30:56 +000039; CHECK: udiv [[TMP:x[0-9]+]], x0, x1
40; CHECK: msub x0, [[TMP]], x1, x0
Tim Northover00ed9962014-03-29 10:18:08 +000041 %1 = urem i64 %a, %b
42 ret i64 %1
43}