Matt Arsenault | df90c02 | 2013-10-15 23:44:45 +0000 | [diff] [blame] | 1 | //===-- SIInstrInfo.h - SI Instruction Info Interface -----------*- C++ -*-===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief Interface definition for SIInstrInfo. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | |
| 16 | #ifndef SIINSTRINFO_H |
| 17 | #define SIINSTRINFO_H |
| 18 | |
| 19 | #include "AMDGPUInstrInfo.h" |
| 20 | #include "SIRegisterInfo.h" |
| 21 | |
| 22 | namespace llvm { |
| 23 | |
| 24 | class SIInstrInfo : public AMDGPUInstrInfo { |
| 25 | private: |
| 26 | const SIRegisterInfo RI; |
| 27 | |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 28 | unsigned buildExtractSubReg(MachineBasicBlock::iterator MI, |
| 29 | MachineRegisterInfo &MRI, |
| 30 | MachineOperand &SuperReg, |
| 31 | const TargetRegisterClass *SuperRC, |
| 32 | unsigned SubIdx, |
| 33 | const TargetRegisterClass *SubRC) const; |
| 34 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 35 | public: |
| 36 | explicit SIInstrInfo(AMDGPUTargetMachine &tm); |
| 37 | |
Matt Arsenault | 6dde303 | 2014-03-11 00:01:34 +0000 | [diff] [blame] | 38 | const SIRegisterInfo &getRegisterInfo() const { |
| 39 | return RI; |
| 40 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 41 | |
| 42 | virtual void copyPhysReg(MachineBasicBlock &MBB, |
| 43 | MachineBasicBlock::iterator MI, DebugLoc DL, |
| 44 | unsigned DestReg, unsigned SrcReg, |
| 45 | bool KillSrc) const; |
| 46 | |
Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 47 | void storeRegToStackSlot(MachineBasicBlock &MBB, |
| 48 | MachineBasicBlock::iterator MI, |
| 49 | unsigned SrcReg, bool isKill, int FrameIndex, |
| 50 | const TargetRegisterClass *RC, |
| 51 | const TargetRegisterInfo *TRI) const; |
| 52 | |
| 53 | void loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 54 | MachineBasicBlock::iterator MI, |
| 55 | unsigned DestReg, int FrameIndex, |
| 56 | const TargetRegisterClass *RC, |
| 57 | const TargetRegisterInfo *TRI) const; |
| 58 | |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 59 | unsigned commuteOpcode(unsigned Opcode) const; |
| 60 | |
Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 61 | virtual MachineInstr *commuteInstruction(MachineInstr *MI, |
| 62 | bool NewMI=false) const; |
| 63 | |
Matt Arsenault | eaa3a7e | 2013-12-10 21:37:42 +0000 | [diff] [blame] | 64 | virtual unsigned getIEQOpcode() const { |
| 65 | llvm_unreachable("Unimplemented"); |
| 66 | } |
| 67 | |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 68 | MachineInstr *buildMovInstr(MachineBasicBlock *MBB, |
| 69 | MachineBasicBlock::iterator I, |
| 70 | unsigned DstReg, unsigned SrcReg) const; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 71 | virtual bool isMov(unsigned Opcode) const; |
| 72 | |
| 73 | virtual bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const; |
Tom Stellard | 5d7aaae | 2014-02-10 16:58:30 +0000 | [diff] [blame] | 74 | bool isDS(uint16_t Opcode) const; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 75 | int isMIMG(uint16_t Opcode) const; |
Michel Danzer | 20680b1 | 2013-08-16 16:19:24 +0000 | [diff] [blame] | 76 | int isSMRD(uint16_t Opcode) const; |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 77 | bool isVOP1(uint16_t Opcode) const; |
| 78 | bool isVOP2(uint16_t Opcode) const; |
| 79 | bool isVOP3(uint16_t Opcode) const; |
| 80 | bool isVOPC(uint16_t Opcode) const; |
| 81 | bool isInlineConstant(const MachineOperand &MO) const; |
| 82 | bool isLiteralConstant(const MachineOperand &MO) const; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 83 | |
Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 84 | virtual bool verifyInstruction(const MachineInstr *MI, |
| 85 | StringRef &ErrInfo) const; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 86 | |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 87 | bool isSALUInstr(const MachineInstr &MI) const; |
Matt Arsenault | f14032a | 2013-11-15 22:02:28 +0000 | [diff] [blame] | 88 | static unsigned getVALUOp(const MachineInstr &MI); |
Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 89 | bool isSALUOpSupportedOnVALU(const MachineInstr &MI) const; |
| 90 | |
| 91 | /// \brief Return the correct register class for \p OpNo. For target-specific |
| 92 | /// instructions, this will return the register class that has been defined |
| 93 | /// in tablegen. For generic instructions, like REG_SEQUENCE it will return |
| 94 | /// the register class of its machine operand. |
| 95 | /// to infer the correct register class base on the other operands. |
| 96 | const TargetRegisterClass *getOpRegClass(const MachineInstr &MI, |
| 97 | unsigned OpNo) const;\ |
| 98 | |
| 99 | /// \returns true if it is legal for the operand at index \p OpNo |
| 100 | /// to read a VGPR. |
| 101 | bool canReadVGPR(const MachineInstr &MI, unsigned OpNo) const; |
| 102 | |
| 103 | /// \brief Legalize the \p OpIndex operand of this instruction by inserting |
| 104 | /// a MOV. For example: |
| 105 | /// ADD_I32_e32 VGPR0, 15 |
| 106 | /// to |
| 107 | /// MOV VGPR1, 15 |
| 108 | /// ADD_I32_e32 VGPR0, VGPR1 |
| 109 | /// |
| 110 | /// If the operand being legalized is a register, then a COPY will be used |
| 111 | /// instead of MOV. |
| 112 | void legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const; |
| 113 | |
| 114 | /// \brief Legalize all operands in this instruction. This function may |
| 115 | /// create new instruction and insert them before \p MI. |
| 116 | void legalizeOperands(MachineInstr *MI) const; |
| 117 | |
| 118 | /// \brief Replace this instruction's opcode with the equivalent VALU |
| 119 | /// opcode. This function will also move the users of \p MI to the |
| 120 | /// VALU if necessary. |
| 121 | void moveToVALU(MachineInstr &MI) const; |
| 122 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 123 | virtual unsigned calculateIndirectAddress(unsigned RegIndex, |
| 124 | unsigned Channel) const; |
| 125 | |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 126 | virtual const TargetRegisterClass *getIndirectAddrRegClass() const; |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 127 | |
| 128 | virtual MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB, |
| 129 | MachineBasicBlock::iterator I, |
| 130 | unsigned ValueReg, |
| 131 | unsigned Address, |
| 132 | unsigned OffsetReg) const; |
| 133 | |
| 134 | virtual MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB, |
| 135 | MachineBasicBlock::iterator I, |
| 136 | unsigned ValueReg, |
| 137 | unsigned Address, |
| 138 | unsigned OffsetReg) const; |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 139 | void reserveIndirectRegisters(BitVector &Reserved, |
| 140 | const MachineFunction &MF) const; |
| 141 | |
| 142 | void LoadM0(MachineInstr *MoveRel, MachineBasicBlock::iterator I, |
| 143 | unsigned SavReg, unsigned IndexReg) const; |
| 144 | }; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 145 | |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 146 | namespace AMDGPU { |
| 147 | |
| 148 | int getVOPe64(uint16_t Opcode); |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 149 | int getCommuteRev(uint16_t Opcode); |
| 150 | int getCommuteOrig(uint16_t Opcode); |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 151 | |
Tom Stellard | 1583409 | 2014-03-21 15:51:57 +0000 | [diff] [blame] | 152 | const uint64_t RSRC_DATA_FORMAT = 0xf00000000000LL; |
| 153 | |
| 154 | |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 155 | } // End namespace AMDGPU |
| 156 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 157 | } // End namespace llvm |
| 158 | |
| 159 | namespace SIInstrFlags { |
| 160 | enum Flags { |
| 161 | // First 4 bits are the instruction encoding |
Tom Stellard | 1c822a8 | 2013-02-07 19:39:45 +0000 | [diff] [blame] | 162 | VM_CNT = 1 << 0, |
| 163 | EXP_CNT = 1 << 1, |
| 164 | LGKM_CNT = 1 << 2 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 165 | }; |
| 166 | } |
| 167 | |
| 168 | #endif //SIINSTRINFO_H |