blob: 49f214c6723e60f7584bb2619452de7e0d523098 [file] [log] [blame]
Matt Arsenaultdf90c022013-10-15 23:44:45 +00001//===-- SIInstrInfo.h - SI Instruction Info Interface -----------*- C++ -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition for SIInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#ifndef SIINSTRINFO_H
17#define SIINSTRINFO_H
18
19#include "AMDGPUInstrInfo.h"
20#include "SIRegisterInfo.h"
21
22namespace llvm {
23
24class SIInstrInfo : public AMDGPUInstrInfo {
25private:
26 const SIRegisterInfo RI;
27
Tom Stellard81d871d2013-11-13 23:36:50 +000028 MachineInstrBuilder buildIndirectIndexLoop(MachineBasicBlock &MBB,
29 MachineBasicBlock::iterator I,
30 unsigned OffsetVGPR,
31 unsigned MovRelOp,
32 unsigned Dst,
33 unsigned Src0) const;
34 // If you add or remove instructions from this function, you will
35
Tom Stellard75aadc22012-12-11 21:25:42 +000036public:
37 explicit SIInstrInfo(AMDGPUTargetMachine &tm);
38
Matt Arsenault6dde3032014-03-11 00:01:34 +000039 const SIRegisterInfo &getRegisterInfo() const {
40 return RI;
41 }
Tom Stellard75aadc22012-12-11 21:25:42 +000042
43 virtual void copyPhysReg(MachineBasicBlock &MBB,
44 MachineBasicBlock::iterator MI, DebugLoc DL,
45 unsigned DestReg, unsigned SrcReg,
46 bool KillSrc) const;
47
Tom Stellardc149dc02013-11-27 21:23:35 +000048 void storeRegToStackSlot(MachineBasicBlock &MBB,
49 MachineBasicBlock::iterator MI,
50 unsigned SrcReg, bool isKill, int FrameIndex,
51 const TargetRegisterClass *RC,
52 const TargetRegisterInfo *TRI) const;
53
54 void loadRegFromStackSlot(MachineBasicBlock &MBB,
55 MachineBasicBlock::iterator MI,
56 unsigned DestReg, int FrameIndex,
57 const TargetRegisterClass *RC,
58 const TargetRegisterInfo *TRI) const;
59
Christian Konig3c145802013-03-27 09:12:59 +000060 unsigned commuteOpcode(unsigned Opcode) const;
61
Christian Konig76edd4f2013-02-26 17:52:29 +000062 virtual MachineInstr *commuteInstruction(MachineInstr *MI,
63 bool NewMI=false) const;
64
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +000065 virtual unsigned getIEQOpcode() const {
66 llvm_unreachable("Unimplemented");
67 }
68
Tom Stellard26a3b672013-10-22 18:19:10 +000069 MachineInstr *buildMovInstr(MachineBasicBlock *MBB,
70 MachineBasicBlock::iterator I,
71 unsigned DstReg, unsigned SrcReg) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000072 virtual bool isMov(unsigned Opcode) const;
73
74 virtual bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000075 bool isDS(uint16_t Opcode) const;
Tom Stellard16a9a202013-08-14 23:24:17 +000076 int isMIMG(uint16_t Opcode) const;
Michel Danzer20680b12013-08-16 16:19:24 +000077 int isSMRD(uint16_t Opcode) const;
Tom Stellard93fabce2013-10-10 17:11:55 +000078 bool isVOP1(uint16_t Opcode) const;
79 bool isVOP2(uint16_t Opcode) const;
80 bool isVOP3(uint16_t Opcode) const;
81 bool isVOPC(uint16_t Opcode) const;
82 bool isInlineConstant(const MachineOperand &MO) const;
83 bool isLiteralConstant(const MachineOperand &MO) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000084
Tom Stellard93fabce2013-10-10 17:11:55 +000085 virtual bool verifyInstruction(const MachineInstr *MI,
86 StringRef &ErrInfo) const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000087
Tom Stellard82166022013-11-13 23:36:37 +000088 bool isSALUInstr(const MachineInstr &MI) const;
Matt Arsenaultf14032a2013-11-15 22:02:28 +000089 static unsigned getVALUOp(const MachineInstr &MI);
Tom Stellard82166022013-11-13 23:36:37 +000090 bool isSALUOpSupportedOnVALU(const MachineInstr &MI) const;
91
92 /// \brief Return the correct register class for \p OpNo. For target-specific
93 /// instructions, this will return the register class that has been defined
94 /// in tablegen. For generic instructions, like REG_SEQUENCE it will return
95 /// the register class of its machine operand.
96 /// to infer the correct register class base on the other operands.
97 const TargetRegisterClass *getOpRegClass(const MachineInstr &MI,
98 unsigned OpNo) const;\
99
100 /// \returns true if it is legal for the operand at index \p OpNo
101 /// to read a VGPR.
102 bool canReadVGPR(const MachineInstr &MI, unsigned OpNo) const;
103
104 /// \brief Legalize the \p OpIndex operand of this instruction by inserting
105 /// a MOV. For example:
106 /// ADD_I32_e32 VGPR0, 15
107 /// to
108 /// MOV VGPR1, 15
109 /// ADD_I32_e32 VGPR0, VGPR1
110 ///
111 /// If the operand being legalized is a register, then a COPY will be used
112 /// instead of MOV.
113 void legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const;
114
115 /// \brief Legalize all operands in this instruction. This function may
116 /// create new instruction and insert them before \p MI.
117 void legalizeOperands(MachineInstr *MI) const;
118
119 /// \brief Replace this instruction's opcode with the equivalent VALU
120 /// opcode. This function will also move the users of \p MI to the
121 /// VALU if necessary.
122 void moveToVALU(MachineInstr &MI) const;
123
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000124 virtual unsigned calculateIndirectAddress(unsigned RegIndex,
125 unsigned Channel) const;
126
Tom Stellard26a3b672013-10-22 18:19:10 +0000127 virtual const TargetRegisterClass *getIndirectAddrRegClass() const;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000128
129 virtual MachineInstrBuilder buildIndirectWrite(MachineBasicBlock *MBB,
130 MachineBasicBlock::iterator I,
131 unsigned ValueReg,
132 unsigned Address,
133 unsigned OffsetReg) const;
134
135 virtual MachineInstrBuilder buildIndirectRead(MachineBasicBlock *MBB,
136 MachineBasicBlock::iterator I,
137 unsigned ValueReg,
138 unsigned Address,
139 unsigned OffsetReg) const;
Tom Stellard81d871d2013-11-13 23:36:50 +0000140 void reserveIndirectRegisters(BitVector &Reserved,
141 const MachineFunction &MF) const;
142
143 void LoadM0(MachineInstr *MoveRel, MachineBasicBlock::iterator I,
144 unsigned SavReg, unsigned IndexReg) const;
145};
Tom Stellard75aadc22012-12-11 21:25:42 +0000146
Christian Konigf741fbf2013-02-26 17:52:42 +0000147namespace AMDGPU {
148
149 int getVOPe64(uint16_t Opcode);
Christian Konig3c145802013-03-27 09:12:59 +0000150 int getCommuteRev(uint16_t Opcode);
151 int getCommuteOrig(uint16_t Opcode);
Christian Konigf741fbf2013-02-26 17:52:42 +0000152
153} // End namespace AMDGPU
154
Tom Stellard75aadc22012-12-11 21:25:42 +0000155} // End namespace llvm
156
157namespace SIInstrFlags {
158 enum Flags {
159 // First 4 bits are the instruction encoding
Tom Stellard1c822a82013-02-07 19:39:45 +0000160 VM_CNT = 1 << 0,
161 EXP_CNT = 1 << 1,
162 LGKM_CNT = 1 << 2
Tom Stellard75aadc22012-12-11 21:25:42 +0000163 };
164}
165
166#endif //SIINSTRINFO_H