blob: b7e44fe15beb4782ec993cd68de0bc0fe4baa933 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Tom Stellard75aadc22012-12-11 21:25:42 +000025def isSI : Predicate<"Subtarget.device()"
26 "->getGeneration() == AMDGPUDeviceInfo::HD7XXX">;
27
28let Predicates = [isSI] in {
29
30let neverHasSideEffects = 1 in {
31def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
32def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
33def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
34def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
35def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
36def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
37def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
38def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
39def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
40def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
41} // End neverHasSideEffects = 1
42////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
43////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
44////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
45////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
46////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
47////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
48////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
49////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
50//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
51//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
52def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
53//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
54//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
55//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
56////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
57////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
58////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
59////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
60def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
61def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
62def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
63def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
64
65let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
66
67def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
68def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
69def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
70def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
71def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
72def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
73def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
74def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
75
76} // End hasSideEffects = 1
77
78def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
79def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
80def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
81def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
82def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
83def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
84//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
85def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
86def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
87def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
88def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
89def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
90
91/*
92This instruction is disabled for now until we can figure out how to teach
93the instruction selector to correctly use the S_CMP* vs V_CMP*
94instructions.
95
96When this instruction is enabled the code generator sometimes produces this
97invalid sequence:
98
99SCC = S_CMPK_EQ_I32 SGPR0, imm
100VCC = COPY SCC
101VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
102
103def S_CMPK_EQ_I32 : SOPK <
104 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
105 "S_CMPK_EQ_I32",
106 [(set SCCReg:$dst, (setcc SReg_32:$src0, imm:$src1, SETEQ))]
107>;
108*/
109
110def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
111def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
112def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
113def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
114def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
115def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
116def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
117def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
118def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
119def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
120def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
121def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
122def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
123//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
124def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
125def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
126def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
127//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
128//def EXP : EXP_ <0x00000000, "EXP", []>;
129
Christian Konigb19849a2013-02-21 15:17:04 +0000130defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
131defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_LT>;
132defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_EQ>;
133defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_LE>;
134defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_GT>;
135defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32", f32, COND_NE>;
136defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_GE>;
137defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32">;
138defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32">;
139defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
140defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
141defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
142defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
143defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_NE>;
144defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
145defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000146
147//Side effect is writing to EXEC
148let hasSideEffects = 1 in {
149
Christian Konigb19849a2013-02-21 15:17:04 +0000150defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
151defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
152defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
153defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
154defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
155defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
156defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
157defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
158defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
159defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
160defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
161defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
162defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
163defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
164defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
165defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000166
167} // End hasSideEffects = 1
168
Christian Konigb19849a2013-02-21 15:17:04 +0000169defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
170defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64">;
171defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64">;
172defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64">;
173defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64">;
174defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
175defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64">;
176defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64">;
177defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64">;
178defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
179defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
180defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
181defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
182defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64">;
183defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
184defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000185
186//Side effect is writing to EXEC
187let hasSideEffects = 1 in {
188
Christian Konigb19849a2013-02-21 15:17:04 +0000189defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
190defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
191defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
192defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
193defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
194defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
195defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
196defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
197defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
198defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
199defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
200defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
201defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
202defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
203defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
204defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000205
206} // End hasSideEffects = 1
207
Christian Konigb19849a2013-02-21 15:17:04 +0000208defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
209defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
210defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
211defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
212defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
213defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
214defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
215defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
216defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
217defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
218defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
219defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
220defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
221defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
222defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
223defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
224defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
225defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
226defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
227defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
228defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
229defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
230defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
231defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
232defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
233defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
234defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
235defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
236defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
237defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
238defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
239defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
240defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
241defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
242defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
243defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
244defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
245defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
246defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
247defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
248defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
249defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
250defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
251defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
252defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
253defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
254defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
255defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
256defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
257defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
258defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
259defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
260defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
261defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
262defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
263defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
264defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
265defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
266defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
267defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
268defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
269defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
270defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
271defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
272defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
273defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_LT>;
274defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
275defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_LE>;
276defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_GT>;
277defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
278defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_GE>;
279defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000280
281let hasSideEffects = 1 in {
282
Christian Konigb19849a2013-02-21 15:17:04 +0000283defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
284defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
285defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
286defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
287defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
288defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
289defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
290defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000291
292} // End hasSideEffects
293
Christian Konigb19849a2013-02-21 15:17:04 +0000294defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
295defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64">;
296defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64">;
297defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64">;
298defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64">;
299defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64">;
300defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64">;
301defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000302
303let hasSideEffects = 1 in {
304
Christian Konigb19849a2013-02-21 15:17:04 +0000305defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
306defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
307defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
308defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
309defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
310defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
311defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
312defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000313
314} // End hasSideEffects
315
Christian Konigb19849a2013-02-21 15:17:04 +0000316defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
317defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32">;
318defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32">;
319defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32">;
320defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32">;
321defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32">;
322defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32">;
323defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000324
325let hasSideEffects = 1 in {
326
Christian Konigb19849a2013-02-21 15:17:04 +0000327defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
328defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
329defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
330defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
331defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
332defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
333defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
334defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000335
336} // End hasSideEffects
337
Christian Konigb19849a2013-02-21 15:17:04 +0000338defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
339defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64">;
340defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64">;
341defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64">;
342defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64">;
343defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64">;
344defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64">;
345defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
346defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
347defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
348defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
349defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
350defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
351defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
352defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
353defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
354defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
355defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
356defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
357defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000358//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
359//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
360//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
361def BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
362//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
363//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
364//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
365//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
366//def BUFFER_LOAD_UBYTE : MUBUF_ <0x00000008, "BUFFER_LOAD_UBYTE", []>;
367//def BUFFER_LOAD_SBYTE : MUBUF_ <0x00000009, "BUFFER_LOAD_SBYTE", []>;
368//def BUFFER_LOAD_USHORT : MUBUF_ <0x0000000a, "BUFFER_LOAD_USHORT", []>;
369//def BUFFER_LOAD_SSHORT : MUBUF_ <0x0000000b, "BUFFER_LOAD_SSHORT", []>;
370//def BUFFER_LOAD_DWORD : MUBUF_ <0x0000000c, "BUFFER_LOAD_DWORD", []>;
371//def BUFFER_LOAD_DWORDX2 : MUBUF_DWORDX2 <0x0000000d, "BUFFER_LOAD_DWORDX2", []>;
372//def BUFFER_LOAD_DWORDX4 : MUBUF_DWORDX4 <0x0000000e, "BUFFER_LOAD_DWORDX4", []>;
373//def BUFFER_STORE_BYTE : MUBUF_ <0x00000018, "BUFFER_STORE_BYTE", []>;
374//def BUFFER_STORE_SHORT : MUBUF_ <0x0000001a, "BUFFER_STORE_SHORT", []>;
375//def BUFFER_STORE_DWORD : MUBUF_ <0x0000001c, "BUFFER_STORE_DWORD", []>;
376//def BUFFER_STORE_DWORDX2 : MUBUF_DWORDX2 <0x0000001d, "BUFFER_STORE_DWORDX2", []>;
377//def BUFFER_STORE_DWORDX4 : MUBUF_DWORDX4 <0x0000001e, "BUFFER_STORE_DWORDX4", []>;
378//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
379//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
380//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
381//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
382//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
383//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
384//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
385//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
386//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
387//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
388//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
389//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
390//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
391//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
392//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
393//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
394//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
395//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
396//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
397//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
398//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
399//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
400//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
401//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
402//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
403//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
404//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
405//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
406//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
407//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
408//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
409//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
410//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
411//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
412//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
413//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
414//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
415//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
416//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
417def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
418//def TBUFFER_STORE_FORMAT_X : MTBUF_ <0x00000004, "TBUFFER_STORE_FORMAT_X", []>;
419//def TBUFFER_STORE_FORMAT_XY : MTBUF_ <0x00000005, "TBUFFER_STORE_FORMAT_XY", []>;
420//def TBUFFER_STORE_FORMAT_XYZ : MTBUF_ <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", []>;
421//def TBUFFER_STORE_FORMAT_XYZW : MTBUF_ <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", []>;
422
Tom Stellard89093802013-02-07 19:39:40 +0000423let mayLoad = 1 in {
424
425defm S_LOAD_DWORD : SMRD_Helper <0x00000000, "S_LOAD_DWORD", SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000426
427//def S_LOAD_DWORDX2 : SMRD_DWORDX2 <0x00000001, "S_LOAD_DWORDX2", []>;
Tom Stellard89093802013-02-07 19:39:40 +0000428defm S_LOAD_DWORDX4 : SMRD_Helper <0x00000002, "S_LOAD_DWORDX4", SReg_128>;
429defm S_LOAD_DWORDX8 : SMRD_Helper <0x00000003, "S_LOAD_DWORDX8", SReg_256>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000430//def S_LOAD_DWORDX16 : SMRD_DWORDX16 <0x00000004, "S_LOAD_DWORDX16", []>;
431//def S_BUFFER_LOAD_DWORD : SMRD_ <0x00000008, "S_BUFFER_LOAD_DWORD", []>;
432//def S_BUFFER_LOAD_DWORDX2 : SMRD_DWORDX2 <0x00000009, "S_BUFFER_LOAD_DWORDX2", []>;
433//def S_BUFFER_LOAD_DWORDX4 : SMRD_DWORDX4 <0x0000000a, "S_BUFFER_LOAD_DWORDX4", []>;
434//def S_BUFFER_LOAD_DWORDX8 : SMRD_DWORDX8 <0x0000000b, "S_BUFFER_LOAD_DWORDX8", []>;
435//def S_BUFFER_LOAD_DWORDX16 : SMRD_DWORDX16 <0x0000000c, "S_BUFFER_LOAD_DWORDX16", []>;
436
Tom Stellard89093802013-02-07 19:39:40 +0000437} // mayLoad = 1
438
Tom Stellard75aadc22012-12-11 21:25:42 +0000439//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
440//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
441//def IMAGE_LOAD : MIMG_NoPattern_ <"IMAGE_LOAD", 0x00000000>;
442//def IMAGE_LOAD_MIP : MIMG_NoPattern_ <"IMAGE_LOAD_MIP", 0x00000001>;
443//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
444//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
445//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
446//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
447//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
448//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
449//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
450//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
451//def IMAGE_GET_RESINFO : MIMG_NoPattern_ <"IMAGE_GET_RESINFO", 0x0000000e>;
452//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
453//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
454//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
455//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
456//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
457//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
458//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
459//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
460//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
461//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
462//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
463//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
464//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
465//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
466//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
467//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
468//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
469def IMAGE_SAMPLE : MIMG_Load_Helper <0x00000020, "IMAGE_SAMPLE">;
470//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
471def IMAGE_SAMPLE_D : MIMG_Load_Helper <0x00000022, "IMAGE_SAMPLE_D">;
472//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
473def IMAGE_SAMPLE_L : MIMG_Load_Helper <0x00000024, "IMAGE_SAMPLE_L">;
474def IMAGE_SAMPLE_B : MIMG_Load_Helper <0x00000025, "IMAGE_SAMPLE_B">;
475//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
476//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard462516b2013-02-07 17:02:14 +0000477def IMAGE_SAMPLE_C : MIMG_Load_Helper <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000478//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
479//def IMAGE_SAMPLE_C_D : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D", 0x0000002a>;
480//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard462516b2013-02-07 17:02:14 +0000481def IMAGE_SAMPLE_C_L : MIMG_Load_Helper <0x0000002c, "IMAGE_SAMPLE_C_L">;
482def IMAGE_SAMPLE_C_B : MIMG_Load_Helper <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000483//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
484//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
485//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
486//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
487//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
488//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
489//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
490//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
491//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
492//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
493//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
494//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
495//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
496//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
497//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
498//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
499//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
500//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
501//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
502//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
503//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
504//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
505//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
506//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
507//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
508//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
509//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
510//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
511//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
512//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
513//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
514//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
515//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
516//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
517//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
518//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
519//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
520//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
521//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
522//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
523//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
524//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
525//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
526//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
527//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
528//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
529//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
530//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
531//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
532//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
533//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
534//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
535//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
536//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
537
538let neverHasSideEffects = 1 in {
539defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
540} // End neverHasSideEffects
541defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
542//defm V_CVT_I32_F64 : VOP1_32 <0x00000003, "V_CVT_I32_F64", []>;
543//defm V_CVT_F64_I32 : VOP1_64 <0x00000004, "V_CVT_F64_I32", []>;
544defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000545 [(set VReg_32:$dst, (sint_to_fp VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000546>;
547//defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32", []>;
548//defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32", []>;
549defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000550 [(set (i32 VReg_32:$dst), (fp_to_sint VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000551>;
552defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
553////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
554//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
555//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
556//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
557//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
558//defm V_CVT_F32_F64 : VOP1_32 <0x0000000f, "V_CVT_F32_F64", []>;
559//defm V_CVT_F64_F32 : VOP1_64 <0x00000010, "V_CVT_F64_F32", []>;
560//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
561//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
562//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
563//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
564//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
565//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
566defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000567 [(set VReg_32:$dst, (AMDGPUfract VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000568>;
569defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32", []>;
570defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32", []>;
571defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000572 [(set VReg_32:$dst, (frint VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000573>;
574defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000575 [(set VReg_32:$dst, (ffloor VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000576>;
577defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000578 [(set VReg_32:$dst, (fexp2 VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000579>;
580defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000581defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000582 [(set VReg_32:$dst, (flog2 VSrc_32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000583>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000584defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
585defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
586defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000587 [(set VReg_32:$dst, (fdiv FP_ONE, VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000588>;
589defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
590defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
591defm V_RSQ_LEGACY_F32 : VOP1_32 <
592 0x0000002d, "V_RSQ_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000593 [(set VReg_32:$dst, (int_AMDGPU_rsq VSrc_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000594>;
595defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
596defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64", []>;
597defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
598defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
599defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
600defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32", []>;
601defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64", []>;
602defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
603defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
604defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
605defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
606defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
607defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
608defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
609//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
610defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
611defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
612//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
613defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
614//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
615defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
616defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
617defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
618
619def V_INTERP_P1_F32 : VINTRP <
620 0x00000000,
621 (outs VReg_32:$dst),
622 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
623 "V_INTERP_P1_F32",
624 []> {
625 let DisableEncoding = "$m0";
626}
627
628def V_INTERP_P2_F32 : VINTRP <
629 0x00000001,
630 (outs VReg_32:$dst),
631 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
632 "V_INTERP_P2_F32",
633 []> {
634
635 let Constraints = "$src0 = $dst";
636 let DisableEncoding = "$src0,$m0";
637
638}
639
640def V_INTERP_MOV_F32 : VINTRP <
641 0x00000002,
642 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000643 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
644 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr",
Tom Stellard75aadc22012-12-11 21:25:42 +0000645 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000646 let DisableEncoding = "$m0";
647}
648
649//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
650
651let isTerminator = 1 in {
652
653def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
654 [(IL_retflag)]> {
655 let SIMM16 = 0;
656 let isBarrier = 1;
657 let hasCtrlDep = 1;
658}
659
660let isBranch = 1 in {
661def S_BRANCH : SOPP <
662 0x00000002, (ins brtarget:$target), "S_BRANCH",
Tom Stellardf8794352012-12-19 22:10:31 +0000663 [(br bb:$target)]> {
664 let isBarrier = 1;
665}
Tom Stellard75aadc22012-12-11 21:25:42 +0000666
667let DisableEncoding = "$scc" in {
668def S_CBRANCH_SCC0 : SOPP <
669 0x00000004, (ins brtarget:$target, SCCReg:$scc),
670 "S_CBRANCH_SCC0", []
671>;
672def S_CBRANCH_SCC1 : SOPP <
673 0x00000005, (ins brtarget:$target, SCCReg:$scc),
674 "S_CBRANCH_SCC1",
675 []
676>;
677} // End DisableEncoding = "$scc"
678
679def S_CBRANCH_VCCZ : SOPP <
680 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
681 "S_CBRANCH_VCCZ",
682 []
683>;
684def S_CBRANCH_VCCNZ : SOPP <
685 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
686 "S_CBRANCH_VCCNZ",
687 []
688>;
689
690let DisableEncoding = "$exec" in {
691def S_CBRANCH_EXECZ : SOPP <
692 0x00000008, (ins brtarget:$target, EXECReg:$exec),
693 "S_CBRANCH_EXECZ",
694 []
695>;
696def S_CBRANCH_EXECNZ : SOPP <
697 0x00000009, (ins brtarget:$target, EXECReg:$exec),
698 "S_CBRANCH_EXECNZ",
699 []
700>;
701} // End DisableEncoding = "$exec"
702
703
704} // End isBranch = 1
705} // End isTerminator = 1
706
707//def S_BARRIER : SOPP_ <0x0000000a, "S_BARRIER", []>;
708let hasSideEffects = 1 in {
709def S_WAITCNT : SOPP <0x0000000c, (ins i32imm:$simm16), "S_WAITCNT $simm16",
710 []
711>;
712} // End hasSideEffects
713//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
714//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
715//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
716//def S_SENDMSG : SOPP_ <0x00000010, "S_SENDMSG", []>;
717//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
718//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
719//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
720//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
721//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
722//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
723
724def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigb9e281a2013-02-16 11:28:13 +0000725 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc), "V_CNDMASK_B32_e32",
Tom Stellard75aadc22012-12-11 21:25:42 +0000726 []
727>{
728 let DisableEncoding = "$vcc";
729}
730
731def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Koniga8811792013-02-16 11:28:30 +0000732 (ins VReg_32:$src0, VReg_32:$src1, SReg_64:$src2, InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
Tom Stellard75aadc22012-12-11 21:25:42 +0000733 "V_CNDMASK_B32_e64",
Christian Koniga8811792013-02-16 11:28:30 +0000734 [(set (i32 VReg_32:$dst), (select (i1 SReg_64:$src2), VReg_32:$src1, VReg_32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000735>;
736
737//f32 pattern for V_CNDMASK_B32_e64
738def : Pat <
Christian Koniga8811792013-02-16 11:28:30 +0000739 (f32 (select (i1 SReg_64:$src2), VReg_32:$src1, VReg_32:$src0)),
740 (V_CNDMASK_B32_e64 VReg_32:$src0, VReg_32:$src1, SReg_64:$src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000741>;
742
743defm V_READLANE_B32 : VOP2_32 <0x00000001, "V_READLANE_B32", []>;
744defm V_WRITELANE_B32 : VOP2_32 <0x00000002, "V_WRITELANE_B32", []>;
745
746defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32", []>;
747def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000748 (f32 (fadd VSrc_32:$src0, VReg_32:$src1)),
749 (V_ADD_F32_e32 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000750>;
751
752defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32", []>;
753def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000754 (f32 (fsub VSrc_32:$src0, VReg_32:$src1)),
755 (V_SUB_F32_e32 VSrc_32:$src0, VReg_32:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000756>;
757defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", []>;
758defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
759defm V_MUL_LEGACY_F32 : VOP2_32 <
760 0x00000007, "V_MUL_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000761 [(set VReg_32:$dst, (int_AMDGPU_mul VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000762>;
763
764defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000765 [(set VReg_32:$dst, (fmul VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000766>;
767//defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24", []>;
768//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
769//defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24", []>;
770//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
771defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000772 [(set VReg_32:$dst, (AMDGPUfmin VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000773>;
774
775defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000776 [(set VReg_32:$dst, (AMDGPUfmax VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000777>;
778defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
779defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
780defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", []>;
781defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", []>;
782defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", []>;
783defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", []>;
784defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", []>;
785defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", []>;
786defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", []>;
787defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", []>;
788defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", []>;
789defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", []>;
790defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000791 [(set VReg_32:$dst, (and VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000792>;
793defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000794 [(set VReg_32:$dst, (or VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000795>;
796defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000797 [(set VReg_32:$dst, (xor VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000798>;
799defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
800defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
801defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
802defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
803//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
804//defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
805//defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
806let Defs = [VCC] in { // Carry-out goes to VCC
807defm V_ADD_I32 : VOP2_32 <0x00000025, "V_ADD_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000808 [(set VReg_32:$dst, (add (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000809>;
810defm V_SUB_I32 : VOP2_32 <0x00000026, "V_SUB_I32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000811 [(set VReg_32:$dst, (sub (i32 VSrc_32:$src0), (i32 VReg_32:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000812>;
813} // End Defs = [VCC]
814defm V_SUBREV_I32 : VOP2_32 <0x00000027, "V_SUBREV_I32", []>;
815defm V_ADDC_U32 : VOP2_32 <0x00000028, "V_ADDC_U32", []>;
816defm V_SUBB_U32 : VOP2_32 <0x00000029, "V_SUBB_U32", []>;
817defm V_SUBBREV_U32 : VOP2_32 <0x0000002a, "V_SUBBREV_U32", []>;
818defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
819////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
820////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
821////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
822defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Christian Konigb9e281a2013-02-16 11:28:13 +0000823 [(set VReg_32:$dst, (int_SI_packf16 VSrc_32:$src0, VReg_32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000824>;
825////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
826////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
827def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
828def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
829def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
830def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
831def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
832def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
833def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
834def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
835def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
836def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
837def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
838def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
839////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
840////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
841////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
842////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
843//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
844
845let neverHasSideEffects = 1 in {
846
847def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
848def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
849//def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24", []>;
850//def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24", []>;
851
852} // End neverHasSideEffects
853def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
854def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
855def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
856def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
857def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
858def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
859def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
860def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32", []>;
861def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64", []>;
862//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
863def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
864def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
865def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
866////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
867////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
868////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
869////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
870////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
871////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
872////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
873////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
874////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
875//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
876//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
877//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
878def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
879////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
880def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
881def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
882def V_LSHL_B64 : VOP3_64 <0x00000161, "V_LSHL_B64", []>;
883def V_LSHR_B64 : VOP3_64 <0x00000162, "V_LSHR_B64", []>;
884def V_ASHR_I64 : VOP3_64 <0x00000163, "V_ASHR_I64", []>;
885def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
886def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
887def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
888def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
889def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
890def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
891def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
892def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Tom Stellardecacb802013-02-07 19:39:42 +0000893def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +0000894 (mul VSrc_32:$src0, VReg_32:$src1),
895 (V_MUL_LO_I32 VSrc_32:$src0, VReg_32:$src1, (IMPLICIT_DEF), 0, 0, 0, 0)
Tom Stellardecacb802013-02-07 19:39:42 +0000896>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000897def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
898def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
899def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
900def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
901def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
902//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
903//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
904//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
905def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
906def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
907def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
908def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", []>;
909def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", []>;
910def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", []>;
911def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", []>;
912def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
913def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
914def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
915def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
916
917def S_CSELECT_B32 : SOP2 <
918 0x0000000a, (outs SReg_32:$dst),
919 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
920 [(set (i32 SReg_32:$dst), (select SCCReg:$scc, SReg_32:$src0, SReg_32:$src1))]
921>;
922
923def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
924
925// f32 pattern for S_CSELECT_B32
926def : Pat <
927 (f32 (select SCCReg:$scc, SReg_32:$src0, SReg_32:$src1)),
928 (S_CSELECT_B32 SReg_32:$src0, SReg_32:$src1, SCCReg:$scc)
929>;
930
931def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
932
933def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Christian Koniga8811792013-02-16 11:28:30 +0000934 [(set SReg_64:$dst, (i64 (and SSrc_64:$src0, SSrc_64:$src1)))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000935>;
Christian Koniga8811792013-02-16 11:28:30 +0000936
937def : Pat <
938 (i1 (and SSrc_64:$src0, SSrc_64:$src1)),
939 (S_AND_B64 SSrc_64:$src0, SSrc_64:$src1)
Tom Stellard75aadc22012-12-11 21:25:42 +0000940>;
Christian Koniga8811792013-02-16 11:28:30 +0000941
Tom Stellard75aadc22012-12-11 21:25:42 +0000942def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
943def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
944def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
945def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", []>;
Tom Stellard5a687942012-12-17 15:14:56 +0000946def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
947def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
948def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
949def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000950def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
951def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
952def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
953def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
954def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
955def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
956def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", []>;
957def S_LSHL_B64 : SOP2_64 <0x0000001f, "S_LSHL_B64", []>;
958def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", []>;
959def S_LSHR_B64 : SOP2_64 <0x00000021, "S_LSHR_B64", []>;
960def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", []>;
961def S_ASHR_I64 : SOP2_64 <0x00000023, "S_ASHR_I64", []>;
962def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
963def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
964def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
965def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
966def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
967def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
968def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
969//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
970def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
971
Tom Stellard75aadc22012-12-11 21:25:42 +0000972let isCodeGenOnly = 1, isPseudo = 1 in {
973
974def SET_M0 : InstSI <
975 (outs SReg_32:$dst),
976 (ins i32imm:$src0),
977 "SET_M0",
978 [(set SReg_32:$dst, (int_SI_set_M0 imm:$src0))]
979>;
980
981def LOAD_CONST : AMDGPUShaderInst <
982 (outs GPRF32:$dst),
983 (ins i32imm:$src),
984 "LOAD_CONST $dst, $src",
985 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
986>;
987
988let usesCustomInserter = 1 in {
989
990def SI_V_CNDLT : InstSI <
991 (outs VReg_32:$dst),
992 (ins VReg_32:$src0, VReg_32:$src1, VReg_32:$src2),
993 "SI_V_CNDLT $dst, $src0, $src1, $src2",
994 [(set VReg_32:$dst, (int_AMDGPU_cndlt VReg_32:$src0, VReg_32:$src1, VReg_32:$src2))]
995>;
996
997def SI_INTERP : InstSI <
998 (outs VReg_32:$dst),
999 (ins VReg_32:$i, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, SReg_32:$params),
1000 "SI_INTERP $dst, $i, $j, $attr_chan, $attr, $params",
1001 []
1002>;
1003
Tom Stellard75aadc22012-12-11 21:25:42 +00001004def SI_WQM : InstSI <
1005 (outs),
1006 (ins),
1007 "SI_WQM",
1008 [(int_SI_wqm)]
1009>;
1010
1011} // end usesCustomInserter
1012
Tom Stellardf8794352012-12-19 22:10:31 +00001013// SI Psuedo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001014// and should be lowered to ISA instructions prior to codegen.
1015
Tom Stellardf8794352012-12-19 22:10:31 +00001016let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1017 Uses = [EXEC], Defs = [EXEC] in {
1018
1019let isBranch = 1, isTerminator = 1 in {
1020
1021def SI_IF : InstSI <
1022 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001023 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellardf8794352012-12-19 22:10:31 +00001024 "SI_IF",
Christian Koniga8811792013-02-16 11:28:30 +00001025 [(set SReg_64:$dst, (int_SI_if SReg_64:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001026>;
1027
Tom Stellardf8794352012-12-19 22:10:31 +00001028def SI_ELSE : InstSI <
1029 (outs SReg_64:$dst),
1030 (ins SReg_64:$src, brtarget:$target),
1031 "SI_ELSE",
1032 [(set SReg_64:$dst, (int_SI_else SReg_64:$src, bb:$target))]> {
1033
1034 let Constraints = "$src = $dst";
1035}
1036
1037def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001038 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001039 (ins SReg_64:$saved, brtarget:$target),
1040 "SI_LOOP",
1041 [(int_SI_loop SReg_64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001042>;
Tom Stellardf8794352012-12-19 22:10:31 +00001043
1044} // end isBranch = 1, isTerminator = 1
1045
1046def SI_BREAK : InstSI <
1047 (outs SReg_64:$dst),
1048 (ins SReg_64:$src),
1049 "SI_ELSE",
1050 [(set SReg_64:$dst, (int_SI_break SReg_64:$src))]
1051>;
1052
1053def SI_IF_BREAK : InstSI <
1054 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001055 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellardf8794352012-12-19 22:10:31 +00001056 "SI_IF_BREAK",
Christian Koniga8811792013-02-16 11:28:30 +00001057 [(set SReg_64:$dst, (int_SI_if_break SReg_64:$vcc, SReg_64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001058>;
1059
1060def SI_ELSE_BREAK : InstSI <
1061 (outs SReg_64:$dst),
1062 (ins SReg_64:$src0, SReg_64:$src1),
1063 "SI_ELSE_BREAK",
1064 [(set SReg_64:$dst, (int_SI_else_break SReg_64:$src0, SReg_64:$src1))]
1065>;
1066
1067def SI_END_CF : InstSI <
1068 (outs),
1069 (ins SReg_64:$saved),
1070 "SI_END_CF",
1071 [(int_SI_end_cf SReg_64:$saved)]
1072>;
1073
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001074def SI_KILL : InstSI <
1075 (outs),
1076 (ins VReg_32:$src),
1077 "SI_KIL $src",
1078 [(int_AMDGPU_kill VReg_32:$src)]
1079>;
1080
Tom Stellardf8794352012-12-19 22:10:31 +00001081} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1082 // Uses = [EXEC], Defs = [EXEC]
1083
Tom Stellard75aadc22012-12-11 21:25:42 +00001084} // end IsCodeGenOnly, isPseudo
1085
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001086def : Pat <
1087 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001088 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001089>;
1090
Tom Stellard75aadc22012-12-11 21:25:42 +00001091/* int_SI_vs_load_input */
1092def : Pat<
1093 (int_SI_vs_load_input SReg_128:$tlst, IMM12bit:$attr_offset,
1094 VReg_32:$buf_idx_vgpr),
1095 (BUFFER_LOAD_FORMAT_XYZW imm:$attr_offset, 0, 1, 0, 0, 0,
1096 VReg_32:$buf_idx_vgpr, SReg_128:$tlst,
Christian Konigc756cb992013-02-16 11:28:22 +00001097 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001098>;
1099
1100/* int_SI_export */
1101def : Pat <
1102 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
1103 VReg_32:$src0,VReg_32:$src1, VReg_32:$src2, VReg_32:$src3),
1104 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
1105 VReg_32:$src0, VReg_32:$src1, VReg_32:$src2, VReg_32:$src3)
1106>;
1107
Tom Stellardae6c06e2013-02-07 17:02:13 +00001108
1109/* int_SI_sample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001110def : Pat <
Tom Stellardae6c06e2013-02-07 17:02:13 +00001111 (int_SI_sample imm:$writemask, (v1i32 VReg_32:$addr),
1112 SReg_256:$rsrc, SReg_128:$sampler, imm),
1113 (IMAGE_SAMPLE imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1114 (i32 (COPY_TO_REGCLASS VReg_32:$addr, VReg_32)),
Tom Stellard75aadc22012-12-11 21:25:42 +00001115 SReg_256:$rsrc, SReg_128:$sampler)
1116>;
1117
Tom Stellardae6c06e2013-02-07 17:02:13 +00001118class SamplePattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1119 ValueType addr_type> : Pat <
1120 (name imm:$writemask, (addr_type addr_class:$addr),
1121 SReg_256:$rsrc, SReg_128:$sampler, imm),
1122 (opcode imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1123 (EXTRACT_SUBREG addr_class:$addr, sub0),
1124 SReg_256:$rsrc, SReg_128:$sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001125>;
1126
Tom Stellardae6c06e2013-02-07 17:02:13 +00001127class SampleRectPattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1128 ValueType addr_type> : Pat <
1129 (name imm:$writemask, (addr_type addr_class:$addr),
1130 SReg_256:$rsrc, SReg_128:$sampler, TEX_RECT),
1131 (opcode imm:$writemask, 1, 0, 0, 0, 0, 0, 0,
1132 (EXTRACT_SUBREG addr_class:$addr, sub0),
1133 SReg_256:$rsrc, SReg_128:$sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001134>;
1135
Tom Stellard462516b2013-02-07 17:02:14 +00001136class SampleArrayPattern<Intrinsic name, MIMG opcode, RegisterClass addr_class,
1137 ValueType addr_type> : Pat <
1138 (name imm:$writemask, (addr_type addr_class:$addr),
1139 SReg_256:$rsrc, SReg_128:$sampler, TEX_ARRAY),
1140 (opcode imm:$writemask, 0, 0, 1, 0, 0, 0, 0,
1141 (EXTRACT_SUBREG addr_class:$addr, sub0),
1142 SReg_256:$rsrc, SReg_128:$sampler)
1143>;
1144
1145class SampleShadowPattern<Intrinsic name, MIMG opcode,
1146 RegisterClass addr_class, ValueType addr_type> : Pat <
1147 (name imm:$writemask, (addr_type addr_class:$addr),
1148 SReg_256:$rsrc, SReg_128:$sampler, TEX_SHADOW),
1149 (opcode imm:$writemask, 0, 0, 0, 0, 0, 0, 0,
1150 (EXTRACT_SUBREG addr_class:$addr, sub0),
1151 SReg_256:$rsrc, SReg_128:$sampler)
1152>;
1153
1154class SampleShadowArrayPattern<Intrinsic name, MIMG opcode,
1155 RegisterClass addr_class, ValueType addr_type> : Pat <
1156 (name imm:$writemask, (addr_type addr_class:$addr),
1157 SReg_256:$rsrc, SReg_128:$sampler, TEX_SHADOW_ARRAY),
1158 (opcode imm:$writemask, 0, 0, 1, 0, 0, 0, 0,
1159 (EXTRACT_SUBREG addr_class:$addr, sub0),
1160 SReg_256:$rsrc, SReg_128:$sampler)
1161>;
1162
Tom Stellardae6c06e2013-02-07 17:02:13 +00001163/* int_SI_sample* for texture lookups consuming more address parameters */
1164multiclass SamplePatterns<RegisterClass addr_class, ValueType addr_type> {
1165 def : SamplePattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
1166 def : SampleRectPattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001167 def : SampleArrayPattern <int_SI_sample, IMAGE_SAMPLE, addr_class, addr_type>;
1168 def : SampleShadowPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_class, addr_type>;
1169 def : SampleShadowArrayPattern <int_SI_sample, IMAGE_SAMPLE_C, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001170
1171 def : SamplePattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001172 def : SampleArrayPattern <int_SI_samplel, IMAGE_SAMPLE_L, addr_class, addr_type>;
1173 def : SampleShadowPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_class, addr_type>;
1174 def : SampleShadowArrayPattern <int_SI_samplel, IMAGE_SAMPLE_C_L, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001175
1176 def : SamplePattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_class, addr_type>;
Tom Stellard462516b2013-02-07 17:02:14 +00001177 def : SampleArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_B, addr_class, addr_type>;
1178 def : SampleShadowPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_class, addr_type>;
1179 def : SampleShadowArrayPattern <int_SI_sampleb, IMAGE_SAMPLE_C_B, addr_class, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001180}
1181
1182defm : SamplePatterns<VReg_64, v2i32>;
1183defm : SamplePatterns<VReg_128, v4i32>;
1184defm : SamplePatterns<VReg_256, v8i32>;
1185defm : SamplePatterns<VReg_512, v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001186
1187def CLAMP_SI : CLAMP<VReg_32>;
1188def FABS_SI : FABS<VReg_32>;
1189def FNEG_SI : FNEG<VReg_32>;
1190
Tom Stellard9355b222013-02-07 14:02:37 +00001191def : Extract_Element <f32, v4f32, VReg_128, 0, sub0>;
1192def : Extract_Element <f32, v4f32, VReg_128, 1, sub1>;
1193def : Extract_Element <f32, v4f32, VReg_128, 2, sub2>;
1194def : Extract_Element <f32, v4f32, VReg_128, 3, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001195
Tom Stellard9355b222013-02-07 14:02:37 +00001196def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 4, sub0>;
1197def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 5, sub1>;
1198def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 6, sub2>;
1199def : Insert_Element <f32, v4f32, VReg_32, VReg_128, 7, sub3>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001200
Tom Stellard538ceeb2013-02-07 17:02:09 +00001201def : Vector1_Build <v1i32, VReg_32, i32, VReg_32>;
1202def : Vector2_Build <v2i32, VReg_64, i32, VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001203def : Vector_Build <v4f32, VReg_128, f32, VReg_32>;
Tom Stellard538ceeb2013-02-07 17:02:09 +00001204def : Vector_Build <v4i32, VReg_128, i32, VReg_32>;
1205def : Vector8_Build <v8i32, VReg_256, i32, VReg_32>;
1206def : Vector16_Build <v16i32, VReg_512, i32, VReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001207
1208def : BitConvert <i32, f32, SReg_32>;
1209def : BitConvert <i32, f32, VReg_32>;
1210
1211def : BitConvert <f32, i32, SReg_32>;
1212def : BitConvert <f32, i32, VReg_32>;
1213
Christian Konigc756cb992013-02-16 11:28:22 +00001214/********** ================== **********/
1215/********** Immediate Patterns **********/
1216/********** ================== **********/
1217
1218def : Pat <
Christian Koniga8811792013-02-16 11:28:30 +00001219 (i1 imm:$imm),
1220 (S_MOV_B64 imm:$imm)
1221>;
1222
1223def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001224 (i32 imm:$imm),
1225 (V_MOV_B32_e32 imm:$imm)
1226>;
1227
1228def : Pat <
1229 (f32 fpimm:$imm),
1230 (V_MOV_B32_e32 fpimm:$imm)
1231>;
1232
1233def : Pat <
1234 (i32 imm:$imm),
1235 (S_MOV_B32 imm:$imm)
1236>;
1237
1238def : Pat <
1239 (f32 fpimm:$imm),
1240 (S_MOV_B32 fpimm:$imm)
1241>;
1242
Christian Konigb559b072013-02-16 11:28:36 +00001243def : Pat <
1244 (i64 InlineImm<i64>:$imm),
1245 (S_MOV_B64 InlineImm<i64>:$imm)
1246>;
1247
Christian Konigc756cb992013-02-16 11:28:22 +00001248// i64 immediates aren't supported in hardware, split it into two 32bit values
1249def : Pat <
1250 (i64 imm:$imm),
1251 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1252 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1253 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1254>;
1255
Tom Stellard75aadc22012-12-11 21:25:42 +00001256/********** ===================== **********/
1257/********** Interpolation Paterns **********/
1258/********** ===================== **********/
1259
1260def : Pat <
Michel Danzere9bb18b2013-02-14 19:03:25 +00001261 (int_SI_fs_interp_constant imm:$attr_chan, imm:$attr, SReg_32:$params),
Michel Danzer7f02a8c2013-02-21 08:57:10 +00001262 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr,
1263 (S_MOV_B32 SReg_32:$params))
Michel Danzere9bb18b2013-02-14 19:03:25 +00001264>;
1265
1266def : Pat <
Tom Stellard75aadc22012-12-11 21:25:42 +00001267 (int_SI_fs_interp_linear_center imm:$attr_chan, imm:$attr, SReg_32:$params),
1268 (SI_INTERP (f32 LINEAR_CENTER_I), (f32 LINEAR_CENTER_J), imm:$attr_chan,
1269 imm:$attr, SReg_32:$params)
1270>;
1271
1272def : Pat <
1273 (int_SI_fs_interp_linear_centroid imm:$attr_chan, imm:$attr, SReg_32:$params),
1274 (SI_INTERP (f32 LINEAR_CENTROID_I), (f32 LINEAR_CENTROID_J), imm:$attr_chan,
1275 imm:$attr, SReg_32:$params)
1276>;
1277
1278def : Pat <
1279 (int_SI_fs_interp_persp_center imm:$attr_chan, imm:$attr, SReg_32:$params),
1280 (SI_INTERP (f32 PERSP_CENTER_I), (f32 PERSP_CENTER_J), imm:$attr_chan,
1281 imm:$attr, SReg_32:$params)
1282>;
1283
1284def : Pat <
1285 (int_SI_fs_interp_persp_centroid imm:$attr_chan, imm:$attr, SReg_32:$params),
1286 (SI_INTERP (f32 PERSP_CENTROID_I), (f32 PERSP_CENTROID_J), imm:$attr_chan,
1287 imm:$attr, SReg_32:$params)
1288>;
1289
1290def : Pat <
1291 (int_SI_fs_read_face),
1292 (f32 FRONT_FACE)
1293>;
1294
1295def : Pat <
1296 (int_SI_fs_read_pos 0),
1297 (f32 POS_X_FLOAT)
1298>;
1299
1300def : Pat <
1301 (int_SI_fs_read_pos 1),
1302 (f32 POS_Y_FLOAT)
1303>;
1304
1305def : Pat <
1306 (int_SI_fs_read_pos 2),
1307 (f32 POS_Z_FLOAT)
1308>;
1309
1310def : Pat <
1311 (int_SI_fs_read_pos 3),
1312 (f32 POS_W_FLOAT)
1313>;
1314
1315/********** ================== **********/
1316/********** Intrinsic Patterns **********/
1317/********** ================== **********/
1318
1319/* llvm.AMDGPU.pow */
1320/* XXX: We are using IEEE MUL, not the 0 * anything = 0 MUL, is this correct? */
1321def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_F32_e32, VReg_32>;
1322
1323def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001324 (int_AMDGPU_div VSrc_32:$src0, VSrc_32:$src1),
1325 (V_MUL_LEGACY_F32_e32 VSrc_32:$src0, (V_RCP_LEGACY_F32_e32 VSrc_32:$src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001326>;
1327
1328def : Pat<
Christian Konigb9e281a2013-02-16 11:28:13 +00001329 (fdiv VSrc_32:$src0, VSrc_32:$src1),
1330 (V_MUL_F32_e32 VSrc_32:$src0, (V_RCP_F32_e32 VSrc_32:$src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001331>;
1332
1333def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001334 (fcos VSrc_32:$src0),
Christian Konigc756cb992013-02-16 11:28:22 +00001335 (V_COS_F32_e32 (V_MUL_F32_e32 VSrc_32:$src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001336>;
1337
1338def : Pat <
Christian Konigb9e281a2013-02-16 11:28:13 +00001339 (fsin VSrc_32:$src0),
Christian Konigc756cb992013-02-16 11:28:22 +00001340 (V_SIN_F32_e32 (V_MUL_F32_e32 VSrc_32:$src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001341>;
1342
1343def : Pat <
Tom Stellard75aadc22012-12-11 21:25:42 +00001344 (int_AMDGPU_cube VReg_128:$src),
1345 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard9355b222013-02-07 14:02:37 +00001346 (V_CUBETC_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1347 (EXTRACT_SUBREG VReg_128:$src, sub1),
1348 (EXTRACT_SUBREG VReg_128:$src, sub2),
1349 0, 0, 0, 0), sub0),
1350 (V_CUBESC_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1351 (EXTRACT_SUBREG VReg_128:$src, sub1),
1352 (EXTRACT_SUBREG VReg_128:$src, sub2),
1353 0, 0, 0, 0), sub1),
1354 (V_CUBEMA_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1355 (EXTRACT_SUBREG VReg_128:$src, sub1),
1356 (EXTRACT_SUBREG VReg_128:$src, sub2),
1357 0, 0, 0, 0), sub2),
1358 (V_CUBEID_F32 (EXTRACT_SUBREG VReg_128:$src, sub0),
1359 (EXTRACT_SUBREG VReg_128:$src, sub1),
1360 (EXTRACT_SUBREG VReg_128:$src, sub2),
1361 0, 0, 0, 0), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001362>;
1363
1364/********** ================== **********/
1365/********** VOP3 Patterns **********/
1366/********** ================== **********/
1367
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001368def : Pat <(f32 (fadd (fmul VSrc_32:$src0, VReg_32:$src1), VReg_32:$src2)),
1369 (V_MAD_F32 VSrc_32:$src0, VReg_32:$src1, VReg_32:$src2,
Tom Stellard75aadc22012-12-11 21:25:42 +00001370 0, 0, 0, 0)>;
1371
Tom Stellard89093802013-02-07 19:39:40 +00001372/********** ================== **********/
1373/********** SMRD Patterns **********/
1374/********** ================== **********/
1375
1376multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1377 // 1. Offset as 8bit DWORD immediate
1378 def : Pat <
1379 (constant_load (SIadd64bit32bit SReg_64:$sbase, IMM8bitDWORD:$offset)),
1380 (vt (Instr_IMM SReg_64:$sbase, IMM8bitDWORD:$offset))
1381 >;
1382
1383 // 2. Offset loaded in an 32bit SGPR
1384 def : Pat <
1385 (constant_load (SIadd64bit32bit SReg_64:$sbase, imm:$offset)),
Christian Konigc756cb992013-02-16 11:28:22 +00001386 (vt (Instr_SGPR SReg_64:$sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001387 >;
1388
1389 // 3. No offset at all
1390 def : Pat <
1391 (constant_load SReg_64:$sbase),
1392 (vt (Instr_IMM SReg_64:$sbase, 0))
1393 >;
1394}
1395
1396defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1397defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1398defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1399defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1400
Tom Stellard75aadc22012-12-11 21:25:42 +00001401} // End isSI predicate