blob: 861aa83888d914cb022286b44d2998eef637274f [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellardf8794352012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellard75aadc22012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellardf8794352012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
54#include "SIMachineFunctionInfo.h"
Matt Arsenault3cb4dde2016-06-22 23:40:57 +000055#include "llvm/CodeGen/LivePhysRegs.h"
Matt Arsenault3f981402014-09-15 15:41:53 +000056#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000057#include "llvm/CodeGen/MachineFunction.h"
58#include "llvm/CodeGen/MachineFunctionPass.h"
59#include "llvm/CodeGen/MachineInstrBuilder.h"
60#include "llvm/CodeGen/MachineRegisterInfo.h"
Michel Danzer9e61c4b2014-02-27 01:47:09 +000061#include "llvm/IR/Constants.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000062
63using namespace llvm;
64
Matt Arsenault55d49cf2016-02-12 02:16:10 +000065#define DEBUG_TYPE "si-lower-control-flow"
66
Tom Stellard75aadc22012-12-11 21:25:42 +000067namespace {
68
Matt Arsenault55d49cf2016-02-12 02:16:10 +000069class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000070private:
Tom Stellarde7b907d2012-12-19 22:10:33 +000071 static const unsigned SkipThreshold = 12;
72
Tom Stellard1bd80722014-04-30 15:31:33 +000073 const SIRegisterInfo *TRI;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000074 const SIInstrInfo *TII;
Tom Stellard75aadc22012-12-11 21:25:42 +000075
Tom Stellardbe8ebee2013-01-18 21:15:50 +000076 bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To);
77
78 void Skip(MachineInstr &From, MachineOperand &To);
79 void SkipIfDead(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000080
Tom Stellardf8794352012-12-19 22:10:31 +000081 void If(MachineInstr &MI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000082 void Else(MachineInstr &MI, bool ExecModified);
Tom Stellardf8794352012-12-19 22:10:31 +000083 void Break(MachineInstr &MI);
84 void IfBreak(MachineInstr &MI);
85 void ElseBreak(MachineInstr &MI);
86 void Loop(MachineInstr &MI);
87 void EndCf(MachineInstr &MI);
Tom Stellard75aadc22012-12-11 21:25:42 +000088
Tom Stellardbe8ebee2013-01-18 21:15:50 +000089 void Kill(MachineInstr &MI);
Tom Stellarde7b907d2012-12-19 22:10:33 +000090 void Branch(MachineInstr &MI);
91
Matt Arsenault3cb4dde2016-06-22 23:40:57 +000092 void splitBlockLiveIns(const MachineBasicBlock &MBB,
93 const MachineInstr &MI,
94 MachineBasicBlock &LoopBB,
95 MachineBasicBlock &RemainderBB,
96 unsigned SaveReg,
Matt Arsenault21a46252016-06-27 19:57:44 +000097 const MachineOperand &IdxReg);
Matt Arsenault3cb4dde2016-06-22 23:40:57 +000098
Matt Arsenault9babdf42016-06-22 20:15:28 +000099 void emitLoadM0FromVGPRLoop(MachineBasicBlock &LoopBB, DebugLoc DL,
Matt Arsenault21a46252016-06-27 19:57:44 +0000100 MachineInstr *MovRel,
101 const MachineOperand &IdxReg,
102 int Offset);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000103
104 bool loadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset = 0);
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000105 std::pair<unsigned, int> computeIndirectRegAndOffset(unsigned VecReg,
106 int Offset) const;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000107 bool indirectSrc(MachineInstr &MI);
108 bool indirectDst(MachineInstr &MI);
Christian Konig2989ffc2013-03-18 11:34:16 +0000109
Tom Stellard75aadc22012-12-11 21:25:42 +0000110public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000111 static char ID;
112
113 SILowerControlFlow() :
Craig Topper062a2ba2014-04-25 05:30:21 +0000114 MachineFunctionPass(ID), TRI(nullptr), TII(nullptr) { }
Tom Stellard75aadc22012-12-11 21:25:42 +0000115
Craig Topper5656db42014-04-29 07:57:24 +0000116 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000117
Craig Topper5656db42014-04-29 07:57:24 +0000118 const char *getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000119 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000120 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000121};
122
123} // End anonymous namespace
124
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000125char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000126
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000127INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
128 "SI lower control flow", false, false)
129
130char &llvm::SILowerControlFlowPassID = SILowerControlFlow::ID;
131
132
133FunctionPass *llvm::createSILowerControlFlowPass() {
134 return new SILowerControlFlow();
Tom Stellard75aadc22012-12-11 21:25:42 +0000135}
136
Matt Arsenault701c21e2016-04-29 21:52:13 +0000137static bool opcodeEmitsNoInsts(unsigned Opc) {
138 switch (Opc) {
139 case TargetOpcode::IMPLICIT_DEF:
140 case TargetOpcode::KILL:
141 case TargetOpcode::BUNDLE:
142 case TargetOpcode::CFI_INSTRUCTION:
143 case TargetOpcode::EH_LABEL:
144 case TargetOpcode::GC_LABEL:
145 case TargetOpcode::DBG_VALUE:
146 return true;
147 default:
148 return false;
149 }
150}
151
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000152bool SILowerControlFlow::shouldSkip(MachineBasicBlock *From,
153 MachineBasicBlock *To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000154
Tom Stellarde7b907d2012-12-19 22:10:33 +0000155 unsigned NumInstr = 0;
Matt Arsenault701c21e2016-04-29 21:52:13 +0000156 MachineFunction *MF = From->getParent();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000157
Matt Arsenault701c21e2016-04-29 21:52:13 +0000158 for (MachineFunction::iterator MBBI(From), ToI(To), End = MF->end();
159 MBBI != End && MBBI != ToI; ++MBBI) {
Tom Stellard92339e82016-03-21 18:56:58 +0000160 MachineBasicBlock &MBB = *MBBI;
161
162 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Tom Stellarde7b907d2012-12-19 22:10:33 +0000163 NumInstr < SkipThreshold && I != E; ++I) {
Matt Arsenault701c21e2016-04-29 21:52:13 +0000164 if (opcodeEmitsNoInsts(I->getOpcode()))
165 continue;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000166
Matt Arsenault701c21e2016-04-29 21:52:13 +0000167 // When a uniform loop is inside non-uniform control flow, the branch
168 // leaving the loop might be an S_CBRANCH_VCCNZ, which is never taken
169 // when EXEC = 0. We should skip the loop lest it becomes infinite.
Matt Arsenault4318ea32016-05-19 18:20:25 +0000170 if (I->getOpcode() == AMDGPU::S_CBRANCH_VCCNZ ||
171 I->getOpcode() == AMDGPU::S_CBRANCH_VCCZ)
Matt Arsenault701c21e2016-04-29 21:52:13 +0000172 return true;
Nicolai Haehnleef160de2016-03-16 20:14:33 +0000173
Matt Arsenault701c21e2016-04-29 21:52:13 +0000174 if (++NumInstr >= SkipThreshold)
175 return true;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000176 }
177 }
178
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000179 return false;
180}
181
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000182void SILowerControlFlow::Skip(MachineInstr &From, MachineOperand &To) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000183
184 if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB()))
Tom Stellarde7b907d2012-12-19 22:10:33 +0000185 return;
186
187 DebugLoc DL = From.getDebugLoc();
188 BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000189 .addOperand(To);
Tom Stellarde7b907d2012-12-19 22:10:33 +0000190}
191
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000192void SILowerControlFlow::SkipIfDead(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000193
194 MachineBasicBlock &MBB = *MI.getParent();
195 DebugLoc DL = MI.getDebugLoc();
196
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000197 if (MBB.getParent()->getFunction()->getCallingConv() != CallingConv::AMDGPU_PS ||
Michel Danzer6f273c52014-02-27 01:47:02 +0000198 !shouldSkip(&MBB, &MBB.getParent()->back()))
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000199 return;
200
201 MachineBasicBlock::iterator Insert = &MI;
202 ++Insert;
203
204 // If the exec mask is non-zero, skip the next two instructions
205 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000206 .addImm(3);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000207
208 // Exec mask is zero: Export to NULL target...
209 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP))
210 .addImm(0)
211 .addImm(0x09) // V_008DFC_SQ_EXP_NULL
212 .addImm(0)
213 .addImm(1)
214 .addImm(1)
Christian Konigc756cb992013-02-16 11:28:22 +0000215 .addReg(AMDGPU::VGPR0)
216 .addReg(AMDGPU::VGPR0)
217 .addReg(AMDGPU::VGPR0)
218 .addReg(AMDGPU::VGPR0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000219
220 // ... and terminate wavefront
221 BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM));
222}
223
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000224void SILowerControlFlow::If(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000225 MachineBasicBlock &MBB = *MI.getParent();
226 DebugLoc DL = MI.getDebugLoc();
227 unsigned Reg = MI.getOperand(0).getReg();
228 unsigned Vcc = MI.getOperand(1).getReg();
229
230 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
231 .addReg(Vcc);
232
233 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
234 .addReg(AMDGPU::EXEC)
235 .addReg(Reg);
236
Tom Stellarde7b907d2012-12-19 22:10:33 +0000237 Skip(MI, MI.getOperand(2));
238
Matt Arsenault9babdf42016-06-22 20:15:28 +0000239 // Insert a pseudo terminator to help keep the verifier happy.
240 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::SI_MASK_BRANCH), Reg)
241 .addOperand(MI.getOperand(2));
242
Tom Stellardf8794352012-12-19 22:10:31 +0000243 MI.eraseFromParent();
244}
245
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000246void SILowerControlFlow::Else(MachineInstr &MI, bool ExecModified) {
Tom Stellardf8794352012-12-19 22:10:31 +0000247 MachineBasicBlock &MBB = *MI.getParent();
248 DebugLoc DL = MI.getDebugLoc();
249 unsigned Dst = MI.getOperand(0).getReg();
250 unsigned Src = MI.getOperand(1).getReg();
251
Christian Konig6a9d3902013-03-26 14:03:44 +0000252 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
253 TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
Tom Stellardf8794352012-12-19 22:10:31 +0000254 .addReg(Src); // Saved EXEC
255
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000256 if (ExecModified) {
257 // Adjust the saved exec to account for the modifications during the flow
258 // block that contains the ELSE. This can happen when WQM mode is switched
259 // off.
260 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64), Dst)
261 .addReg(AMDGPU::EXEC)
262 .addReg(Dst);
263 }
264
Tom Stellardf8794352012-12-19 22:10:31 +0000265 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
266 .addReg(AMDGPU::EXEC)
267 .addReg(Dst);
268
Tom Stellarde7b907d2012-12-19 22:10:33 +0000269 Skip(MI, MI.getOperand(2));
270
Matt Arsenault9babdf42016-06-22 20:15:28 +0000271 // Insert a pseudo terminator to help keep the verifier happy.
272 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::SI_MASK_BRANCH), Dst)
273 .addOperand(MI.getOperand(2));
274
Tom Stellardf8794352012-12-19 22:10:31 +0000275 MI.eraseFromParent();
276}
277
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000278void SILowerControlFlow::Break(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000279 MachineBasicBlock &MBB = *MI.getParent();
280 DebugLoc DL = MI.getDebugLoc();
281
282 unsigned Dst = MI.getOperand(0).getReg();
283 unsigned Src = MI.getOperand(1).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000284
Tom Stellardf8794352012-12-19 22:10:31 +0000285 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
286 .addReg(AMDGPU::EXEC)
287 .addReg(Src);
288
289 MI.eraseFromParent();
290}
291
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000292void SILowerControlFlow::IfBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000293 MachineBasicBlock &MBB = *MI.getParent();
294 DebugLoc DL = MI.getDebugLoc();
295
296 unsigned Dst = MI.getOperand(0).getReg();
297 unsigned Vcc = MI.getOperand(1).getReg();
298 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000299
Tom Stellardf8794352012-12-19 22:10:31 +0000300 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
301 .addReg(Vcc)
302 .addReg(Src);
303
304 MI.eraseFromParent();
305}
306
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000307void SILowerControlFlow::ElseBreak(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000308 MachineBasicBlock &MBB = *MI.getParent();
309 DebugLoc DL = MI.getDebugLoc();
310
311 unsigned Dst = MI.getOperand(0).getReg();
312 unsigned Saved = MI.getOperand(1).getReg();
313 unsigned Src = MI.getOperand(2).getReg();
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000314
Tom Stellardf8794352012-12-19 22:10:31 +0000315 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
316 .addReg(Saved)
317 .addReg(Src);
318
319 MI.eraseFromParent();
320}
321
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000322void SILowerControlFlow::Loop(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000323 MachineBasicBlock &MBB = *MI.getParent();
324 DebugLoc DL = MI.getDebugLoc();
325 unsigned Src = MI.getOperand(0).getReg();
326
327 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
328 .addReg(AMDGPU::EXEC)
329 .addReg(Src);
330
331 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
Matt Arsenault95f06062015-08-05 16:42:57 +0000332 .addOperand(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000333
334 MI.eraseFromParent();
335}
336
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000337void SILowerControlFlow::EndCf(MachineInstr &MI) {
Tom Stellardf8794352012-12-19 22:10:31 +0000338 MachineBasicBlock &MBB = *MI.getParent();
339 DebugLoc DL = MI.getDebugLoc();
340 unsigned Reg = MI.getOperand(0).getReg();
341
342 BuildMI(MBB, MBB.getFirstNonPHI(), DL,
343 TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
344 .addReg(AMDGPU::EXEC)
345 .addReg(Reg);
346
347 MI.eraseFromParent();
348}
349
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000350void SILowerControlFlow::Branch(MachineInstr &MI) {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000351 MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
352 if (MBB == MI.getParent()->getNextNode())
Matt Arsenault71b71d22014-02-11 21:12:38 +0000353 MI.eraseFromParent();
354
355 // If these aren't equal, this is probably an infinite loop.
Tom Stellarde7b907d2012-12-19 22:10:33 +0000356}
357
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000358void SILowerControlFlow::Kill(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000359 MachineBasicBlock &MBB = *MI.getParent();
360 DebugLoc DL = MI.getDebugLoc();
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000361 const MachineOperand &Op = MI.getOperand(0);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000362
Matt Arsenault762af962014-07-13 03:06:39 +0000363#ifndef NDEBUG
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000364 CallingConv::ID CallConv = MBB.getParent()->getFunction()->getCallingConv();
Matt Arsenault762af962014-07-13 03:06:39 +0000365 // Kill is only allowed in pixel / geometry shaders.
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000366 assert(CallConv == CallingConv::AMDGPU_PS ||
367 CallConv == CallingConv::AMDGPU_GS);
Matt Arsenault762af962014-07-13 03:06:39 +0000368#endif
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000369
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000370 // Clear this thread from the exec mask if the operand is negative
Tom Stellardfb77f002015-01-13 22:59:41 +0000371 if ((Op.isImm())) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000372 // Constant operand: Set exec mask to 0 or do nothing
Tom Stellardfb77f002015-01-13 22:59:41 +0000373 if (Op.getImm() & 0x80000000) {
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000374 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
375 .addImm(0);
376 }
377 } else {
Matt Arsenault46359152015-08-08 00:41:48 +0000378 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32))
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000379 .addImm(0)
380 .addOperand(Op);
381 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000382
383 MI.eraseFromParent();
384}
385
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000386// All currently live registers must remain so in the remainder block.
387void SILowerControlFlow::splitBlockLiveIns(const MachineBasicBlock &MBB,
388 const MachineInstr &MI,
389 MachineBasicBlock &LoopBB,
390 MachineBasicBlock &RemainderBB,
391 unsigned SaveReg,
Matt Arsenault21a46252016-06-27 19:57:44 +0000392 const MachineOperand &IdxReg) {
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000393 LivePhysRegs RemainderLiveRegs(TRI);
394
395 RemainderLiveRegs.addLiveOuts(MBB);
396 for (MachineBasicBlock::const_reverse_iterator I = MBB.rbegin(), E(&MI);
397 I != E; ++I) {
398 RemainderLiveRegs.stepBackward(*I);
399 }
400
401 // Add reg defined in loop body.
402 RemainderLiveRegs.addReg(SaveReg);
403
404 if (const MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val)) {
Matt Arsenault21a46252016-06-27 19:57:44 +0000405 if (!Val->isUndef()) {
406 RemainderLiveRegs.addReg(Val->getReg());
407 LoopBB.addLiveIn(Val->getReg());
408 }
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000409 }
410
Matt Arsenault21a46252016-06-27 19:57:44 +0000411 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
412 for (unsigned Reg : RemainderLiveRegs) {
413 if (MRI.isAllocatable(Reg))
414 RemainderBB.addLiveIn(Reg);
415 }
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000416
Matt Arsenault21a46252016-06-27 19:57:44 +0000417
418 const MachineOperand *Src = TII->getNamedOperand(MI, AMDGPU::OpName::src);
419 if (!Src->isUndef())
420 LoopBB.addLiveIn(Src->getReg());
421
422 if (!IdxReg.isUndef())
423 LoopBB.addLiveIn(IdxReg.getReg());
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000424 LoopBB.sortUniqueLiveIns();
425}
426
Matt Arsenault9babdf42016-06-22 20:15:28 +0000427void SILowerControlFlow::emitLoadM0FromVGPRLoop(MachineBasicBlock &LoopBB,
428 DebugLoc DL,
429 MachineInstr *MovRel,
Matt Arsenault21a46252016-06-27 19:57:44 +0000430 const MachineOperand &IdxReg,
Matt Arsenault9babdf42016-06-22 20:15:28 +0000431 int Offset) {
432 MachineBasicBlock::iterator I = LoopBB.begin();
Christian Konig2989ffc2013-03-18 11:34:16 +0000433
Matt Arsenault9babdf42016-06-22 20:15:28 +0000434 // Read the next variant into VCC (lower 32 bits) <- also loop target
435 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), AMDGPU::VCC_LO)
Matt Arsenault21a46252016-06-27 19:57:44 +0000436 .addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
Matt Arsenault9babdf42016-06-22 20:15:28 +0000437
438 // Move index from VCC into M0
439 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
440 .addReg(AMDGPU::VCC_LO);
441
442 // Compare the just read M0 value to all possible Idx values
443 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32))
444 .addReg(AMDGPU::M0)
Matt Arsenault21a46252016-06-27 19:57:44 +0000445 .addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
Matt Arsenault9babdf42016-06-22 20:15:28 +0000446
447 // Update EXEC, save the original EXEC value to VCC
448 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC)
449 .addReg(AMDGPU::VCC);
450
451 if (Offset) {
452 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
453 .addReg(AMDGPU::M0)
454 .addImm(Offset);
455 }
456
457 // Do the actual move
458 LoopBB.insert(I, MovRel);
459
460 // Update EXEC, switch all done bits to 0 and all todo bits to 1
461 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
462 .addReg(AMDGPU::EXEC)
463 .addReg(AMDGPU::VCC);
464
465 // Loop back to V_READFIRSTLANE_B32 if there are still variants to cover
466 BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
467 .addMBB(&LoopBB);
468}
469
470// Returns true if a new block was inserted.
471bool SILowerControlFlow::loadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000472 MachineBasicBlock &MBB = *MI.getParent();
473 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000474 MachineBasicBlock::iterator I(&MI);
Christian Konig2989ffc2013-03-18 11:34:16 +0000475
Matt Arsenault21a46252016-06-27 19:57:44 +0000476 const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
Christian Konig2989ffc2013-03-18 11:34:16 +0000477
Matt Arsenault21a46252016-06-27 19:57:44 +0000478 if (AMDGPU::SReg_32RegClass.contains(Idx->getReg())) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000479 if (Offset) {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000480 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
Matt Arsenault21a46252016-06-27 19:57:44 +0000481 .addReg(Idx->getReg(), getUndefRegState(Idx->isUndef()))
Matt Arsenault9babdf42016-06-22 20:15:28 +0000482 .addImm(Offset);
Tom Stellard8b0182a2015-04-23 20:32:01 +0000483 } else {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000484 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
Matt Arsenault21a46252016-06-27 19:57:44 +0000485 .addReg(Idx->getReg(), getUndefRegState(Idx->isUndef()));
Tom Stellard8b0182a2015-04-23 20:32:01 +0000486 }
Matt Arsenault9babdf42016-06-22 20:15:28 +0000487
Christian Konig2989ffc2013-03-18 11:34:16 +0000488 MBB.insert(I, MovRel);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000489 MI.eraseFromParent();
490 return false;
Christian Konig2989ffc2013-03-18 11:34:16 +0000491 }
Matt Arsenault9babdf42016-06-22 20:15:28 +0000492
493 MachineFunction &MF = *MBB.getParent();
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000494 MachineOperand *SaveOp = TII->getNamedOperand(MI, AMDGPU::OpName::sdst);
495 SaveOp->setIsDead(false);
496 unsigned Save = SaveOp->getReg();
Matt Arsenault9babdf42016-06-22 20:15:28 +0000497
498 // Reading from a VGPR requires looping over all workitems in the wavefront.
499 assert(AMDGPU::SReg_64RegClass.contains(Save) &&
Matt Arsenault21a46252016-06-27 19:57:44 +0000500 AMDGPU::VGPR_32RegClass.contains(Idx->getReg()));
Matt Arsenault9babdf42016-06-22 20:15:28 +0000501
502 // Save the EXEC mask
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000503 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64), Save)
Matt Arsenault9babdf42016-06-22 20:15:28 +0000504 .addReg(AMDGPU::EXEC);
505
506 // To insert the loop we need to split the block. Move everything after this
507 // point to a new block, and insert a new empty block between the two.
508 MachineBasicBlock *LoopBB = MF.CreateMachineBasicBlock();
509 MachineBasicBlock *RemainderBB = MF.CreateMachineBasicBlock();
510 MachineFunction::iterator MBBI(MBB);
511 ++MBBI;
512
513 MF.insert(MBBI, LoopBB);
514 MF.insert(MBBI, RemainderBB);
515
516 LoopBB->addSuccessor(LoopBB);
517 LoopBB->addSuccessor(RemainderBB);
518
Matt Arsenault21a46252016-06-27 19:57:44 +0000519 splitBlockLiveIns(MBB, MI, *LoopBB, *RemainderBB, Save, *Idx);
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000520
Matt Arsenault9babdf42016-06-22 20:15:28 +0000521 // Move the rest of the block into a new block.
522 RemainderBB->transferSuccessors(&MBB);
523 RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
524
Matt Arsenault21a46252016-06-27 19:57:44 +0000525 emitLoadM0FromVGPRLoop(*LoopBB, DL, MovRel, *Idx, Offset);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000526
527 MachineBasicBlock::iterator First = RemainderBB->begin();
528 BuildMI(*RemainderBB, First, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
529 .addReg(Save);
530
Christian Konig2989ffc2013-03-18 11:34:16 +0000531 MI.eraseFromParent();
Matt Arsenault9babdf42016-06-22 20:15:28 +0000532 return true;
Christian Konig2989ffc2013-03-18 11:34:16 +0000533}
534
Tom Stellard8b0182a2015-04-23 20:32:01 +0000535/// \param @VecReg The register which holds element zero of the vector
536/// being addressed into.
537/// \param[out] @Reg The base register to use in the indirect addressing instruction.
538/// \param[in,out] @Offset As an input, this is the constant offset part of the
539// indirect Index. e.g. v0 = v[VecReg + Offset]
540// As an output, this is a constant value that needs
541// to be added to the value stored in M0.
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000542std::pair<unsigned, int>
543SILowerControlFlow::computeIndirectRegAndOffset(unsigned VecReg,
544 int Offset) const {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000545 unsigned SubReg = TRI->getSubReg(VecReg, AMDGPU::sub0);
546 if (!SubReg)
547 SubReg = VecReg;
548
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000549 const TargetRegisterClass *SuperRC = TRI->getPhysRegClass(VecReg);
Tom Stellard8b0182a2015-04-23 20:32:01 +0000550 const TargetRegisterClass *RC = TRI->getPhysRegClass(SubReg);
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000551 int NumElts = SuperRC->getSize() / RC->getSize();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000552
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000553 int BaseRegIdx = TRI->getHWRegIndex(SubReg);
554
555 // Skip out of bounds offsets, or else we would end up using an undefined
556 // register.
557 if (Offset >= NumElts)
558 return std::make_pair(RC->getRegister(BaseRegIdx), Offset);
559
560 int RegIdx = BaseRegIdx + Offset;
Tom Stellard8b0182a2015-04-23 20:32:01 +0000561 if (RegIdx < 0) {
562 Offset = RegIdx;
563 RegIdx = 0;
564 } else {
565 Offset = 0;
566 }
567
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000568 unsigned Reg = RC->getRegister(RegIdx);
569 return std::make_pair(Reg, Offset);
Tom Stellard8b0182a2015-04-23 20:32:01 +0000570}
571
Matt Arsenault9babdf42016-06-22 20:15:28 +0000572// Return true if a new block was inserted.
573bool SILowerControlFlow::indirectSrc(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000574 MachineBasicBlock &MBB = *MI.getParent();
575 DebugLoc DL = MI.getDebugLoc();
576
577 unsigned Dst = MI.getOperand(0).getReg();
Matt Arsenault21a46252016-06-27 19:57:44 +0000578 const MachineOperand *SrcVec = TII->getNamedOperand(MI, AMDGPU::OpName::src);
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000579 int Off = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
Tom Stellard8b0182a2015-04-23 20:32:01 +0000580 unsigned Reg;
581
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000582 std::tie(Reg, Off) = computeIndirectRegAndOffset(SrcVec->getReg(), Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000583
Tom Stellard81d871d2013-11-13 23:36:50 +0000584 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000585 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
Matt Arsenault21a46252016-06-27 19:57:44 +0000586 .addReg(Reg, getUndefRegState(SrcVec->isUndef()))
587 .addReg(SrcVec->getReg(), RegState::Implicit);
Christian Konig2989ffc2013-03-18 11:34:16 +0000588
Matt Arsenault9babdf42016-06-22 20:15:28 +0000589 return loadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000590}
591
Matt Arsenault9babdf42016-06-22 20:15:28 +0000592// Return true if a new block was inserted.
593bool SILowerControlFlow::indirectDst(MachineInstr &MI) {
Christian Konig2989ffc2013-03-18 11:34:16 +0000594 MachineBasicBlock &MBB = *MI.getParent();
595 DebugLoc DL = MI.getDebugLoc();
596
597 unsigned Dst = MI.getOperand(0).getReg();
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000598 int Off = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
Matt Arsenault21a46252016-06-27 19:57:44 +0000599 MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val);
Tom Stellard8b0182a2015-04-23 20:32:01 +0000600 unsigned Reg;
601
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000602 std::tie(Reg, Off) = computeIndirectRegAndOffset(Dst, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000603
Matt Arsenault806dd0a2016-02-12 02:16:07 +0000604 MachineInstr *MovRel =
Christian Konig2989ffc2013-03-18 11:34:16 +0000605 BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32))
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000606 .addReg(Reg, RegState::Define)
Matt Arsenault21a46252016-06-27 19:57:44 +0000607 .addReg(Val->getReg(), getUndefRegState(Val->isUndef()))
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000608 .addReg(Dst, RegState::Implicit);
Christian Konig2989ffc2013-03-18 11:34:16 +0000609
Matt Arsenault9babdf42016-06-22 20:15:28 +0000610 return loadM0(MI, MovRel, Off);
Christian Konig2989ffc2013-03-18 11:34:16 +0000611}
612
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000613bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000614 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
615 TII = ST.getInstrInfo();
616 TRI = &TII->getRegisterInfo();
617
Tom Stellardd50bb3c2013-09-05 18:37:52 +0000618 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000619
620 bool HaveKill = false;
Matt Arsenault3f981402014-09-15 15:41:53 +0000621 bool NeedFlat = false;
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000622 unsigned Depth = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000623
Matt Arsenault9babdf42016-06-22 20:15:28 +0000624 MachineFunction::iterator NextBB;
Tom Stellardf8794352012-12-19 22:10:31 +0000625
Matt Arsenault9babdf42016-06-22 20:15:28 +0000626 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
627 BI != BE; BI = NextBB) {
628 NextBB = std::next(BI);
Tom Stellardf8794352012-12-19 22:10:31 +0000629 MachineBasicBlock &MBB = *BI;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000630
631 MachineBasicBlock *EmptyMBBAtEnd = nullptr;
Tim Northover24f46612014-03-28 13:52:56 +0000632 MachineBasicBlock::iterator I, Next;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000633 bool ExecModified = false;
634
Tim Northover24f46612014-03-28 13:52:56 +0000635 for (I = MBB.begin(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000636 Next = std::next(I);
Tim Northover24f46612014-03-28 13:52:56 +0000637
Tom Stellard75aadc22012-12-11 21:25:42 +0000638 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000639
Matt Arsenault3f981402014-09-15 15:41:53 +0000640 // Flat uses m0 in case it needs to access LDS.
Matt Arsenault3add6432015-10-20 04:35:43 +0000641 if (TII->isFLAT(MI))
Matt Arsenault3f981402014-09-15 15:41:53 +0000642 NeedFlat = true;
Matt Arsenault3f981402014-09-15 15:41:53 +0000643
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000644 for (const auto &Def : I->defs()) {
645 if (Def.isReg() && Def.isDef() && Def.getReg() == AMDGPU::EXEC) {
646 ExecModified = true;
647 break;
648 }
649 }
650
Tom Stellard75aadc22012-12-11 21:25:42 +0000651 switch (MI.getOpcode()) {
652 default: break;
Tom Stellardf8794352012-12-19 22:10:31 +0000653 case AMDGPU::SI_IF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000654 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000655 If(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000656 break;
657
Tom Stellardf8794352012-12-19 22:10:31 +0000658 case AMDGPU::SI_ELSE:
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000659 Else(MI, ExecModified);
Tom Stellard75aadc22012-12-11 21:25:42 +0000660 break;
661
Tom Stellardf8794352012-12-19 22:10:31 +0000662 case AMDGPU::SI_BREAK:
663 Break(MI);
664 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000665
Tom Stellardf8794352012-12-19 22:10:31 +0000666 case AMDGPU::SI_IF_BREAK:
667 IfBreak(MI);
668 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000669
Tom Stellardf8794352012-12-19 22:10:31 +0000670 case AMDGPU::SI_ELSE_BREAK:
671 ElseBreak(MI);
672 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Tom Stellardf8794352012-12-19 22:10:31 +0000674 case AMDGPU::SI_LOOP:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000675 ++Depth;
Tom Stellardf8794352012-12-19 22:10:31 +0000676 Loop(MI);
677 break;
678
679 case AMDGPU::SI_END_CF:
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000680 if (--Depth == 0 && HaveKill) {
681 SkipIfDead(MI);
682 HaveKill = false;
683 }
Tom Stellardf8794352012-12-19 22:10:31 +0000684 EndCf(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000685 break;
Tom Stellarde7b907d2012-12-19 22:10:33 +0000686
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000687 case AMDGPU::SI_KILL:
688 if (Depth == 0)
689 SkipIfDead(MI);
690 else
691 HaveKill = true;
692 Kill(MI);
693 break;
694
Tom Stellarde7b907d2012-12-19 22:10:33 +0000695 case AMDGPU::S_BRANCH:
696 Branch(MI);
697 break;
Christian Konig2989ffc2013-03-18 11:34:16 +0000698
Matt Arsenault28419272015-10-07 00:42:51 +0000699 case AMDGPU::SI_INDIRECT_SRC_V1:
700 case AMDGPU::SI_INDIRECT_SRC_V2:
701 case AMDGPU::SI_INDIRECT_SRC_V4:
702 case AMDGPU::SI_INDIRECT_SRC_V8:
703 case AMDGPU::SI_INDIRECT_SRC_V16:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000704 if (indirectSrc(MI)) {
705 // The block was split at this point. We can safely skip the middle
706 // inserted block to the following which contains the rest of this
707 // block's instructions.
708 NextBB = std::next(BI);
709 BE = MF.end();
710 Next = MBB.end();
711 }
712
Christian Konig2989ffc2013-03-18 11:34:16 +0000713 break;
714
Tom Stellard81d871d2013-11-13 23:36:50 +0000715 case AMDGPU::SI_INDIRECT_DST_V1:
Christian Konig2989ffc2013-03-18 11:34:16 +0000716 case AMDGPU::SI_INDIRECT_DST_V2:
717 case AMDGPU::SI_INDIRECT_DST_V4:
718 case AMDGPU::SI_INDIRECT_DST_V8:
719 case AMDGPU::SI_INDIRECT_DST_V16:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000720 if (indirectDst(MI)) {
721 // The block was split at this point. We can safely skip the middle
722 // inserted block to the following which contains the rest of this
723 // block's instructions.
724 NextBB = std::next(BI);
725 BE = MF.end();
726 Next = MBB.end();
727 }
728
Christian Konig2989ffc2013-03-18 11:34:16 +0000729 break;
Marek Olsaked2213e2016-03-14 15:57:14 +0000730
731 case AMDGPU::S_ENDPGM: {
732 if (MF.getInfo<SIMachineFunctionInfo>()->returnsVoid())
733 break;
734
735 // Graphics shaders returning non-void shouldn't contain S_ENDPGM,
736 // because external bytecode will be appended at the end.
737 if (BI != --MF.end() || I != MBB.getFirstTerminator()) {
738 // S_ENDPGM is not the last instruction. Add an empty block at
739 // the end and jump there.
740 if (!EmptyMBBAtEnd) {
741 EmptyMBBAtEnd = MF.CreateMachineBasicBlock();
742 MF.insert(MF.end(), EmptyMBBAtEnd);
743 }
744
745 MBB.addSuccessor(EmptyMBBAtEnd);
746 BuildMI(*BI, I, MI.getDebugLoc(), TII->get(AMDGPU::S_BRANCH))
747 .addMBB(EmptyMBBAtEnd);
748 }
749
750 I->eraseFromParent();
751 break;
752 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000753 }
754 }
755 }
Tom Stellardf8794352012-12-19 22:10:31 +0000756
Matt Arsenault3f981402014-09-15 15:41:53 +0000757 if (NeedFlat && MFI->IsKernel) {
Matt Arsenault3f981402014-09-15 15:41:53 +0000758 // TODO: What to use with function calls?
Matt Arsenault296b8492016-02-12 06:31:30 +0000759 // We will need to Initialize the flat scratch register pair.
760 if (NeedFlat)
761 MFI->setHasFlatInstructions(true);
Matt Arsenault3f981402014-09-15 15:41:53 +0000762 }
763
Tom Stellard75aadc22012-12-11 21:25:42 +0000764 return true;
765}