Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===// |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Bob Wilson | 359f8ba | 2010-09-08 23:39:54 +0000 | [diff] [blame] | 10 | // This file contains a pass that expands pseudo instructions into target |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 11 | // instructions to allow proper scheduling, if-conversion, and other late |
| 12 | // optimizations. This pass should be run after register allocation but before |
Bob Wilson | 359f8ba | 2010-09-08 23:39:54 +0000 | [diff] [blame] | 13 | // the post-regalloc scheduling pass. |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 17 | #include "ARM.h" |
| 18 | #include "ARMBaseInstrInfo.h" |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 19 | #include "ARMBaseRegisterInfo.h" |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 20 | #include "ARMConstantPoolValue.h" |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 21 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/ARMAddressingModes.h" |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 25 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chandler Carruth | d990388 | 2015-01-14 11:23:27 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBundle.h" |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 27 | #include "llvm/IR/GlobalValue.h" |
Jakob Stoklund Olesen | 9c3badc | 2011-07-29 00:27:32 +0000 | [diff] [blame] | 28 | #include "llvm/Support/CommandLine.h" |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 29 | #include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove! |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetFrameLowering.h" |
| 31 | #include "llvm/Target/TargetRegisterInfo.h" |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 32 | using namespace llvm; |
| 33 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 34 | #define DEBUG_TYPE "arm-pseudo" |
| 35 | |
Benjamin Kramer | 4938edb | 2011-08-19 01:42:18 +0000 | [diff] [blame] | 36 | static cl::opt<bool> |
Jakob Stoklund Olesen | 9c3badc | 2011-07-29 00:27:32 +0000 | [diff] [blame] | 37 | VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden, |
| 38 | cl::desc("Verify machine code after expanding ARM pseudos")); |
| 39 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 40 | namespace { |
| 41 | class ARMExpandPseudo : public MachineFunctionPass { |
| 42 | public: |
| 43 | static char ID; |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 44 | ARMExpandPseudo() : MachineFunctionPass(ID) {} |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 45 | |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 46 | const ARMBaseInstrInfo *TII; |
Evan Cheng | 2f736c9 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 47 | const TargetRegisterInfo *TRI; |
Evan Cheng | f478cf9 | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 48 | const ARMSubtarget *STI; |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 49 | ARMFunctionInfo *AFI; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 50 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 51 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 52 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 53 | const char *getPassName() const override { |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 54 | return "ARM pseudo instruction expansion pass"; |
| 55 | } |
| 56 | |
| 57 | private: |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 58 | void TransferImpOps(MachineInstr &OldMI, |
| 59 | MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 60 | bool ExpandMI(MachineBasicBlock &MBB, |
| 61 | MachineBasicBlock::iterator MBBI); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 62 | bool ExpandMBB(MachineBasicBlock &MBB); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 63 | void ExpandVLD(MachineBasicBlock::iterator &MBBI); |
| 64 | void ExpandVST(MachineBasicBlock::iterator &MBBI); |
| 65 | void ExpandLaneOp(MachineBasicBlock::iterator &MBBI); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 66 | void ExpandVTBL(MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 67 | unsigned Opc, bool IsExt); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 68 | void ExpandMOV32BitImm(MachineBasicBlock &MBB, |
| 69 | MachineBasicBlock::iterator &MBBI); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 70 | }; |
| 71 | char ARMExpandPseudo::ID = 0; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 72 | } |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 73 | |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 74 | /// TransferImpOps - Transfer implicit operands on the pseudo instruction to |
| 75 | /// the instructions created from the expansion. |
| 76 | void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI, |
| 77 | MachineInstrBuilder &UseMI, |
| 78 | MachineInstrBuilder &DefMI) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 79 | const MCInstrDesc &Desc = OldMI.getDesc(); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 80 | for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands(); |
| 81 | i != e; ++i) { |
| 82 | const MachineOperand &MO = OldMI.getOperand(i); |
| 83 | assert(MO.isReg() && MO.getReg()); |
| 84 | if (MO.isUse()) |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 85 | UseMI.addOperand(MO); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 86 | else |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 87 | DefMI.addOperand(MO); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 88 | } |
| 89 | } |
| 90 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 91 | namespace { |
| 92 | // Constants for register spacing in NEON load/store instructions. |
| 93 | // For quad-register load-lane and store-lane pseudo instructors, the |
| 94 | // spacing is initially assumed to be EvenDblSpc, and that is changed to |
| 95 | // OddDblSpc depending on the lane number operand. |
| 96 | enum NEONRegSpacing { |
| 97 | SingleSpc, |
| 98 | EvenDblSpc, |
| 99 | OddDblSpc |
| 100 | }; |
| 101 | |
| 102 | // Entries for NEON load/store information table. The table is sorted by |
| 103 | // PseudoOpc for fast binary-search lookups. |
| 104 | struct NEONLdStTableEntry { |
Craig Topper | ca658c2 | 2012-03-11 07:16:55 +0000 | [diff] [blame] | 105 | uint16_t PseudoOpc; |
| 106 | uint16_t RealOpc; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 107 | bool IsLoad; |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 108 | bool isUpdating; |
| 109 | bool hasWritebackOperand; |
Craig Topper | 980739a | 2012-09-20 06:14:08 +0000 | [diff] [blame] | 110 | uint8_t RegSpacing; // One of type NEONRegSpacing |
| 111 | uint8_t NumRegs; // D registers loaded or stored |
| 112 | uint8_t RegElts; // elements per D register; used for lane ops |
Jim Grosbach | 2f2e3c4 | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 113 | // FIXME: Temporary flag to denote whether the real instruction takes |
| 114 | // a single register (like the encoding) or all of the registers in |
| 115 | // the list (like the asm syntax and the isel DAG). When all definitions |
| 116 | // are converted to take only the single encoded register, this will |
| 117 | // go away. |
| 118 | bool copyAllListRegs; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 119 | |
| 120 | // Comparison methods for binary search of the table. |
| 121 | bool operator<(const NEONLdStTableEntry &TE) const { |
| 122 | return PseudoOpc < TE.PseudoOpc; |
| 123 | } |
| 124 | friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) { |
| 125 | return TE.PseudoOpc < PseudoOpc; |
| 126 | } |
Chandler Carruth | 88c54b8 | 2010-10-23 08:10:43 +0000 | [diff] [blame] | 127 | friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc, |
| 128 | const NEONLdStTableEntry &TE) { |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 129 | return PseudoOpc < TE.PseudoOpc; |
| 130 | } |
| 131 | }; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 132 | } |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 133 | |
| 134 | static const NEONLdStTableEntry NEONLdStTable[] = { |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 135 | { ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true}, |
| 136 | { ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true}, |
| 137 | { ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true}, |
| 138 | { ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true}, |
| 139 | { ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true}, |
| 140 | { ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true}, |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 141 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 142 | { ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false}, |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 143 | { ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false}, |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 144 | { ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false}, |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 145 | { ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 146 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 147 | { ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true}, |
| 148 | { ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true}, |
| 149 | { ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true}, |
| 150 | { ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true}, |
| 151 | { ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true}, |
| 152 | { ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true}, |
| 153 | { ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true}, |
| 154 | { ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true}, |
| 155 | { ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true}, |
| 156 | { ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 157 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 158 | { ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false}, |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 159 | { ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false}, |
| 160 | { ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false}, |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 161 | { ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false}, |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 162 | { ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false}, |
| 163 | { ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false}, |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 164 | { ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false}, |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 165 | { ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false}, |
| 166 | { ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 167 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 168 | { ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true}, |
| 169 | { ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true}, |
| 170 | { ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true}, |
| 171 | { ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true}, |
| 172 | { ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true}, |
| 173 | { ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true}, |
Bob Wilson | 77ab165 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 174 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 175 | { ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true}, |
| 176 | { ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true}, |
| 177 | { ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true}, |
| 178 | { ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true}, |
| 179 | { ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true}, |
| 180 | { ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true}, |
| 181 | { ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true}, |
| 182 | { ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true}, |
| 183 | { ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true}, |
| 184 | { ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 185 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 186 | { ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true}, |
| 187 | { ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true}, |
| 188 | { ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true}, |
| 189 | { ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true}, |
| 190 | { ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true}, |
| 191 | { ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 192 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 193 | { ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true}, |
| 194 | { ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true}, |
| 195 | { ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true}, |
| 196 | { ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true}, |
| 197 | { ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true}, |
| 198 | { ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true}, |
| 199 | { ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true}, |
| 200 | { ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true}, |
| 201 | { ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 202 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 203 | { ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true}, |
| 204 | { ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true}, |
| 205 | { ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true}, |
| 206 | { ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true}, |
| 207 | { ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true}, |
| 208 | { ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true}, |
Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 209 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 210 | { ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true}, |
| 211 | { ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true}, |
| 212 | { ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true}, |
| 213 | { ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true}, |
| 214 | { ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true}, |
| 215 | { ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true}, |
| 216 | { ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true}, |
| 217 | { ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true}, |
| 218 | { ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true}, |
| 219 | { ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 220 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 221 | { ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true}, |
| 222 | { ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true}, |
| 223 | { ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true}, |
| 224 | { ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true}, |
| 225 | { ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true}, |
| 226 | { ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 227 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 228 | { ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true}, |
| 229 | { ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true}, |
| 230 | { ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true}, |
| 231 | { ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true}, |
| 232 | { ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true}, |
| 233 | { ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true}, |
| 234 | { ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true}, |
| 235 | { ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true}, |
| 236 | { ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 237 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 238 | { ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true}, |
| 239 | { ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true}, |
| 240 | { ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true}, |
| 241 | { ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true}, |
| 242 | { ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true}, |
| 243 | { ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true}, |
Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 244 | |
Jim Grosbach | 5ee209c | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 245 | { ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false}, |
| 246 | { ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false}, |
| 247 | { ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false}, |
Jim Grosbach | 98d032f | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 248 | { ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false}, |
| 249 | { ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false}, |
| 250 | { ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 251 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 252 | { ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true}, |
| 253 | { ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true}, |
| 254 | { ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true}, |
| 255 | { ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true}, |
| 256 | { ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true}, |
| 257 | { ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true}, |
| 258 | { ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true}, |
| 259 | { ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true}, |
| 260 | { ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true}, |
| 261 | { ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 262 | |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 263 | { ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false}, |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 264 | { ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false}, |
| 265 | { ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false}, |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 266 | { ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false}, |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 267 | { ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false}, |
| 268 | { ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false}, |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 269 | { ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false}, |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 270 | { ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false}, |
| 271 | { ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 272 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 273 | { ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true}, |
| 274 | { ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true}, |
| 275 | { ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true}, |
| 276 | { ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true}, |
| 277 | { ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true}, |
| 278 | { ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true}, |
| 279 | { ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true}, |
| 280 | { ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true}, |
| 281 | { ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true}, |
| 282 | { ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 283 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 284 | { ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true}, |
| 285 | { ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true}, |
| 286 | { ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true}, |
| 287 | { ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true}, |
| 288 | { ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true}, |
| 289 | { ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 290 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 291 | { ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true}, |
| 292 | { ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true}, |
| 293 | { ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true}, |
| 294 | { ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true}, |
| 295 | { ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true}, |
| 296 | { ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true}, |
| 297 | { ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true}, |
| 298 | { ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true}, |
| 299 | { ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 300 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 301 | { ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true}, |
| 302 | { ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true}, |
| 303 | { ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true}, |
| 304 | { ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true}, |
| 305 | { ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true}, |
| 306 | { ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true}, |
| 307 | { ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true}, |
| 308 | { ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true}, |
| 309 | { ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true}, |
| 310 | { ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 311 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 312 | { ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true}, |
| 313 | { ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true}, |
| 314 | { ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true}, |
| 315 | { ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true}, |
| 316 | { ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true}, |
| 317 | { ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true}, |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 318 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 319 | { ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true}, |
| 320 | { ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true}, |
| 321 | { ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true}, |
| 322 | { ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true}, |
| 323 | { ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true}, |
| 324 | { ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true}, |
| 325 | { ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true}, |
| 326 | { ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true}, |
| 327 | { ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true} |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 328 | }; |
| 329 | |
| 330 | /// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON |
| 331 | /// load or store pseudo instruction. |
| 332 | static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) { |
Craig Topper | ca658c2 | 2012-03-11 07:16:55 +0000 | [diff] [blame] | 333 | const unsigned NumEntries = array_lengthof(NEONLdStTable); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 334 | |
| 335 | #ifndef NDEBUG |
| 336 | // Make sure the table is sorted. |
| 337 | static bool TableChecked = false; |
| 338 | if (!TableChecked) { |
| 339 | for (unsigned i = 0; i != NumEntries-1; ++i) |
| 340 | assert(NEONLdStTable[i] < NEONLdStTable[i+1] && |
| 341 | "NEONLdStTable is not sorted!"); |
| 342 | TableChecked = true; |
| 343 | } |
| 344 | #endif |
| 345 | |
| 346 | const NEONLdStTableEntry *I = |
| 347 | std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode); |
| 348 | if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode) |
| 349 | return I; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 350 | return nullptr; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 351 | } |
| 352 | |
| 353 | /// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register, |
| 354 | /// corresponding to the specified register spacing. Not all of the results |
| 355 | /// are necessarily valid, e.g., a Q register only has 2 D subregisters. |
| 356 | static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc, |
| 357 | const TargetRegisterInfo *TRI, unsigned &D0, |
| 358 | unsigned &D1, unsigned &D2, unsigned &D3) { |
| 359 | if (RegSpc == SingleSpc) { |
| 360 | D0 = TRI->getSubReg(Reg, ARM::dsub_0); |
| 361 | D1 = TRI->getSubReg(Reg, ARM::dsub_1); |
| 362 | D2 = TRI->getSubReg(Reg, ARM::dsub_2); |
| 363 | D3 = TRI->getSubReg(Reg, ARM::dsub_3); |
| 364 | } else if (RegSpc == EvenDblSpc) { |
| 365 | D0 = TRI->getSubReg(Reg, ARM::dsub_0); |
| 366 | D1 = TRI->getSubReg(Reg, ARM::dsub_2); |
| 367 | D2 = TRI->getSubReg(Reg, ARM::dsub_4); |
| 368 | D3 = TRI->getSubReg(Reg, ARM::dsub_6); |
| 369 | } else { |
| 370 | assert(RegSpc == OddDblSpc && "unknown register spacing"); |
| 371 | D0 = TRI->getSubReg(Reg, ARM::dsub_1); |
| 372 | D1 = TRI->getSubReg(Reg, ARM::dsub_3); |
| 373 | D2 = TRI->getSubReg(Reg, ARM::dsub_5); |
| 374 | D3 = TRI->getSubReg(Reg, ARM::dsub_7); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 375 | } |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 376 | } |
| 377 | |
Bob Wilson | 5a1df80 | 2010-09-02 16:17:29 +0000 | [diff] [blame] | 378 | /// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register |
| 379 | /// operands to real VLD instructions with D register operands. |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 380 | void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) { |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 381 | MachineInstr &MI = *MBBI; |
| 382 | MachineBasicBlock &MBB = *MI.getParent(); |
| 383 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 384 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 385 | assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed"); |
Craig Topper | 980739a | 2012-09-20 06:14:08 +0000 | [diff] [blame] | 386 | NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 387 | unsigned NumRegs = TableEntry->NumRegs; |
| 388 | |
| 389 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 390 | TII->get(TableEntry->RealOpc)); |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 391 | unsigned OpIdx = 0; |
| 392 | |
| 393 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 394 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
| 395 | unsigned D0, D1, D2, D3; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 396 | GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3); |
Jim Grosbach | 2f2e3c4 | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 397 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)); |
| 398 | if (NumRegs > 1 && TableEntry->copyAllListRegs) |
| 399 | MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
| 400 | if (NumRegs > 2 && TableEntry->copyAllListRegs) |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 401 | MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead)); |
Jim Grosbach | 2f2e3c4 | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 402 | if (NumRegs > 3 && TableEntry->copyAllListRegs) |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 403 | MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 404 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 405 | if (TableEntry->isUpdating) |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 406 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 407 | |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 408 | // Copy the addrmode6 operands. |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 409 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 410 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 411 | // Copy the am6offset operand. |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 412 | if (TableEntry->hasWritebackOperand) |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 413 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 414 | |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 415 | // For an instruction writing double-spaced subregs, the pseudo instruction |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 416 | // has an extra operand that is a use of the super-register. Record the |
| 417 | // operand index and skip over it. |
| 418 | unsigned SrcOpIdx = 0; |
| 419 | if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc) |
| 420 | SrcOpIdx = OpIdx++; |
| 421 | |
| 422 | // Copy the predicate operands. |
| 423 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 424 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 425 | |
| 426 | // Copy the super-register source operand used for double-spaced subregs over |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 427 | // to the new instruction as an implicit operand. |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 428 | if (SrcOpIdx != 0) { |
| 429 | MachineOperand MO = MI.getOperand(SrcOpIdx); |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 430 | MO.setImplicit(true); |
| 431 | MIB.addOperand(MO); |
| 432 | } |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 433 | // Add an implicit def for the super-register. |
| 434 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
Bob Wilson | 84971c8 | 2010-09-09 00:38:32 +0000 | [diff] [blame] | 435 | TransferImpOps(MI, MIB, MIB); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 436 | |
| 437 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 438 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 439 | |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 440 | MI.eraseFromParent(); |
| 441 | } |
| 442 | |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 443 | /// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register |
| 444 | /// operands to real VST instructions with D register operands. |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 445 | void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) { |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 446 | MachineInstr &MI = *MBBI; |
| 447 | MachineBasicBlock &MBB = *MI.getParent(); |
| 448 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 449 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 450 | assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed"); |
Craig Topper | 980739a | 2012-09-20 06:14:08 +0000 | [diff] [blame] | 451 | NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 452 | unsigned NumRegs = TableEntry->NumRegs; |
| 453 | |
| 454 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 455 | TII->get(TableEntry->RealOpc)); |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 456 | unsigned OpIdx = 0; |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 457 | if (TableEntry->isUpdating) |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 458 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 459 | |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 460 | // Copy the addrmode6 operands. |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 461 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 462 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 463 | // Copy the am6offset operand. |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 464 | if (TableEntry->hasWritebackOperand) |
Bob Wilson | 4ccd5ce | 2010-09-09 00:15:32 +0000 | [diff] [blame] | 465 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 466 | |
| 467 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 468 | bool SrcIsUndef = MI.getOperand(OpIdx).isUndef(); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 469 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 470 | unsigned D0, D1, D2, D3; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 471 | GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3); |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 472 | MIB.addReg(D0, getUndefRegState(SrcIsUndef)); |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 473 | if (NumRegs > 1 && TableEntry->copyAllListRegs) |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 474 | MIB.addReg(D1, getUndefRegState(SrcIsUndef)); |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 475 | if (NumRegs > 2 && TableEntry->copyAllListRegs) |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 476 | MIB.addReg(D2, getUndefRegState(SrcIsUndef)); |
Jim Grosbach | 05df460 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 477 | if (NumRegs > 3 && TableEntry->copyAllListRegs) |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 478 | MIB.addReg(D3, getUndefRegState(SrcIsUndef)); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 479 | |
| 480 | // Copy the predicate operands. |
| 481 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 482 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 483 | |
Jakob Stoklund Olesen | a15a224 | 2012-06-15 17:46:54 +0000 | [diff] [blame] | 484 | if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 485 | MIB->addRegisterKilled(SrcReg, TRI, true); |
Weiming Zhao | fe26fd2 | 2014-01-15 01:32:12 +0000 | [diff] [blame] | 486 | else if (!SrcIsUndef) |
| 487 | MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg. |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 488 | TransferImpOps(MI, MIB, MIB); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 489 | |
| 490 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 491 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 4079133 | 2011-04-19 00:04:03 +0000 | [diff] [blame] | 492 | |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 493 | MI.eraseFromParent(); |
| 494 | } |
| 495 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 496 | /// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ |
| 497 | /// register operands to real instructions with D register operands. |
| 498 | void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) { |
| 499 | MachineInstr &MI = *MBBI; |
| 500 | MachineBasicBlock &MBB = *MI.getParent(); |
| 501 | |
| 502 | const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode()); |
| 503 | assert(TableEntry && "NEONLdStTable lookup failed"); |
Craig Topper | 980739a | 2012-09-20 06:14:08 +0000 | [diff] [blame] | 504 | NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 505 | unsigned NumRegs = TableEntry->NumRegs; |
| 506 | unsigned RegElts = TableEntry->RegElts; |
| 507 | |
| 508 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 509 | TII->get(TableEntry->RealOpc)); |
| 510 | unsigned OpIdx = 0; |
| 511 | // The lane operand is always the 3rd from last operand, before the 2 |
| 512 | // predicate operands. |
| 513 | unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm(); |
| 514 | |
| 515 | // Adjust the lane and spacing as needed for Q registers. |
| 516 | assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane"); |
| 517 | if (RegSpc == EvenDblSpc && Lane >= RegElts) { |
| 518 | RegSpc = OddDblSpc; |
| 519 | Lane -= RegElts; |
| 520 | } |
| 521 | assert(Lane < RegElts && "out of range lane for VLD/VST-lane"); |
| 522 | |
Ted Kremenek | 3c4408c | 2011-01-23 17:05:06 +0000 | [diff] [blame] | 523 | unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0; |
Bob Wilson | 62e9a05 | 2010-09-14 21:12:05 +0000 | [diff] [blame] | 524 | unsigned DstReg = 0; |
| 525 | bool DstIsDead = false; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 526 | if (TableEntry->IsLoad) { |
| 527 | DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 528 | DstReg = MI.getOperand(OpIdx++).getReg(); |
| 529 | GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3); |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 530 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)); |
| 531 | if (NumRegs > 1) |
| 532 | MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 533 | if (NumRegs > 2) |
| 534 | MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead)); |
| 535 | if (NumRegs > 3) |
| 536 | MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead)); |
| 537 | } |
| 538 | |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 539 | if (TableEntry->isUpdating) |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 540 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 541 | |
| 542 | // Copy the addrmode6 operands. |
| 543 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 544 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 545 | // Copy the am6offset operand. |
Jim Grosbach | e4c8e69 | 2011-10-31 19:11:23 +0000 | [diff] [blame] | 546 | if (TableEntry->hasWritebackOperand) |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 547 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 548 | |
| 549 | // Grab the super-register source. |
| 550 | MachineOperand MO = MI.getOperand(OpIdx++); |
| 551 | if (!TableEntry->IsLoad) |
| 552 | GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3); |
| 553 | |
| 554 | // Add the subregs as sources of the new instruction. |
| 555 | unsigned SrcFlags = (getUndefRegState(MO.isUndef()) | |
| 556 | getKillRegState(MO.isKill())); |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 557 | MIB.addReg(D0, SrcFlags); |
| 558 | if (NumRegs > 1) |
| 559 | MIB.addReg(D1, SrcFlags); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 560 | if (NumRegs > 2) |
| 561 | MIB.addReg(D2, SrcFlags); |
| 562 | if (NumRegs > 3) |
| 563 | MIB.addReg(D3, SrcFlags); |
| 564 | |
| 565 | // Add the lane number operand. |
| 566 | MIB.addImm(Lane); |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 567 | OpIdx += 1; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 568 | |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 569 | // Copy the predicate operands. |
| 570 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 571 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 572 | |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 573 | // Copy the super-register source to be an implicit source. |
| 574 | MO.setImplicit(true); |
| 575 | MIB.addOperand(MO); |
| 576 | if (TableEntry->IsLoad) |
| 577 | // Add an implicit def for the super-register. |
| 578 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
| 579 | TransferImpOps(MI, MIB, MIB); |
Jakob Stoklund Olesen | 465cdf3 | 2011-12-17 00:07:02 +0000 | [diff] [blame] | 580 | // Transfer memoperands. |
| 581 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 582 | MI.eraseFromParent(); |
| 583 | } |
| 584 | |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 585 | /// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ |
| 586 | /// register operands to real instructions with D register operands. |
| 587 | void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 588 | unsigned Opc, bool IsExt) { |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 589 | MachineInstr &MI = *MBBI; |
| 590 | MachineBasicBlock &MBB = *MI.getParent(); |
| 591 | |
| 592 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc)); |
| 593 | unsigned OpIdx = 0; |
| 594 | |
| 595 | // Transfer the destination register operand. |
| 596 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 597 | if (IsExt) |
| 598 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 599 | |
| 600 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 601 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
| 602 | unsigned D0, D1, D2, D3; |
| 603 | GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3); |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 604 | MIB.addReg(D0); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 605 | |
| 606 | // Copy the other source register operand. |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 607 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 608 | |
Bob Wilson | 450c6cf | 2010-09-16 04:25:37 +0000 | [diff] [blame] | 609 | // Copy the predicate operands. |
| 610 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 611 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 612 | |
Weiming Zhao | fe26fd2 | 2014-01-15 01:32:12 +0000 | [diff] [blame] | 613 | // Add an implicit kill and use for the super-reg. |
| 614 | MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill)); |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 615 | TransferImpOps(MI, MIB, MIB); |
| 616 | MI.eraseFromParent(); |
| 617 | } |
| 618 | |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 619 | static bool IsAnAddressOperand(const MachineOperand &MO) { |
| 620 | // This check is overly conservative. Unless we are certain that the machine |
| 621 | // operand is not a symbol reference, we return that it is a symbol reference. |
| 622 | // This is important as the load pair may not be split up Windows. |
| 623 | switch (MO.getType()) { |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 624 | case MachineOperand::MO_Register: |
| 625 | case MachineOperand::MO_Immediate: |
| 626 | case MachineOperand::MO_CImmediate: |
| 627 | case MachineOperand::MO_FPImmediate: |
| 628 | return false; |
| 629 | case MachineOperand::MO_MachineBasicBlock: |
| 630 | return true; |
| 631 | case MachineOperand::MO_FrameIndex: |
| 632 | return false; |
| 633 | case MachineOperand::MO_ConstantPoolIndex: |
| 634 | case MachineOperand::MO_TargetIndex: |
| 635 | case MachineOperand::MO_JumpTableIndex: |
| 636 | case MachineOperand::MO_ExternalSymbol: |
| 637 | case MachineOperand::MO_GlobalAddress: |
| 638 | case MachineOperand::MO_BlockAddress: |
| 639 | return true; |
| 640 | case MachineOperand::MO_RegisterMask: |
| 641 | case MachineOperand::MO_RegisterLiveOut: |
| 642 | return false; |
| 643 | case MachineOperand::MO_Metadata: |
| 644 | case MachineOperand::MO_MCSymbol: |
| 645 | return true; |
| 646 | case MachineOperand::MO_CFIIndex: |
| 647 | return false; |
| 648 | } |
Saleem Abdulrasool | ef550a6 | 2014-04-30 05:12:41 +0000 | [diff] [blame] | 649 | llvm_unreachable("unhandled machine operand type"); |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 650 | } |
| 651 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 652 | void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB, |
| 653 | MachineBasicBlock::iterator &MBBI) { |
| 654 | MachineInstr &MI = *MBBI; |
| 655 | unsigned Opcode = MI.getOpcode(); |
| 656 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 657 | ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 658 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 659 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 660 | bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm; |
| 661 | const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1); |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 662 | bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 663 | MachineInstrBuilder LO16, HI16; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 664 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 665 | if (!STI->hasV6T2Ops() && |
| 666 | (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) { |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 667 | // FIXME Windows CE supports older ARM CPUs |
| 668 | assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+"); |
| 669 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 670 | // Expand into a movi + orr. |
| 671 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg); |
| 672 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri)) |
| 673 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 674 | .addReg(DstReg); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 675 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 676 | assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!"); |
| 677 | unsigned ImmVal = (unsigned)MO.getImm(); |
| 678 | unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal); |
| 679 | unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal); |
| 680 | LO16 = LO16.addImm(SOImmValV1); |
| 681 | HI16 = HI16.addImm(SOImmValV2); |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 682 | LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 683 | HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 684 | LO16.addImm(Pred).addReg(PredReg).addReg(0); |
| 685 | HI16.addImm(Pred).addReg(PredReg).addReg(0); |
| 686 | TransferImpOps(MI, LO16, HI16); |
| 687 | MI.eraseFromParent(); |
| 688 | return; |
| 689 | } |
| 690 | |
| 691 | unsigned LO16Opc = 0; |
| 692 | unsigned HI16Opc = 0; |
| 693 | if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) { |
| 694 | LO16Opc = ARM::t2MOVi16; |
| 695 | HI16Opc = ARM::t2MOVTi16; |
| 696 | } else { |
| 697 | LO16Opc = ARM::MOVi16; |
| 698 | HI16Opc = ARM::MOVTi16; |
| 699 | } |
| 700 | |
| 701 | LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg); |
| 702 | HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc)) |
| 703 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 704 | .addReg(DstReg); |
| 705 | |
Saleem Abdulrasool | d6c0ba3 | 2014-05-01 04:19:56 +0000 | [diff] [blame] | 706 | switch (MO.getType()) { |
| 707 | case MachineOperand::MO_Immediate: { |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 708 | unsigned Imm = MO.getImm(); |
| 709 | unsigned Lo16 = Imm & 0xffff; |
| 710 | unsigned Hi16 = (Imm >> 16) & 0xffff; |
| 711 | LO16 = LO16.addImm(Lo16); |
| 712 | HI16 = HI16.addImm(Hi16); |
Saleem Abdulrasool | d6c0ba3 | 2014-05-01 04:19:56 +0000 | [diff] [blame] | 713 | break; |
| 714 | } |
| 715 | case MachineOperand::MO_ExternalSymbol: { |
| 716 | const char *ES = MO.getSymbolName(); |
| 717 | unsigned TF = MO.getTargetFlags(); |
| 718 | LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16); |
| 719 | HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16); |
| 720 | break; |
| 721 | } |
| 722 | default: { |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 723 | const GlobalValue *GV = MO.getGlobal(); |
| 724 | unsigned TF = MO.getTargetFlags(); |
| 725 | LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16); |
| 726 | HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16); |
Saleem Abdulrasool | d6c0ba3 | 2014-05-01 04:19:56 +0000 | [diff] [blame] | 727 | break; |
| 728 | } |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 729 | } |
| 730 | |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 731 | LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
| 732 | HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 733 | LO16.addImm(Pred).addReg(PredReg); |
| 734 | HI16.addImm(Pred).addReg(PredReg); |
| 735 | |
Saleem Abdulrasool | 8d60fdc | 2014-05-21 01:25:24 +0000 | [diff] [blame] | 736 | if (RequiresBundling) |
| 737 | finalizeBundle(MBB, &*LO16, &*MBBI); |
Saleem Abdulrasool | f822263 | 2014-04-30 04:54:58 +0000 | [diff] [blame] | 738 | |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 739 | TransferImpOps(MI, LO16, HI16); |
| 740 | MI.eraseFromParent(); |
| 741 | } |
| 742 | |
| 743 | bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB, |
| 744 | MachineBasicBlock::iterator MBBI) { |
| 745 | MachineInstr &MI = *MBBI; |
| 746 | unsigned Opcode = MI.getOpcode(); |
| 747 | switch (Opcode) { |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 748 | default: |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 749 | return false; |
Quentin Colombet | 71a7148 | 2015-07-20 21:42:14 +0000 | [diff] [blame] | 750 | |
| 751 | case ARM::TCRETURNdi: |
| 752 | case ARM::TCRETURNri: { |
| 753 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
| 754 | assert(MBBI->isReturn() && |
| 755 | "Can only insert epilog into returning blocks"); |
| 756 | unsigned RetOpcode = MBBI->getOpcode(); |
| 757 | DebugLoc dl = MBBI->getDebugLoc(); |
| 758 | const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>( |
| 759 | MBB.getParent()->getSubtarget().getInstrInfo()); |
| 760 | |
| 761 | // Tail call return: adjust the stack pointer and jump to callee. |
| 762 | MBBI = MBB.getLastNonDebugInstr(); |
| 763 | MachineOperand &JumpTarget = MBBI->getOperand(0); |
| 764 | |
| 765 | // Jump to label or value in register. |
| 766 | if (RetOpcode == ARM::TCRETURNdi) { |
| 767 | unsigned TCOpcode = |
| 768 | STI->isThumb() |
| 769 | ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND) |
| 770 | : ARM::TAILJMPd; |
| 771 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode)); |
| 772 | if (JumpTarget.isGlobal()) |
| 773 | MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(), |
| 774 | JumpTarget.getTargetFlags()); |
| 775 | else { |
| 776 | assert(JumpTarget.isSymbol()); |
| 777 | MIB.addExternalSymbol(JumpTarget.getSymbolName(), |
| 778 | JumpTarget.getTargetFlags()); |
| 779 | } |
| 780 | |
| 781 | // Add the default predicate in Thumb mode. |
| 782 | if (STI->isThumb()) |
| 783 | MIB.addImm(ARMCC::AL).addReg(0); |
| 784 | } else if (RetOpcode == ARM::TCRETURNri) { |
| 785 | BuildMI(MBB, MBBI, dl, |
| 786 | TII.get(STI->isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr)) |
| 787 | .addReg(JumpTarget.getReg(), RegState::Kill); |
| 788 | } |
| 789 | |
| 790 | MachineInstr *NewMI = std::prev(MBBI); |
| 791 | for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i) |
| 792 | NewMI->addOperand(MBBI->getOperand(i)); |
| 793 | |
| 794 | // Delete the pseudo instruction TCRETURN. |
| 795 | MBB.erase(MBBI); |
| 796 | MBBI = NewMI; |
| 797 | return true; |
| 798 | } |
Jim Grosbach | bb0547d | 2011-03-11 23:09:50 +0000 | [diff] [blame] | 799 | case ARM::VMOVScc: |
| 800 | case ARM::VMOVDcc: { |
| 801 | unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD; |
| 802 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc), |
| 803 | MI.getOperand(1).getReg()) |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 804 | .addOperand(MI.getOperand(2)) |
Jim Grosbach | bb0547d | 2011-03-11 23:09:50 +0000 | [diff] [blame] | 805 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 806 | .addOperand(MI.getOperand(4)); |
Jim Grosbach | bb0547d | 2011-03-11 23:09:50 +0000 | [diff] [blame] | 807 | |
| 808 | MI.eraseFromParent(); |
| 809 | return true; |
| 810 | } |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 811 | case ARM::t2MOVCCr: |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 812 | case ARM::MOVCCr: { |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 813 | unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr; |
| 814 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc), |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 815 | MI.getOperand(1).getReg()) |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 816 | .addOperand(MI.getOperand(2)) |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 817 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 818 | .addOperand(MI.getOperand(4)) |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 819 | .addReg(0); // 's' bit |
| 820 | |
| 821 | MI.eraseFromParent(); |
| 822 | return true; |
| 823 | } |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 824 | case ARM::MOVCCsi: { |
| 825 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi), |
| 826 | (MI.getOperand(1).getReg())) |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 827 | .addOperand(MI.getOperand(2)) |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 828 | .addImm(MI.getOperand(3).getImm()) |
| 829 | .addImm(MI.getOperand(4).getImm()) // 'pred' |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 830 | .addOperand(MI.getOperand(5)) |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 831 | .addReg(0); // 's' bit |
| 832 | |
| 833 | MI.eraseFromParent(); |
| 834 | return true; |
| 835 | } |
Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 836 | case ARM::MOVCCsr: { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 837 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr), |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 838 | (MI.getOperand(1).getReg())) |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 839 | .addOperand(MI.getOperand(2)) |
| 840 | .addOperand(MI.getOperand(3)) |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 841 | .addImm(MI.getOperand(4).getImm()) |
| 842 | .addImm(MI.getOperand(5).getImm()) // 'pred' |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 843 | .addOperand(MI.getOperand(6)) |
Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 844 | .addReg(0); // 's' bit |
| 845 | |
| 846 | MI.eraseFromParent(); |
| 847 | return true; |
| 848 | } |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 849 | case ARM::t2MOVCCi16: |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 850 | case ARM::MOVCCi16: { |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 851 | unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16; |
| 852 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc), |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 853 | MI.getOperand(1).getReg()) |
| 854 | .addImm(MI.getOperand(2).getImm()) |
| 855 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 856 | .addOperand(MI.getOperand(4)); |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 857 | MI.eraseFromParent(); |
| 858 | return true; |
| 859 | } |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 860 | case ARM::t2MOVCCi: |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 861 | case ARM::MOVCCi: { |
Jim Grosbach | 4def704 | 2011-07-01 17:14:11 +0000 | [diff] [blame] | 862 | unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi; |
| 863 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc), |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 864 | MI.getOperand(1).getReg()) |
| 865 | .addImm(MI.getOperand(2).getImm()) |
| 866 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 867 | .addOperand(MI.getOperand(4)) |
Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 868 | .addReg(0); // 's' bit |
| 869 | |
| 870 | MI.eraseFromParent(); |
| 871 | return true; |
| 872 | } |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 873 | case ARM::t2MVNCCi: |
Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 874 | case ARM::MVNCCi: { |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 875 | unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi; |
| 876 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc), |
Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 877 | MI.getOperand(1).getReg()) |
| 878 | .addImm(MI.getOperand(2).getImm()) |
| 879 | .addImm(MI.getOperand(3).getImm()) // 'pred' |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 880 | .addOperand(MI.getOperand(4)) |
Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 881 | .addReg(0); // 's' bit |
| 882 | |
| 883 | MI.eraseFromParent(); |
| 884 | return true; |
| 885 | } |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 886 | case ARM::t2MOVCClsl: |
| 887 | case ARM::t2MOVCClsr: |
| 888 | case ARM::t2MOVCCasr: |
| 889 | case ARM::t2MOVCCror: { |
| 890 | unsigned NewOpc; |
| 891 | switch (Opcode) { |
| 892 | case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break; |
| 893 | case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break; |
| 894 | case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break; |
| 895 | case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break; |
| 896 | default: llvm_unreachable("unexpeced conditional move"); |
| 897 | } |
| 898 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc), |
| 899 | MI.getOperand(1).getReg()) |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 900 | .addOperand(MI.getOperand(2)) |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 901 | .addImm(MI.getOperand(3).getImm()) |
| 902 | .addImm(MI.getOperand(4).getImm()) // 'pred' |
Matthias Braun | da62116 | 2013-10-04 16:52:51 +0000 | [diff] [blame] | 903 | .addOperand(MI.getOperand(5)) |
Tim Northover | 4218044 | 2013-08-22 09:57:11 +0000 | [diff] [blame] | 904 | .addReg(0); // 's' bit |
| 905 | MI.eraseFromParent(); |
| 906 | return true; |
| 907 | } |
Chad Rosier | 1ec8e40 | 2012-11-06 23:05:24 +0000 | [diff] [blame] | 908 | case ARM::Int_eh_sjlj_dispatchsetup: { |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 909 | MachineFunction &MF = *MI.getParent()->getParent(); |
| 910 | const ARMBaseInstrInfo *AII = |
| 911 | static_cast<const ARMBaseInstrInfo*>(TII); |
| 912 | const ARMBaseRegisterInfo &RI = AII->getRegisterInfo(); |
| 913 | // For functions using a base pointer, we rematerialize it (via the frame |
| 914 | // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it |
| 915 | // for us. Otherwise, expand to nothing. |
| 916 | if (RI.hasBasePointer(MF)) { |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 917 | int32_t NumBytes = AFI->getFramePtrSpillOffset(); |
| 918 | unsigned FramePtr = RI.getFrameRegister(MF); |
Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 919 | assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) && |
| 920 | "base pointer without frame pointer?"); |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 921 | |
| 922 | if (AFI->isThumb2Function()) { |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 923 | emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 924 | FramePtr, -NumBytes, ARMCC::AL, 0, *TII); |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 925 | } else if (AFI->isThumbFunction()) { |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 926 | emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 927 | FramePtr, -NumBytes, *TII, RI); |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 928 | } else { |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 929 | emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6, |
| 930 | FramePtr, -NumBytes, ARMCC::AL, 0, |
| 931 | *TII); |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 932 | } |
Jim Grosbach | cb6fc2b | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 933 | // If there's dynamic realignment, adjust for it. |
Jim Grosbach | 723159e | 2010-10-20 01:10:01 +0000 | [diff] [blame] | 934 | if (RI.needsStackRealignment(MF)) { |
Jim Grosbach | cb6fc2b | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 935 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 936 | unsigned MaxAlign = MFI->getMaxAlignment(); |
| 937 | assert (!AFI->isThumb1OnlyFunction()); |
| 938 | // Emit bic r6, r6, MaxAlign |
Kristof Beyls | 933de7a | 2015-01-08 15:09:14 +0000 | [diff] [blame] | 939 | assert(MaxAlign <= 256 && "The BIC instruction cannot encode " |
| 940 | "immediates larger than 256 with all lower " |
| 941 | "bits set."); |
Jim Grosbach | cb6fc2b | 2010-10-20 00:02:50 +0000 | [diff] [blame] | 942 | unsigned bicOpc = AFI->isThumbFunction() ? |
| 943 | ARM::t2BICri : ARM::BICri; |
| 944 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 945 | TII->get(bicOpc), ARM::R6) |
| 946 | .addReg(ARM::R6, RegState::Kill) |
| 947 | .addImm(MaxAlign-1))); |
| 948 | } |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 949 | |
| 950 | } |
| 951 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 952 | return true; |
Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 953 | } |
| 954 | |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 955 | case ARM::MOVsrl_flag: |
| 956 | case ARM::MOVsra_flag: { |
Robert Wilhelm | 2788d3e | 2013-09-28 13:42:22 +0000 | [diff] [blame] | 957 | // These are just fancy MOVs instructions. |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 958 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi), |
Duncan Sands | b014abf3e | 2010-10-21 16:06:28 +0000 | [diff] [blame] | 959 | MI.getOperand(0).getReg()) |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 960 | .addOperand(MI.getOperand(1)) |
Jim Grosbach | 06210a2 | 2011-07-13 17:25:55 +0000 | [diff] [blame] | 961 | .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? |
| 962 | ARM_AM::lsr : ARM_AM::asr), |
| 963 | 1))) |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 964 | .addReg(ARM::CPSR, RegState::Define); |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 965 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 966 | return true; |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 967 | } |
| 968 | case ARM::RRX: { |
| 969 | // This encodes as "MOVs Rd, Rm, rrx |
| 970 | MachineInstrBuilder MIB = |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 971 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi), |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 972 | MI.getOperand(0).getReg()) |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 973 | .addOperand(MI.getOperand(1)) |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 974 | .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0))) |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 975 | .addReg(0); |
| 976 | TransferImpOps(MI, MIB, MIB); |
| 977 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 978 | return true; |
Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 979 | } |
Jim Grosbach | e4750ef | 2011-06-30 19:38:01 +0000 | [diff] [blame] | 980 | case ARM::tTPsoft: |
Jason W Kim | c79c5f6 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 981 | case ARM::TPsoft: { |
Christian Pirker | c6308f5 | 2014-06-24 15:45:59 +0000 | [diff] [blame] | 982 | MachineInstrBuilder MIB; |
| 983 | if (Opcode == ARM::tTPsoft) |
| 984 | MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 985 | TII->get( ARM::tBL)) |
| 986 | .addImm((unsigned)ARMCC::AL).addReg(0) |
| 987 | .addExternalSymbol("__aeabi_read_tp", 0); |
| 988 | else |
| 989 | MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 990 | TII->get( ARM::BL)) |
| 991 | .addExternalSymbol("__aeabi_read_tp", 0); |
Jason W Kim | c79c5f6 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 992 | |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 993 | MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Jason W Kim | c79c5f6 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 994 | TransferImpOps(MI, MIB, MIB); |
| 995 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 996 | return true; |
Bill Wendling | f75412d | 2010-12-09 00:51:54 +0000 | [diff] [blame] | 997 | } |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 998 | case ARM::tLDRpci_pic: |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 999 | case ARM::t2LDRpci_pic: { |
| 1000 | unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic) |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 1001 | ? ARM::tLDRpci : ARM::t2LDRpci; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1002 | unsigned DstReg = MI.getOperand(0).getReg(); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 1003 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 1004 | MachineInstrBuilder MIB1 = |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 1005 | AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 1006 | TII->get(NewLdOpc), DstReg) |
| 1007 | .addOperand(MI.getOperand(1))); |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1008 | MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 1009 | MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 1010 | TII->get(ARM::tPICADD)) |
Bob Wilson | f1b3681 | 2010-10-15 18:25:59 +0000 | [diff] [blame] | 1011 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 1012 | .addReg(DstReg) |
| 1013 | .addOperand(MI.getOperand(2)); |
| 1014 | TransferImpOps(MI, MIB1, MIB2); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1015 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1016 | return true; |
| 1017 | } |
| 1018 | |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1019 | case ARM::LDRLIT_ga_abs: |
| 1020 | case ARM::LDRLIT_ga_pcrel: |
| 1021 | case ARM::LDRLIT_ga_pcrel_ldr: |
| 1022 | case ARM::tLDRLIT_ga_abs: |
| 1023 | case ARM::tLDRLIT_ga_pcrel: { |
| 1024 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 1025 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 1026 | const MachineOperand &MO1 = MI.getOperand(1); |
| 1027 | const GlobalValue *GV = MO1.getGlobal(); |
| 1028 | bool IsARM = |
| 1029 | Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs; |
| 1030 | bool IsPIC = |
| 1031 | Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs; |
| 1032 | unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci; |
| 1033 | unsigned PICAddOpc = |
| 1034 | IsARM |
Tim Northover | 2ac7e4b | 2014-12-10 23:40:50 +0000 | [diff] [blame] | 1035 | ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD) |
Tim Northover | 72360d2 | 2013-12-02 10:35:41 +0000 | [diff] [blame] | 1036 | : ARM::tPICADD; |
| 1037 | |
| 1038 | // We need a new const-pool entry to load from. |
| 1039 | MachineConstantPool *MCP = MBB.getParent()->getConstantPool(); |
| 1040 | unsigned ARMPCLabelIndex = 0; |
| 1041 | MachineConstantPoolValue *CPV; |
| 1042 | |
| 1043 | if (IsPIC) { |
| 1044 | unsigned PCAdj = IsARM ? 8 : 4; |
| 1045 | ARMPCLabelIndex = AFI->createPICLabelUId(); |
| 1046 | CPV = ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, |
| 1047 | ARMCP::CPValue, PCAdj); |
| 1048 | } else |
| 1049 | CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier); |
| 1050 | |
| 1051 | MachineInstrBuilder MIB = |
| 1052 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg) |
| 1053 | .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4)); |
| 1054 | if (IsARM) |
| 1055 | MIB.addImm(0); |
| 1056 | AddDefaultPred(MIB); |
| 1057 | |
| 1058 | if (IsPIC) { |
| 1059 | MachineInstrBuilder MIB = |
| 1060 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc)) |
| 1061 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 1062 | .addReg(DstReg) |
| 1063 | .addImm(ARMPCLabelIndex); |
| 1064 | |
| 1065 | if (IsARM) |
| 1066 | AddDefaultPred(MIB); |
| 1067 | } |
| 1068 | |
| 1069 | MI.eraseFromParent(); |
| 1070 | return true; |
| 1071 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1072 | case ARM::MOV_ga_pcrel: |
| 1073 | case ARM::MOV_ga_pcrel_ldr: |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1074 | case ARM::t2MOV_ga_pcrel: { |
| 1075 | // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode. |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1076 | unsigned LabelId = AFI->createPICLabelUId(); |
| 1077 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 1078 | bool DstIsDead = MI.getOperand(0).isDead(); |
| 1079 | const MachineOperand &MO1 = MI.getOperand(1); |
| 1080 | const GlobalValue *GV = MO1.getGlobal(); |
| 1081 | unsigned TF = MO1.getTargetFlags(); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1082 | bool isARM = Opcode != ARM::t2MOV_ga_pcrel; |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1083 | unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel; |
Jim Grosbach | 06210a2 | 2011-07-13 17:25:55 +0000 | [diff] [blame] | 1084 | unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel; |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1085 | unsigned LO16TF = TF | ARMII::MO_LO16; |
| 1086 | unsigned HI16TF = TF | ARMII::MO_HI16; |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1087 | unsigned PICAddOpc = isARM |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1088 | ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD) |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1089 | : ARM::tPICADD; |
| 1090 | MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
| 1091 | TII->get(LO16Opc), DstReg) |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1092 | .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF) |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1093 | .addImm(LabelId); |
Tim Northover | db962e2c | 2013-11-25 16:24:52 +0000 | [diff] [blame] | 1094 | |
| 1095 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg) |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1096 | .addReg(DstReg) |
| 1097 | .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF) |
| 1098 | .addImm(LabelId); |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1099 | |
| 1100 | MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(), |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1101 | TII->get(PICAddOpc)) |
| 1102 | .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead)) |
| 1103 | .addReg(DstReg).addImm(LabelId); |
| 1104 | if (isARM) { |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1105 | AddDefaultPred(MIB3); |
| 1106 | if (Opcode == ARM::MOV_ga_pcrel_ldr) |
Jakob Stoklund Olesen | 4fd0e4f | 2012-05-20 06:38:42 +0000 | [diff] [blame] | 1107 | MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1108 | } |
Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 1109 | TransferImpOps(MI, MIB1, MIB3); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1110 | MI.eraseFromParent(); |
| 1111 | return true; |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1112 | } |
Evan Cheng | 7c1f56f | 2010-05-12 23:13:12 +0000 | [diff] [blame] | 1113 | |
Anton Korobeynikov | 48043d0 | 2010-08-30 22:50:36 +0000 | [diff] [blame] | 1114 | case ARM::MOVi32imm: |
Evan Cheng | 2bcb8da | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 1115 | case ARM::MOVCCi32imm: |
| 1116 | case ARM::t2MOVi32imm: |
Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 1117 | case ARM::t2MOVCCi32imm: |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1118 | ExpandMOV32BitImm(MBB, MBBI); |
| 1119 | return true; |
Evan Cheng | 2f736c9 | 2010-05-13 00:17:02 +0000 | [diff] [blame] | 1120 | |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 1121 | case ARM::SUBS_PC_LR: { |
| 1122 | MachineInstrBuilder MIB = |
| 1123 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC) |
| 1124 | .addReg(ARM::LR) |
| 1125 | .addOperand(MI.getOperand(0)) |
| 1126 | .addOperand(MI.getOperand(1)) |
| 1127 | .addOperand(MI.getOperand(2)) |
| 1128 | .addReg(ARM::CPSR, RegState::Undef); |
| 1129 | TransferImpOps(MI, MIB, MIB); |
| 1130 | MI.eraseFromParent(); |
| 1131 | return true; |
| 1132 | } |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 1133 | case ARM::VLDMQIA: { |
| 1134 | unsigned NewOpc = ARM::VLDMDIA; |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1135 | MachineInstrBuilder MIB = |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1136 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1137 | unsigned OpIdx = 0; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1138 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1139 | // Grab the Q register destination. |
| 1140 | bool DstIsDead = MI.getOperand(OpIdx).isDead(); |
| 1141 | unsigned DstReg = MI.getOperand(OpIdx++).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1142 | |
| 1143 | // Copy the source register. |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1144 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1145 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1146 | // Copy the predicate operands. |
| 1147 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 1148 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1149 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1150 | // Add the destination operands (D subregs). |
| 1151 | unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0); |
| 1152 | unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1); |
| 1153 | MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead)) |
| 1154 | .addReg(D1, RegState::Define | getDeadRegState(DstIsDead)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1155 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1156 | // Add an implicit def for the super-register. |
| 1157 | MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead)); |
| 1158 | TransferImpOps(MI, MIB, MIB); |
Jakob Stoklund Olesen | 465cdf3 | 2011-12-17 00:07:02 +0000 | [diff] [blame] | 1159 | MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1160 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1161 | return true; |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1162 | } |
| 1163 | |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 1164 | case ARM::VSTMQIA: { |
| 1165 | unsigned NewOpc = ARM::VSTMDIA; |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1166 | MachineInstrBuilder MIB = |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1167 | BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc)); |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1168 | unsigned OpIdx = 0; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1169 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1170 | // Grab the Q register source. |
| 1171 | bool SrcIsKill = MI.getOperand(OpIdx).isKill(); |
| 1172 | unsigned SrcReg = MI.getOperand(OpIdx++).getReg(); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1173 | |
| 1174 | // Copy the destination register. |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1175 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1176 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1177 | // Copy the predicate operands. |
| 1178 | MIB.addOperand(MI.getOperand(OpIdx++)); |
| 1179 | MIB.addOperand(MI.getOperand(OpIdx++)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1180 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1181 | // Add the source operands (D subregs). |
| 1182 | unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0); |
| 1183 | unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1); |
Matthias Braun | d6b108e | 2015-02-16 19:34:30 +0000 | [diff] [blame] | 1184 | MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0) |
| 1185 | .addReg(D1, SrcIsKill ? RegState::Kill : 0); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1186 | |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1187 | if (SrcIsKill) // Add an implicit kill for the Q register. |
| 1188 | MIB->addRegisterKilled(SrcReg, TRI, true); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1189 | |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1190 | TransferImpOps(MI, MIB, MIB); |
Jakob Stoklund Olesen | 465cdf3 | 2011-12-17 00:07:02 +0000 | [diff] [blame] | 1191 | MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end()); |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1192 | MI.eraseFromParent(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1193 | return true; |
Bob Wilson | 6b853c3 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1194 | } |
| 1195 | |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1196 | case ARM::VLD2q8Pseudo: |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1197 | case ARM::VLD2q16Pseudo: |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1198 | case ARM::VLD2q32Pseudo: |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1199 | case ARM::VLD2q8PseudoWB_fixed: |
| 1200 | case ARM::VLD2q16PseudoWB_fixed: |
| 1201 | case ARM::VLD2q32PseudoWB_fixed: |
Jim Grosbach | d146a02 | 2011-12-09 21:28:25 +0000 | [diff] [blame] | 1202 | case ARM::VLD2q8PseudoWB_register: |
| 1203 | case ARM::VLD2q16PseudoWB_register: |
| 1204 | case ARM::VLD2q32PseudoWB_register: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1205 | case ARM::VLD3d8Pseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1206 | case ARM::VLD3d16Pseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1207 | case ARM::VLD3d32Pseudo: |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1208 | case ARM::VLD1d64TPseudo: |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1209 | case ARM::VLD1d64TPseudoWB_fixed: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1210 | case ARM::VLD3d8Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1211 | case ARM::VLD3d16Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1212 | case ARM::VLD3d32Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1213 | case ARM::VLD3q8Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1214 | case ARM::VLD3q16Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1215 | case ARM::VLD3q32Pseudo_UPD: |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1216 | case ARM::VLD3q8oddPseudo: |
| 1217 | case ARM::VLD3q16oddPseudo: |
| 1218 | case ARM::VLD3q32oddPseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1219 | case ARM::VLD3q8oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1220 | case ARM::VLD3q16oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1221 | case ARM::VLD3q32oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1222 | case ARM::VLD4d8Pseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1223 | case ARM::VLD4d16Pseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1224 | case ARM::VLD4d32Pseudo: |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1225 | case ARM::VLD1d64QPseudo: |
Jiangning Liu | 4df2363 | 2014-01-16 09:16:13 +0000 | [diff] [blame] | 1226 | case ARM::VLD1d64QPseudoWB_fixed: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1227 | case ARM::VLD4d8Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1228 | case ARM::VLD4d16Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1229 | case ARM::VLD4d32Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1230 | case ARM::VLD4q8Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1231 | case ARM::VLD4q16Pseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1232 | case ARM::VLD4q32Pseudo_UPD: |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1233 | case ARM::VLD4q8oddPseudo: |
| 1234 | case ARM::VLD4q16oddPseudo: |
| 1235 | case ARM::VLD4q32oddPseudo: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1236 | case ARM::VLD4q8oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1237 | case ARM::VLD4q16oddPseudo_UPD: |
Bob Wilson | 35fafca | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 1238 | case ARM::VLD4q32oddPseudo_UPD: |
Bob Wilson | 77ab165 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1239 | case ARM::VLD3DUPd8Pseudo: |
| 1240 | case ARM::VLD3DUPd16Pseudo: |
| 1241 | case ARM::VLD3DUPd32Pseudo: |
| 1242 | case ARM::VLD3DUPd8Pseudo_UPD: |
| 1243 | case ARM::VLD3DUPd16Pseudo_UPD: |
| 1244 | case ARM::VLD3DUPd32Pseudo_UPD: |
Bob Wilson | 431ac4ef | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1245 | case ARM::VLD4DUPd8Pseudo: |
| 1246 | case ARM::VLD4DUPd16Pseudo: |
| 1247 | case ARM::VLD4DUPd32Pseudo: |
| 1248 | case ARM::VLD4DUPd8Pseudo_UPD: |
| 1249 | case ARM::VLD4DUPd16Pseudo_UPD: |
| 1250 | case ARM::VLD4DUPd32Pseudo_UPD: |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1251 | ExpandVLD(MBBI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1252 | return true; |
Bob Wilson | 75a6408 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 1253 | |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1254 | case ARM::VST2q8Pseudo: |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1255 | case ARM::VST2q16Pseudo: |
Bob Wilson | 950882b | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1256 | case ARM::VST2q32Pseudo: |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1257 | case ARM::VST2q8PseudoWB_fixed: |
| 1258 | case ARM::VST2q16PseudoWB_fixed: |
| 1259 | case ARM::VST2q32PseudoWB_fixed: |
Jim Grosbach | 88ac761 | 2011-12-14 21:32:11 +0000 | [diff] [blame] | 1260 | case ARM::VST2q8PseudoWB_register: |
| 1261 | case ARM::VST2q16PseudoWB_register: |
| 1262 | case ARM::VST2q32PseudoWB_register: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1263 | case ARM::VST3d8Pseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1264 | case ARM::VST3d16Pseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1265 | case ARM::VST3d32Pseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1266 | case ARM::VST1d64TPseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1267 | case ARM::VST3d8Pseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1268 | case ARM::VST3d16Pseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1269 | case ARM::VST3d32Pseudo_UPD: |
Jim Grosbach | 98d032f | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1270 | case ARM::VST1d64TPseudoWB_fixed: |
| 1271 | case ARM::VST1d64TPseudoWB_register: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1272 | case ARM::VST3q8Pseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1273 | case ARM::VST3q16Pseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1274 | case ARM::VST3q32Pseudo_UPD: |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1275 | case ARM::VST3q8oddPseudo: |
| 1276 | case ARM::VST3q16oddPseudo: |
| 1277 | case ARM::VST3q32oddPseudo: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1278 | case ARM::VST3q8oddPseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1279 | case ARM::VST3q16oddPseudo_UPD: |
Bob Wilson | 97919e9 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1280 | case ARM::VST3q32oddPseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1281 | case ARM::VST4d8Pseudo: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1282 | case ARM::VST4d16Pseudo: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1283 | case ARM::VST4d32Pseudo: |
Bob Wilson | 4cec449 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 1284 | case ARM::VST1d64QPseudo: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1285 | case ARM::VST4d8Pseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1286 | case ARM::VST4d16Pseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1287 | case ARM::VST4d32Pseudo_UPD: |
Jim Grosbach | 5ee209c | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1288 | case ARM::VST1d64QPseudoWB_fixed: |
| 1289 | case ARM::VST1d64QPseudoWB_register: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1290 | case ARM::VST4q8Pseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1291 | case ARM::VST4q16Pseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1292 | case ARM::VST4q32Pseudo_UPD: |
Bob Wilson | a609b89 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1293 | case ARM::VST4q8oddPseudo: |
| 1294 | case ARM::VST4q16oddPseudo: |
| 1295 | case ARM::VST4q32oddPseudo: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1296 | case ARM::VST4q8oddPseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1297 | case ARM::VST4q16oddPseudo_UPD: |
Bob Wilson | 9392b0e | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1298 | case ARM::VST4q32oddPseudo_UPD: |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1299 | ExpandVST(MBBI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1300 | return true; |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1301 | |
Bob Wilson | dc44990 | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 1302 | case ARM::VLD1LNq8Pseudo: |
| 1303 | case ARM::VLD1LNq16Pseudo: |
| 1304 | case ARM::VLD1LNq32Pseudo: |
| 1305 | case ARM::VLD1LNq8Pseudo_UPD: |
| 1306 | case ARM::VLD1LNq16Pseudo_UPD: |
| 1307 | case ARM::VLD1LNq32Pseudo_UPD: |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1308 | case ARM::VLD2LNd8Pseudo: |
| 1309 | case ARM::VLD2LNd16Pseudo: |
| 1310 | case ARM::VLD2LNd32Pseudo: |
| 1311 | case ARM::VLD2LNq16Pseudo: |
| 1312 | case ARM::VLD2LNq32Pseudo: |
| 1313 | case ARM::VLD2LNd8Pseudo_UPD: |
| 1314 | case ARM::VLD2LNd16Pseudo_UPD: |
| 1315 | case ARM::VLD2LNd32Pseudo_UPD: |
| 1316 | case ARM::VLD2LNq16Pseudo_UPD: |
| 1317 | case ARM::VLD2LNq32Pseudo_UPD: |
| 1318 | case ARM::VLD3LNd8Pseudo: |
| 1319 | case ARM::VLD3LNd16Pseudo: |
| 1320 | case ARM::VLD3LNd32Pseudo: |
| 1321 | case ARM::VLD3LNq16Pseudo: |
| 1322 | case ARM::VLD3LNq32Pseudo: |
| 1323 | case ARM::VLD3LNd8Pseudo_UPD: |
| 1324 | case ARM::VLD3LNd16Pseudo_UPD: |
| 1325 | case ARM::VLD3LNd32Pseudo_UPD: |
| 1326 | case ARM::VLD3LNq16Pseudo_UPD: |
| 1327 | case ARM::VLD3LNq32Pseudo_UPD: |
| 1328 | case ARM::VLD4LNd8Pseudo: |
| 1329 | case ARM::VLD4LNd16Pseudo: |
| 1330 | case ARM::VLD4LNd32Pseudo: |
| 1331 | case ARM::VLD4LNq16Pseudo: |
| 1332 | case ARM::VLD4LNq32Pseudo: |
| 1333 | case ARM::VLD4LNd8Pseudo_UPD: |
| 1334 | case ARM::VLD4LNd16Pseudo_UPD: |
| 1335 | case ARM::VLD4LNd32Pseudo_UPD: |
| 1336 | case ARM::VLD4LNq16Pseudo_UPD: |
| 1337 | case ARM::VLD4LNq32Pseudo_UPD: |
Bob Wilson | d80b29d | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1338 | case ARM::VST1LNq8Pseudo: |
| 1339 | case ARM::VST1LNq16Pseudo: |
| 1340 | case ARM::VST1LNq32Pseudo: |
| 1341 | case ARM::VST1LNq8Pseudo_UPD: |
| 1342 | case ARM::VST1LNq16Pseudo_UPD: |
| 1343 | case ARM::VST1LNq32Pseudo_UPD: |
Bob Wilson | d5c57a5 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1344 | case ARM::VST2LNd8Pseudo: |
| 1345 | case ARM::VST2LNd16Pseudo: |
| 1346 | case ARM::VST2LNd32Pseudo: |
| 1347 | case ARM::VST2LNq16Pseudo: |
| 1348 | case ARM::VST2LNq32Pseudo: |
| 1349 | case ARM::VST2LNd8Pseudo_UPD: |
| 1350 | case ARM::VST2LNd16Pseudo_UPD: |
| 1351 | case ARM::VST2LNd32Pseudo_UPD: |
| 1352 | case ARM::VST2LNq16Pseudo_UPD: |
| 1353 | case ARM::VST2LNq32Pseudo_UPD: |
| 1354 | case ARM::VST3LNd8Pseudo: |
| 1355 | case ARM::VST3LNd16Pseudo: |
| 1356 | case ARM::VST3LNd32Pseudo: |
| 1357 | case ARM::VST3LNq16Pseudo: |
| 1358 | case ARM::VST3LNq32Pseudo: |
| 1359 | case ARM::VST3LNd8Pseudo_UPD: |
| 1360 | case ARM::VST3LNd16Pseudo_UPD: |
| 1361 | case ARM::VST3LNd32Pseudo_UPD: |
| 1362 | case ARM::VST3LNq16Pseudo_UPD: |
| 1363 | case ARM::VST3LNq32Pseudo_UPD: |
| 1364 | case ARM::VST4LNd8Pseudo: |
| 1365 | case ARM::VST4LNd16Pseudo: |
| 1366 | case ARM::VST4LNd32Pseudo: |
| 1367 | case ARM::VST4LNq16Pseudo: |
| 1368 | case ARM::VST4LNq32Pseudo: |
| 1369 | case ARM::VST4LNd8Pseudo_UPD: |
| 1370 | case ARM::VST4LNd16Pseudo_UPD: |
| 1371 | case ARM::VST4LNd32Pseudo_UPD: |
| 1372 | case ARM::VST4LNq16Pseudo_UPD: |
| 1373 | case ARM::VST4LNq32Pseudo_UPD: |
| 1374 | ExpandLaneOp(MBBI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1375 | return true; |
Bob Wilson | c597fd3b | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1376 | |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 1377 | case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true; |
| 1378 | case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true; |
Jim Grosbach | 4a5c887 | 2011-12-15 22:27:11 +0000 | [diff] [blame] | 1379 | case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true; |
| 1380 | case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true; |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1381 | } |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1382 | } |
| 1383 | |
| 1384 | bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) { |
| 1385 | bool Modified = false; |
| 1386 | |
| 1387 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 1388 | while (MBBI != E) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1389 | MachineBasicBlock::iterator NMBBI = std::next(MBBI); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1390 | Modified |= ExpandMI(MBB, MBBI); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1391 | MBBI = NMBBI; |
| 1392 | } |
| 1393 | |
| 1394 | return Modified; |
| 1395 | } |
| 1396 | |
| 1397 | bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) { |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1398 | STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget()); |
| 1399 | TII = STI->getInstrInfo(); |
| 1400 | TRI = STI->getRegisterInfo(); |
Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 1401 | AFI = MF.getInfo<ARMFunctionInfo>(); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1402 | |
| 1403 | bool Modified = false; |
| 1404 | for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E; |
| 1405 | ++MFI) |
| 1406 | Modified |= ExpandMBB(*MFI); |
Jakob Stoklund Olesen | 9c3badc | 2011-07-29 00:27:32 +0000 | [diff] [blame] | 1407 | if (VerifyARMPseudo) |
| 1408 | MF.verify(this, "After expanding ARM pseudo instructions."); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1409 | return Modified; |
| 1410 | } |
| 1411 | |
| 1412 | /// createARMExpandPseudoPass - returns an instance of the pseudo instruction |
| 1413 | /// expansion pass. |
| 1414 | FunctionPass *llvm::createARMExpandPseudoPass() { |
| 1415 | return new ARMExpandPseudo(); |
| 1416 | } |