blob: d9094ba93658f813cbfefad56152ae8fcc2ed539 [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZInstrInfo.h - SystemZ instruction information ----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the SystemZ implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_SYSTEMZ_SYSTEMZINSTRINFO_H
15#define LLVM_LIB_TARGET_SYSTEMZ_SYSTEMZINSTRINFO_H
Ulrich Weigand5f613df2013-05-06 16:15:19 +000016
17#include "SystemZ.h"
18#include "SystemZRegisterInfo.h"
19#include "llvm/Target/TargetInstrInfo.h"
20
21#define GET_INSTRINFO_HEADER
22#include "SystemZGenInstrInfo.inc"
23
24namespace llvm {
25
26class SystemZTargetMachine;
27
28namespace SystemZII {
Richard Sandifordc2312692014-03-06 10:38:30 +000029enum {
30 // See comments in SystemZInstrFormats.td.
31 SimpleBDXLoad = (1 << 0),
32 SimpleBDXStore = (1 << 1),
33 Has20BitOffset = (1 << 2),
34 HasIndex = (1 << 3),
35 Is128Bit = (1 << 4),
36 AccessSizeMask = (31 << 5),
37 AccessSizeShift = 5,
38 CCValuesMask = (15 << 10),
39 CCValuesShift = 10,
40 CompareZeroCCMaskMask = (15 << 14),
41 CompareZeroCCMaskShift = 14,
42 CCMaskFirst = (1 << 18),
43 CCMaskLast = (1 << 19),
44 IsLogical = (1 << 20)
45};
46static inline unsigned getAccessSize(unsigned int Flags) {
47 return (Flags & AccessSizeMask) >> AccessSizeShift;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000048}
Richard Sandifordc2312692014-03-06 10:38:30 +000049static inline unsigned getCCValues(unsigned int Flags) {
50 return (Flags & CCValuesMask) >> CCValuesShift;
51}
52static inline unsigned getCompareZeroCCMask(unsigned int Flags) {
53 return (Flags & CompareZeroCCMaskMask) >> CompareZeroCCMaskShift;
54}
55
56// SystemZ MachineOperand target flags.
57enum {
58 // Masks out the bits for the access model.
Ulrich Weigand7db69182015-02-18 09:13:27 +000059 MO_SYMBOL_MODIFIER = (3 << 0),
Richard Sandifordc2312692014-03-06 10:38:30 +000060
61 // @GOT (aka @GOTENT)
Ulrich Weigand7db69182015-02-18 09:13:27 +000062 MO_GOT = (1 << 0),
63
64 // @INDNTPOFF
65 MO_INDNTPOFF = (2 << 0)
Richard Sandifordc2312692014-03-06 10:38:30 +000066};
67// Classifies a branch.
68enum BranchType {
69 // An instruction that branches on the current value of CC.
70 BranchNormal,
71
72 // An instruction that peforms a 32-bit signed comparison and branches
73 // on the result.
74 BranchC,
75
76 // An instruction that peforms a 32-bit unsigned comparison and branches
77 // on the result.
78 BranchCL,
79
80 // An instruction that peforms a 64-bit signed comparison and branches
81 // on the result.
82 BranchCG,
83
84 // An instruction that peforms a 64-bit unsigned comparison and branches
85 // on the result.
86 BranchCLG,
87
88 // An instruction that decrements a 32-bit register and branches if
89 // the result is nonzero.
90 BranchCT,
91
92 // An instruction that decrements a 64-bit register and branches if
93 // the result is nonzero.
94 BranchCTG
95};
96// Information about a branch instruction.
97struct Branch {
98 // The type of the branch.
99 BranchType Type;
100
101 // CCMASK_<N> is set if CC might be equal to N.
102 unsigned CCValid;
103
104 // CCMASK_<N> is set if the branch should be taken when CC == N.
105 unsigned CCMask;
106
107 // The target of the branch.
108 const MachineOperand *Target;
109
110 Branch(BranchType type, unsigned ccValid, unsigned ccMask,
111 const MachineOperand *target)
112 : Type(type), CCValid(ccValid), CCMask(ccMask), Target(target) {}
113};
114} // end namespace SystemZII
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000115
Eric Christopher673b3af2014-06-27 07:01:17 +0000116class SystemZSubtarget;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000117class SystemZInstrInfo : public SystemZGenInstrInfo {
118 const SystemZRegisterInfo RI;
Eric Christopher673b3af2014-06-27 07:01:17 +0000119 SystemZSubtarget &STI;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000120
121 void splitMove(MachineBasicBlock::iterator MI, unsigned NewOpcode) const;
122 void splitAdjDynAlloc(MachineBasicBlock::iterator MI) const;
Richard Sandiford01240232013-10-01 13:02:28 +0000123 void expandRIPseudo(MachineInstr *MI, unsigned LowOpcode,
124 unsigned HighOpcode, bool ConvertHigh) const;
Richard Sandiford42a694f2013-10-01 14:53:46 +0000125 void expandRIEPseudo(MachineInstr *MI, unsigned LowOpcode,
126 unsigned LowOpcodeK, unsigned HighOpcode) const;
Richard Sandiford0755c932013-10-01 11:26:28 +0000127 void expandRXYPseudo(MachineInstr *MI, unsigned LowOpcode,
128 unsigned HighOpcode) const;
Richard Sandiford21235a22013-10-01 12:49:07 +0000129 void expandZExtPseudo(MachineInstr *MI, unsigned LowOpcode,
130 unsigned Size) const;
Richard Sandiford0755c932013-10-01 11:26:28 +0000131 void emitGRX32Move(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
132 DebugLoc DL, unsigned DestReg, unsigned SrcReg,
133 unsigned LowLowOpcode, unsigned Size, bool KillSrc) const;
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000134 virtual void anchor();
Richard Sandiford0755c932013-10-01 11:26:28 +0000135
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000136public:
Eric Christopher673b3af2014-06-27 07:01:17 +0000137 explicit SystemZInstrInfo(SystemZSubtarget &STI);
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000138
139 // Override TargetInstrInfo.
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000140 unsigned isLoadFromStackSlot(const MachineInstr *MI,
141 int &FrameIndex) const override;
142 unsigned isStoreToStackSlot(const MachineInstr *MI,
143 int &FrameIndex) const override;
144 bool isStackSlotCopy(const MachineInstr *MI, int &DestFrameIndex,
145 int &SrcFrameIndex) const override;
146 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
147 MachineBasicBlock *&FBB,
148 SmallVectorImpl<MachineOperand> &Cond,
149 bool AllowModify) const override;
150 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
151 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000152 MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond,
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000153 DebugLoc DL) const override;
Richard Sandiford564681c2013-08-12 10:28:10 +0000154 bool analyzeCompare(const MachineInstr *MI, unsigned &SrcReg,
Craig Topper73156022014-03-02 09:09:27 +0000155 unsigned &SrcReg2, int &Mask, int &Value) const override;
Richard Sandiford564681c2013-08-12 10:28:10 +0000156 bool optimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg,
157 unsigned SrcReg2, int Mask, int Value,
Craig Topper73156022014-03-02 09:09:27 +0000158 const MachineRegisterInfo *MRI) const override;
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000159 bool isPredicable(MachineInstr *MI) const override;
160 bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCycles,
161 unsigned ExtraPredCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000162 BranchProbability Probability) const override;
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000163 bool isProfitableToIfCvt(MachineBasicBlock &TMBB,
164 unsigned NumCyclesT, unsigned ExtraPredCyclesT,
165 MachineBasicBlock &FMBB,
166 unsigned NumCyclesF, unsigned ExtraPredCyclesF,
Cong Houc536bd92015-09-10 23:10:42 +0000167 BranchProbability Probability) const override;
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000168 bool PredicateInstruction(MachineInstr *MI,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000169 ArrayRef<MachineOperand> Pred) const override;
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000170 void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
171 DebugLoc DL, unsigned DestReg, unsigned SrcReg,
172 bool KillSrc) const override;
173 void storeRegToStackSlot(MachineBasicBlock &MBB,
174 MachineBasicBlock::iterator MBBI,
175 unsigned SrcReg, bool isKill, int FrameIndex,
176 const TargetRegisterClass *RC,
177 const TargetRegisterInfo *TRI) const override;
178 void loadRegFromStackSlot(MachineBasicBlock &MBB,
179 MachineBasicBlock::iterator MBBI,
180 unsigned DestReg, int FrameIdx,
181 const TargetRegisterClass *RC,
182 const TargetRegisterInfo *TRI) const override;
183 MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
184 MachineBasicBlock::iterator &MBBI,
185 LiveVariables *LV) const override;
186 MachineInstr *foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000187 ArrayRef<unsigned> Ops,
Keno Fischere70b31f2015-06-08 20:09:58 +0000188 MachineBasicBlock::iterator InsertPt,
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000189 int FrameIndex) const override;
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000190 MachineInstr *foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
191 ArrayRef<unsigned> Ops,
Keno Fischere70b31f2015-06-08 20:09:58 +0000192 MachineBasicBlock::iterator InsertPt,
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000193 MachineInstr *LoadMI) const override;
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000194 bool expandPostRAPseudo(MachineBasicBlock::iterator MBBI) const override;
195 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const
196 override;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000197
198 // Return the SystemZRegisterInfo, which this class owns.
199 const SystemZRegisterInfo &getRegisterInfo() const { return RI; }
200
Richard Sandiford312425f2013-05-20 14:23:08 +0000201 // Return the size in bytes of MI.
202 uint64_t getInstSizeInBytes(const MachineInstr *MI) const;
203
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000204 // Return true if MI is a conditional or unconditional branch.
205 // When returning true, set Cond to the mask of condition-code
206 // values on which the instruction will branch, and set Target
207 // to the operand that contains the branch target. This target
208 // can be a register or a basic block.
Richard Sandiford53c9efd2013-05-28 10:13:54 +0000209 SystemZII::Branch getBranchInfo(const MachineInstr *MI) const;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000210
211 // Get the load and store opcodes for a given register class.
212 void getLoadStoreOpcodes(const TargetRegisterClass *RC,
213 unsigned &LoadOpcode, unsigned &StoreOpcode) const;
214
215 // Opcode is the opcode of an instruction that has an address operand,
216 // and the caller wants to perform that instruction's operation on an
217 // address that has displacement Offset. Return the opcode of a suitable
218 // instruction (which might be Opcode itself) or 0 if no such instruction
219 // exists.
220 unsigned getOpcodeForOffset(unsigned Opcode, int64_t Offset) const;
221
Richard Sandifordb49a3ab2013-08-05 11:03:20 +0000222 // If Opcode is a load instruction that has a LOAD AND TEST form,
223 // return the opcode for the testing form, otherwise return 0.
224 unsigned getLoadAndTest(unsigned Opcode) const;
225
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000226 // Return true if ROTATE AND ... SELECTED BITS can be used to select bits
227 // Mask of the R2 operand, given that only the low BitSize bits of Mask are
228 // significant. Set Start and End to the I3 and I4 operands if so.
229 bool isRxSBGMask(uint64_t Mask, unsigned BitSize,
230 unsigned &Start, unsigned &End) const;
231
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000232 // If Opcode is a COMPARE opcode for which an associated COMPARE AND
233 // BRANCH exists, return the opcode for the latter, otherwise return 0.
Richard Sandiforde1d9f002013-05-29 11:58:52 +0000234 // MI, if nonnull, is the compare instruction.
235 unsigned getCompareAndBranch(unsigned Opcode,
Craig Toppere73658d2014-04-28 04:05:08 +0000236 const MachineInstr *MI = nullptr) const;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000237
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000238 // Emit code before MBBI in MI to move immediate value Value into
239 // physical register Reg.
240 void loadImmediate(MachineBasicBlock &MBB,
241 MachineBasicBlock::iterator MBBI,
242 unsigned Reg, uint64_t Value) const;
243};
244} // end namespace llvm
245
246#endif