blob: 3301a82bd09f3606c4f00755e173ce4065f44e17 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000041
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000042 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000043 let TSFlags{0} = VM_CNT;
44 let TSFlags{1} = EXP_CNT;
45 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000046
47 let TSFlags{3} = SALU;
48 let TSFlags{4} = VALU;
49
50 let TSFlags{5} = SOP1;
51 let TSFlags{6} = SOP2;
52 let TSFlags{7} = SOPC;
53 let TSFlags{8} = SOPK;
54 let TSFlags{9} = SOPP;
55
56 let TSFlags{10} = VOP1;
57 let TSFlags{11} = VOP2;
58 let TSFlags{12} = VOP3;
59 let TSFlags{13} = VOPC;
60
61 let TSFlags{14} = MUBUF;
62 let TSFlags{15} = MTBUF;
63 let TSFlags{16} = SMRD;
64 let TSFlags{17} = DS;
65 let TSFlags{18} = MIMG;
66 let TSFlags{19} = FLAT;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000067
68 // Most instructions require adjustments after selection to satisfy
69 // operand requirements.
70 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +000071}
72
Tom Stellarde5a1cda2014-07-21 17:44:28 +000073class Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +000074
Christian Konig72d5d5c2013-02-21 15:16:44 +000075 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000076 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000077}
78
Tom Stellarde5a1cda2014-07-21 17:44:28 +000079class Enc64 {
Tom Stellard75aadc22012-12-11 21:25:42 +000080
Christian Konig72d5d5c2013-02-21 15:16:44 +000081 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000082 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000083}
84
Tom Stellard94d2e992014-10-07 23:51:34 +000085class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
86 InstSI <outs, ins, asm, pattern> {
87 let mayLoad = 0;
88 let mayStore = 0;
89 let hasSideEffects = 0;
90 let UseNamedOperandTable = 1;
91 let VOP1 = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000092 let VALU = 1;
Tom Stellard94d2e992014-10-07 23:51:34 +000093}
94
Tom Stellard092f3322014-06-17 19:34:46 +000095class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +000096 InstSI <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +000097
98 let mayLoad = 0;
99 let mayStore = 0;
100 let hasSideEffects = 0;
101 let UseNamedOperandTable = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000102 // Using complex patterns gives VOP3 patterns a very high complexity rating,
103 // but standalone patterns are almost always prefered, so we need to adjust the
104 // priority lower. The goal is to use a high number to reduce complexity to
105 // zero (or less than zero).
106 let AddedComplexity = -1000;
107
Tom Stellard092f3322014-06-17 19:34:46 +0000108 let VOP3 = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000109 let VALU = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +0000110
111 int Size = 8;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000112 let Uses = [EXEC];
Tom Stellard092f3322014-06-17 19:34:46 +0000113}
114
Christian Konig72d5d5c2013-02-21 15:16:44 +0000115//===----------------------------------------------------------------------===//
116// Scalar operations
117//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000118
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000119class SOP1e <bits<8> op> : Enc32 {
Tom Stellard75aadc22012-12-11 21:25:42 +0000120
Christian Konig72d5d5c2013-02-21 15:16:44 +0000121 bits<7> SDST;
122 bits<8> SSRC0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000123
Christian Konig72d5d5c2013-02-21 15:16:44 +0000124 let Inst{7-0} = SSRC0;
125 let Inst{15-8} = op;
126 let Inst{22-16} = SDST;
127 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000128}
129
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000130class SOP2e <bits<7> op> : Enc32 {
131
Christian Konig72d5d5c2013-02-21 15:16:44 +0000132 bits<7> SDST;
133 bits<8> SSRC0;
134 bits<8> SSRC1;
135
136 let Inst{7-0} = SSRC0;
137 let Inst{15-8} = SSRC1;
138 let Inst{22-16} = SDST;
139 let Inst{29-23} = op;
140 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000141}
142
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000143class SOPCe <bits<7> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000144
145 bits<8> SSRC0;
146 bits<8> SSRC1;
147
148 let Inst{7-0} = SSRC0;
149 let Inst{15-8} = SSRC1;
150 let Inst{22-16} = op;
151 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000152}
153
154class SOPKe <bits<5> op> : Enc32 {
155
156 bits <7> SDST;
157 bits <16> SIMM16;
158
159 let Inst{15-0} = SIMM16;
160 let Inst{22-16} = SDST;
161 let Inst{27-23} = op;
162 let Inst{31-28} = 0xb; //encoding
163}
164
165class SOPPe <bits<7> op> : Enc32 {
166
167 bits <16> simm16;
168
169 let Inst{15-0} = simm16;
170 let Inst{22-16} = op;
171 let Inst{31-23} = 0x17f; // encoding
172}
173
174class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
175
176 bits<7> SDST;
177 bits<7> SBASE;
178 bits<8> OFFSET;
179
180 let Inst{7-0} = OFFSET;
181 let Inst{8} = imm;
182 let Inst{14-9} = SBASE{6-1};
183 let Inst{21-15} = SDST;
184 let Inst{26-22} = op;
185 let Inst{31-27} = 0x18; //encoding
186}
187
188class SOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
189 InstSI<outs, ins, asm, pattern>, SOP1e <op> {
190
191 let mayLoad = 0;
192 let mayStore = 0;
193 let hasSideEffects = 0;
194 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000195 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000196}
197
198class SOP2 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
199 InstSI <outs, ins, asm, pattern>, SOP2e<op> {
200
201 let mayLoad = 0;
202 let mayStore = 0;
203 let hasSideEffects = 0;
204 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000205 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000206
207 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000208}
209
210class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
211 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000212
213 let DisableEncoding = "$dst";
214 let mayLoad = 0;
215 let mayStore = 0;
216 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000217 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000218 let SOPC = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000219
220 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000221}
222
223class SOPK <bits<5> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000224 InstSI <outs, ins , asm, pattern>, SOPKe<op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000225
226 let mayLoad = 0;
227 let mayStore = 0;
228 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000229 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000230 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000231
232 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000233}
234
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000235class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000236 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000237
238 let mayLoad = 0;
239 let mayStore = 0;
240 let hasSideEffects = 0;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000241 let isCodeGenOnly = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000242 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000243 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000244
245 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000246}
247
Tom Stellardc470c962014-10-01 14:44:42 +0000248class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
249 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000250
251 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000252 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000253 let mayStore = 0;
254 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000255 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000256 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000257}
258
259//===----------------------------------------------------------------------===//
260// Vector ALU operations
261//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000262
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000263class VOP1e <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000264
265 bits<8> VDST;
266 bits<9> SRC0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000267
Christian Konig72d5d5c2013-02-21 15:16:44 +0000268 let Inst{8-0} = SRC0;
269 let Inst{16-9} = op;
270 let Inst{24-17} = VDST;
271 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000272}
273
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000274class VOP2e <bits<6> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000275
276 bits<8> VDST;
277 bits<9> SRC0;
278 bits<8> VSRC1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000279
Christian Konig72d5d5c2013-02-21 15:16:44 +0000280 let Inst{8-0} = SRC0;
281 let Inst{16-9} = VSRC1;
282 let Inst{24-17} = VDST;
283 let Inst{30-25} = op;
284 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000285}
286
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000287class VOP3e <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000288
Tom Stellard459a79a2013-05-20 15:02:08 +0000289 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000290 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000291 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000292 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000293 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000294 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000295 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000296 bits<1> clamp;
297 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000298
Tom Stellard459a79a2013-05-20 15:02:08 +0000299 let Inst{7-0} = dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000300 let Inst{8} = src0_modifiers{1};
301 let Inst{9} = src1_modifiers{1};
302 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000303 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000304 let Inst{25-17} = op;
305 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000306 let Inst{40-32} = src0;
307 let Inst{49-41} = src1;
308 let Inst{58-50} = src2;
309 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000310 let Inst{61} = src0_modifiers{0};
311 let Inst{62} = src1_modifiers{0};
312 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000313}
314
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000315class VOP3be <bits<9> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000316
Tom Stellard459a79a2013-05-20 15:02:08 +0000317 bits<8> dst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000318 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000319 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000320 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000321 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000322 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000323 bits<9> src2;
324 bits<7> sdst;
325 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000326
Tom Stellard459a79a2013-05-20 15:02:08 +0000327 let Inst{7-0} = dst;
328 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000329 let Inst{25-17} = op;
330 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000331 let Inst{40-32} = src0;
332 let Inst{49-41} = src1;
333 let Inst{58-50} = src2;
334 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000335 let Inst{61} = src0_modifiers{0};
336 let Inst{62} = src1_modifiers{0};
337 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000338}
339
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000340class VOPCe <bits<8> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000341
342 bits<9> SRC0;
343 bits<8> VSRC1;
344
345 let Inst{8-0} = SRC0;
346 let Inst{16-9} = VSRC1;
347 let Inst{24-17} = op;
348 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349}
350
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000351class VINTRPe <bits<2> op> : Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000352
353 bits<8> VDST;
354 bits<8> VSRC;
355 bits<2> ATTRCHAN;
356 bits<6> ATTR;
357
358 let Inst{7-0} = VSRC;
359 let Inst{9-8} = ATTRCHAN;
360 let Inst{15-10} = ATTR;
361 let Inst{17-16} = op;
362 let Inst{25-18} = VDST;
363 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000364}
365
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000366class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000367
368 bits<8> vdst;
369 bits<1> gds;
370 bits<8> addr;
371 bits<8> data0;
372 bits<8> data1;
373 bits<8> offset0;
374 bits<8> offset1;
375
376 let Inst{7-0} = offset0;
377 let Inst{15-8} = offset1;
378 let Inst{17} = gds;
379 let Inst{25-18} = op;
380 let Inst{31-26} = 0x36; //encoding
381 let Inst{39-32} = addr;
382 let Inst{47-40} = data0;
383 let Inst{55-48} = data1;
384 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000385}
386
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000387class MUBUFe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000388
Tom Stellard6db08eb2013-04-05 23:31:44 +0000389 bits<12> offset;
390 bits<1> offen;
391 bits<1> idxen;
392 bits<1> glc;
393 bits<1> addr64;
394 bits<1> lds;
395 bits<8> vaddr;
396 bits<8> vdata;
397 bits<7> srsrc;
398 bits<1> slc;
399 bits<1> tfe;
400 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000401
Tom Stellard6db08eb2013-04-05 23:31:44 +0000402 let Inst{11-0} = offset;
403 let Inst{12} = offen;
404 let Inst{13} = idxen;
405 let Inst{14} = glc;
406 let Inst{15} = addr64;
407 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000408 let Inst{24-18} = op;
409 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000410 let Inst{39-32} = vaddr;
411 let Inst{47-40} = vdata;
412 let Inst{52-48} = srsrc{6-2};
413 let Inst{54} = slc;
414 let Inst{55} = tfe;
415 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000416}
417
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000418class MTBUFe <bits<3> op> : Enc64 {
Christian Konige3cba882013-02-16 11:28:02 +0000419
Christian Konig72d5d5c2013-02-21 15:16:44 +0000420 bits<8> VDATA;
421 bits<12> OFFSET;
422 bits<1> OFFEN;
423 bits<1> IDXEN;
424 bits<1> GLC;
425 bits<1> ADDR64;
426 bits<4> DFMT;
427 bits<3> NFMT;
428 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000429 bits<7> SRSRC;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000430 bits<1> SLC;
431 bits<1> TFE;
432 bits<8> SOFFSET;
433
434 let Inst{11-0} = OFFSET;
435 let Inst{12} = OFFEN;
436 let Inst{13} = IDXEN;
437 let Inst{14} = GLC;
438 let Inst{15} = ADDR64;
439 let Inst{18-16} = op;
440 let Inst{22-19} = DFMT;
441 let Inst{25-23} = NFMT;
442 let Inst{31-26} = 0x3a; //encoding
443 let Inst{39-32} = VADDR;
444 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000445 let Inst{52-48} = SRSRC{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000446 let Inst{54} = SLC;
447 let Inst{55} = TFE;
448 let Inst{63-56} = SOFFSET;
Christian Konige3cba882013-02-16 11:28:02 +0000449}
450
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000451class MIMGe <bits<7> op> : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000452
453 bits<8> VDATA;
454 bits<4> DMASK;
455 bits<1> UNORM;
456 bits<1> GLC;
457 bits<1> DA;
458 bits<1> R128;
459 bits<1> TFE;
460 bits<1> LWE;
461 bits<1> SLC;
462 bits<8> VADDR;
Christian Konig84652962013-03-01 09:46:17 +0000463 bits<7> SRSRC;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000464 bits<7> SSAMP;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000465
466 let Inst{11-8} = DMASK;
467 let Inst{12} = UNORM;
468 let Inst{13} = GLC;
469 let Inst{14} = DA;
470 let Inst{15} = R128;
471 let Inst{16} = TFE;
472 let Inst{17} = LWE;
473 let Inst{24-18} = op;
474 let Inst{25} = SLC;
475 let Inst{31-26} = 0x3c;
476 let Inst{39-32} = VADDR;
477 let Inst{47-40} = VDATA;
Christian Konig84652962013-03-01 09:46:17 +0000478 let Inst{52-48} = SRSRC{6-2};
479 let Inst{57-53} = SSAMP{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000480}
481
Matt Arsenault3f981402014-09-15 15:41:53 +0000482class FLATe<bits<7> op> : Enc64 {
483 bits<8> addr;
484 bits<8> data;
485 bits<8> vdst;
486 bits<1> slc;
487 bits<1> glc;
488 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000489
Matt Arsenault3f981402014-09-15 15:41:53 +0000490 // 15-0 is reserved.
491 let Inst{16} = glc;
492 let Inst{17} = slc;
493 let Inst{24-18} = op;
494 let Inst{31-26} = 0x37; // Encoding.
495 let Inst{39-32} = addr;
496 let Inst{47-40} = data;
497 // 54-48 is reserved.
498 let Inst{55} = tfe;
499 let Inst{63-56} = vdst;
500}
501
502class EXPe : Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000503 bits<4> EN;
504 bits<6> TGT;
505 bits<1> COMPR;
506 bits<1> DONE;
507 bits<1> VM;
508 bits<8> VSRC0;
509 bits<8> VSRC1;
510 bits<8> VSRC2;
511 bits<8> VSRC3;
512
513 let Inst{3-0} = EN;
514 let Inst{9-4} = TGT;
515 let Inst{10} = COMPR;
516 let Inst{11} = DONE;
517 let Inst{12} = VM;
518 let Inst{31-26} = 0x3e;
519 let Inst{39-32} = VSRC0;
520 let Inst{47-40} = VSRC1;
521 let Inst{55-48} = VSRC2;
522 let Inst{63-56} = VSRC3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000523}
524
525let Uses = [EXEC] in {
526
527class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000528 VOP1Common <outs, ins, asm, pattern>,
529 VOP1e<op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000530
531class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
532 InstSI <outs, ins, asm, pattern>, VOP2e<op> {
533
534 let mayLoad = 0;
535 let mayStore = 0;
536 let hasSideEffects = 0;
537 let UseNamedOperandTable = 1;
538 let VOP2 = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000539 let VALU = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000540}
541
542class VOP3 <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> :
543 VOP3Common <outs, ins, asm, pattern>, VOP3e<op>;
544
545class VOP3b <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern> :
546 VOP3Common <outs, ins, asm, pattern>, VOP3be<op>;
547
548class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
549 InstSI <(outs VCCReg:$dst), ins, asm, pattern>, VOPCe <op> {
550
551 let DisableEncoding = "$dst";
552 let mayLoad = 0;
553 let mayStore = 0;
554 let hasSideEffects = 0;
555 let UseNamedOperandTable = 1;
556 let VOPC = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000557 let VALU = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000558}
559
560class VINTRP <bits <2> op, dag outs, dag ins, string asm, list<dag> pattern> :
561 InstSI <outs, ins, asm, pattern>, VINTRPe<op> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000562 let mayLoad = 1;
563 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000564 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000565}
566
567} // End Uses = [EXEC]
568
569//===----------------------------------------------------------------------===//
570// Vector I/O operations
571//===----------------------------------------------------------------------===//
572
573let Uses = [EXEC] in {
574
575class DS <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
576 InstSI <outs, ins, asm, pattern> , DSe<op> {
577
578 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000579 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000580 let UseNamedOperandTable = 1;
Tom Stellarda99ada52014-11-21 22:31:44 +0000581 let DisableEncoding = "$m0";
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000582}
583
584class MUBUF <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
585 InstSI<outs, ins, asm, pattern>, MUBUFe <op> {
586
587 let VM_CNT = 1;
588 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000589 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000590
Matt Arsenault9a072c12014-11-18 23:57:33 +0000591 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000592 let UseNamedOperandTable = 1;
593}
594
Tom Stellard0c238c22014-10-01 14:44:43 +0000595class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
596 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000597
598 let VM_CNT = 1;
599 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000600 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000601
Craig Topperc50d64b2014-11-26 00:46:26 +0000602 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000603 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000604}
605
Matt Arsenault3f981402014-09-15 15:41:53 +0000606class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
607 InstSI<outs, ins, asm, pattern>, FLATe <op> {
608 let FLAT = 1;
609 // Internally, FLAT instruction are executed as both an LDS and a
610 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
611 // and are not considered done until both have been decremented.
612 let VM_CNT = 1;
613 let LGKM_CNT = 1;
614
615 let Uses = [EXEC, FLAT_SCR]; // M0
616
617 let UseNamedOperandTable = 1;
618 let hasSideEffects = 0;
619}
620
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000621class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
622 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
623
624 let VM_CNT = 1;
625 let EXP_CNT = 1;
626 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000627
628 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000629}
630
Christian Konig72d5d5c2013-02-21 15:16:44 +0000631
Christian Konig72d5d5c2013-02-21 15:16:44 +0000632
633} // End Uses = [EXEC]