blob: a05fdd9059c1063401f4877384e3129b4f0ce77c [file] [log] [blame]
Ulrich Weigand9e3577f2013-05-06 16:17:29 +00001; Test 64-bit addition in which the second operand is variable.
2;
Richard Sandifordc575df62013-07-19 16:26:39 +00003; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z10 | FileCheck %s
4; RUN: llc < %s -mtriple=s390x-linux-gnu -mcpu=z196 | FileCheck %s
Ulrich Weigand9e3577f2013-05-06 16:17:29 +00005
Richard Sandiforded1fab62013-07-03 10:10:02 +00006declare i64 @foo()
7
Ulrich Weigand9e3577f2013-05-06 16:17:29 +00008; Check AGR.
9define i64 @f1(i64 %a, i64 %b) {
Stephen Lind24ab202013-07-14 06:24:09 +000010; CHECK-LABEL: f1:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000011; CHECK: agr %r2, %r3
12; CHECK: br %r14
13 %add = add i64 %a, %b
14 ret i64 %add
15}
16
17; Check AG with no displacement.
18define i64 @f2(i64 %a, i64 *%src) {
Stephen Lind24ab202013-07-14 06:24:09 +000019; CHECK-LABEL: f2:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000020; CHECK: ag %r2, 0(%r3)
21; CHECK: br %r14
22 %b = load i64 *%src
23 %add = add i64 %a, %b
24 ret i64 %add
25}
26
27; Check the high end of the aligned AG range.
28define i64 @f3(i64 %a, i64 *%src) {
Stephen Lind24ab202013-07-14 06:24:09 +000029; CHECK-LABEL: f3:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000030; CHECK: ag %r2, 524280(%r3)
31; CHECK: br %r14
32 %ptr = getelementptr i64 *%src, i64 65535
33 %b = load i64 *%ptr
34 %add = add i64 %a, %b
35 ret i64 %add
36}
37
38; Check the next doubleword up, which needs separate address logic.
39; Other sequences besides this one would be OK.
40define i64 @f4(i64 %a, i64 *%src) {
Stephen Lind24ab202013-07-14 06:24:09 +000041; CHECK-LABEL: f4:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000042; CHECK: agfi %r3, 524288
43; CHECK: ag %r2, 0(%r3)
44; CHECK: br %r14
45 %ptr = getelementptr i64 *%src, i64 65536
46 %b = load i64 *%ptr
47 %add = add i64 %a, %b
48 ret i64 %add
49}
50
51; Check the high end of the negative aligned AG range.
52define i64 @f5(i64 %a, i64 *%src) {
Stephen Lind24ab202013-07-14 06:24:09 +000053; CHECK-LABEL: f5:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000054; CHECK: ag %r2, -8(%r3)
55; CHECK: br %r14
56 %ptr = getelementptr i64 *%src, i64 -1
57 %b = load i64 *%ptr
58 %add = add i64 %a, %b
59 ret i64 %add
60}
61
62; Check the low end of the AG range.
63define i64 @f6(i64 %a, i64 *%src) {
Stephen Lind24ab202013-07-14 06:24:09 +000064; CHECK-LABEL: f6:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000065; CHECK: ag %r2, -524288(%r3)
66; CHECK: br %r14
67 %ptr = getelementptr i64 *%src, i64 -65536
68 %b = load i64 *%ptr
69 %add = add i64 %a, %b
70 ret i64 %add
71}
72
73; Check the next doubleword down, which needs separate address logic.
74; Other sequences besides this one would be OK.
75define i64 @f7(i64 %a, i64 *%src) {
Stephen Lind24ab202013-07-14 06:24:09 +000076; CHECK-LABEL: f7:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000077; CHECK: agfi %r3, -524296
78; CHECK: ag %r2, 0(%r3)
79; CHECK: br %r14
80 %ptr = getelementptr i64 *%src, i64 -65537
81 %b = load i64 *%ptr
82 %add = add i64 %a, %b
83 ret i64 %add
84}
85
86; Check that AG allows an index.
87define i64 @f8(i64 %a, i64 %src, i64 %index) {
Stephen Lind24ab202013-07-14 06:24:09 +000088; CHECK-LABEL: f8:
Ulrich Weigand9e3577f2013-05-06 16:17:29 +000089; CHECK: ag %r2, 524280({{%r4,%r3|%r3,%r4}})
90; CHECK: br %r14
91 %add1 = add i64 %src, %index
92 %add2 = add i64 %add1, 524280
93 %ptr = inttoptr i64 %add2 to i64 *
94 %b = load i64 *%ptr
95 %add = add i64 %a, %b
96 ret i64 %add
97}
Richard Sandiforded1fab62013-07-03 10:10:02 +000098
99; Check that additions of spilled values can use AG rather than AGR.
100define i64 @f9(i64 *%ptr0) {
Stephen Lind24ab202013-07-14 06:24:09 +0000101; CHECK-LABEL: f9:
Richard Sandiforded1fab62013-07-03 10:10:02 +0000102; CHECK: brasl %r14, foo@PLT
103; CHECK: ag %r2, 160(%r15)
104; CHECK: br %r14
105 %ptr1 = getelementptr i64 *%ptr0, i64 2
106 %ptr2 = getelementptr i64 *%ptr0, i64 4
107 %ptr3 = getelementptr i64 *%ptr0, i64 6
108 %ptr4 = getelementptr i64 *%ptr0, i64 8
109 %ptr5 = getelementptr i64 *%ptr0, i64 10
110 %ptr6 = getelementptr i64 *%ptr0, i64 12
111 %ptr7 = getelementptr i64 *%ptr0, i64 14
112 %ptr8 = getelementptr i64 *%ptr0, i64 16
113 %ptr9 = getelementptr i64 *%ptr0, i64 18
114
115 %val0 = load i64 *%ptr0
116 %val1 = load i64 *%ptr1
117 %val2 = load i64 *%ptr2
118 %val3 = load i64 *%ptr3
119 %val4 = load i64 *%ptr4
120 %val5 = load i64 *%ptr5
121 %val6 = load i64 *%ptr6
122 %val7 = load i64 *%ptr7
123 %val8 = load i64 *%ptr8
124 %val9 = load i64 *%ptr9
125
126 %ret = call i64 @foo()
127
128 %add0 = add i64 %ret, %val0
129 %add1 = add i64 %add0, %val1
130 %add2 = add i64 %add1, %val2
131 %add3 = add i64 %add2, %val3
132 %add4 = add i64 %add3, %val4
133 %add5 = add i64 %add4, %val5
134 %add6 = add i64 %add5, %val6
135 %add7 = add i64 %add6, %val7
136 %add8 = add i64 %add7, %val8
137 %add9 = add i64 %add8, %val9
138
139 ret i64 %add9
140}