blob: 3fef70785c3028b927346f865903e6d1397215ba [file] [log] [blame]
Chris Lattnerfc24e832004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell29265fe2003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner8418e362003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukmanbb053ce2003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattnerc6b13e22006-03-24 18:52:35 +000015// Include all information about LLVM intrinsics.
16include "llvm/Intrinsics.td"
Chris Lattnere45b6992003-07-30 05:50:12 +000017
18//===----------------------------------------------------------------------===//
19// Register file description - These classes are used to fill in the target
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000020// description classes.
Chris Lattnere45b6992003-07-30 05:50:12 +000021
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000022class RegisterClass; // Forward def
Chris Lattnere45b6992003-07-30 05:50:12 +000023
Chris Lattnere8e81a22004-09-14 04:17:02 +000024// Register - You should define one instance of this class for each register
25// in the target machine. String n will become the "name" of the register.
Chris Lattner33ce5f82005-09-30 04:13:23 +000026class Register<string n> {
Misha Brukmanbb053ce2003-05-29 18:48:17 +000027 string Namespace = "";
Chris Lattnere8e81a22004-09-14 04:17:02 +000028 string Name = n;
Chris Lattner6a92fde2004-08-21 02:17:39 +000029
30 // SpillSize - If this value is set to a non-zero value, it is the size in
31 // bits of the spill slot required to hold this register. If this value is
32 // set to zero, the information is inferred from any register classes the
33 // register belongs to.
34 int SpillSize = 0;
35
36 // SpillAlignment - This value is used to specify the alignment required for
37 // spilling the register. Like SpillSize, this should only be explicitly
38 // specified if the register is not in a register class.
39 int SpillAlignment = 0;
Chris Lattner9c66ed82003-08-03 22:12:37 +000040
Chris Lattner33ce5f82005-09-30 04:13:23 +000041 // Aliases - A list of registers that this register overlaps with. A read or
42 // modification of this register can potentially read or modifie the aliased
43 // registers.
44 //
45 list<Register> Aliases = [];
Misha Brukmanbb053ce2003-05-29 18:48:17 +000046}
47
Chris Lattnere8e81a22004-09-14 04:17:02 +000048// RegisterGroup - This can be used to define instances of Register which
49// need to specify aliases.
50// List "aliases" specifies which registers are aliased to this one. This
51// allows the code generator to be careful not to put two values with
52// overlapping live ranges into registers which alias.
53class RegisterGroup<string n, list<Register> aliases> : Register<n> {
54 let Aliases = aliases;
Chris Lattnere45b6992003-07-30 05:50:12 +000055}
56
57// RegisterClass - Now that all of the registers are defined, and aliases
58// between registers are defined, specify which registers belong to which
59// register classes. This also defines the default allocation order of
60// registers by register allocators.
61//
Nate Begeman006bb042005-12-01 04:51:06 +000062class RegisterClass<string namespace, list<ValueType> regTypes, int alignment,
Chris Lattner3fb85f22005-08-19 18:48:48 +000063 list<Register> regList> {
64 string Namespace = namespace;
65
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000066 // RegType - Specify the ValueType of the registers in this register class.
67 // Note that all registers in a register class must have the same ValueType.
68 //
Nate Begeman006bb042005-12-01 04:51:06 +000069 list<ValueType> RegTypes = regTypes;
70
71 // Size - Specify the spill size in bits of the registers. A default value of
72 // zero lets tablgen pick an appropriate size.
73 int Size = 0;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000074
75 // Alignment - Specify the alignment required of the registers when they are
76 // stored or loaded to memory.
77 //
Chris Lattnere45b6992003-07-30 05:50:12 +000078 int Alignment = alignment;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000079
80 // MemberList - Specify which registers are in this class. If the
81 // allocation_order_* method are not specified, this also defines the order of
82 // allocation used by the register allocator.
83 //
Chris Lattnere45b6992003-07-30 05:50:12 +000084 list<Register> MemberList = regList;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000085
Chris Lattnerbd26a822005-08-19 19:13:20 +000086 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
87 // code into a generated register class. The normal usage of this is to
88 // overload virtual methods.
89 code MethodProtos = [{}];
90 code MethodBodies = [{}];
Chris Lattnere45b6992003-07-30 05:50:12 +000091}
92
93
94//===----------------------------------------------------------------------===//
Jim Laskey74ab9962005-10-19 19:51:16 +000095// Pull in the common support for scheduling
96//
97include "../TargetSchedule.td"
98
Evan Chengd296a432005-12-14 22:02:59 +000099class Predicate; // Forward def
Jim Laskey74ab9962005-10-19 19:51:16 +0000100
101//===----------------------------------------------------------------------===//
Chris Lattner6a7439f2003-08-03 18:18:31 +0000102// Instruction set description - These classes correspond to the C++ classes in
103// the Target/TargetInstrInfo.h file.
Chris Lattnere45b6992003-07-30 05:50:12 +0000104//
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000105class Instruction {
Chris Lattner1cabced72004-08-01 09:36:44 +0000106 string Name = ""; // The opcode string for this instruction
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000107 string Namespace = "";
108
Chris Lattnerfc24e832004-08-01 03:23:34 +0000109 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerfd689382004-08-01 04:40:43 +0000110 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerfc24e832004-08-01 03:23:34 +0000111
112 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
113 // otherwise, uninitialized.
114 list<dag> Pattern;
115
116 // The follow state will eventually be inferred automatically from the
117 // instruction pattern.
118
119 list<Register> Uses = []; // Default to using no non-operand registers
120 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000121
Evan Chengd296a432005-12-14 22:02:59 +0000122 // Predicates - List of predicates which will be turned into isel matching
123 // code.
124 list<Predicate> Predicates = [];
125
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000126 // These bits capture information about the high-level semantics of the
127 // instruction.
Chris Lattner6a561be2003-07-29 23:02:49 +0000128 bit isReturn = 0; // Is this instruction a return instruction?
129 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2ab11422004-07-31 02:07:07 +0000130 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000131 bit isCall = 0; // Is this instruction a call instruction?
Nate Begemanc762ab72004-09-28 21:29:00 +0000132 bit isLoad = 0; // Is this instruction a load instruction?
133 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000134 bit isTwoAddress = 0; // Is this a two address instruction?
Chris Lattner182db0c2005-01-02 02:27:48 +0000135 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
136 bit isCommutable = 0; // Is this 3 operand instruction commutable?
Chris Lattner6a561be2003-07-29 23:02:49 +0000137 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner66522232004-09-28 18:34:14 +0000138 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattnerc6a03382005-08-26 20:55:40 +0000139 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
Evan Chenge8531382005-12-04 08:13:17 +0000140 bit hasCtrlDep = 0; // Does this instruction r/w ctrl-flow chains?
Evan Cheng14c53b42005-12-26 09:11:45 +0000141 bit noResults = 0; // Does this instruction produce no results?
Jim Laskey74ab9962005-10-19 19:51:16 +0000142
Chris Lattner12405742006-01-27 01:46:15 +0000143 InstrItinClass Itinerary = NoItinerary;// Execution steps used for scheduling.
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000144}
145
Evan Chengd296a432005-12-14 22:02:59 +0000146/// Predicates - These are extra conditionals which are turned into instruction
147/// selector matching code. Currently each predicate is just a string.
148class Predicate<string cond> {
149 string CondString = cond;
150}
151
152class Requires<list<Predicate> preds> {
153 list<Predicate> Predicates = preds;
154}
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000155
Chris Lattnerfd689382004-08-01 04:40:43 +0000156/// ops definition - This is just a simple marker used to identify the operands
157/// list for an instruction. This should be used like this:
158/// (ops R32:$dst, R32:$src) or something similar.
159def ops;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000160
Chris Lattner5cfa3772005-08-18 23:17:07 +0000161/// variable_ops definition - Mark this instruction as taking a variable number
162/// of operands.
163def variable_ops;
164
Chris Lattner6bd2d262004-08-11 01:53:34 +0000165/// Operand Types - These provide the built-in operand types that may be used
166/// by a target. Targets can optionally provide their own operand types as
167/// needed, though this should not be needed for RISC targets.
168class Operand<ValueType ty> {
Chris Lattner6bd2d262004-08-11 01:53:34 +0000169 ValueType Type = ty;
170 string PrintMethod = "printOperand";
Chris Lattner252d88c2005-11-19 07:00:10 +0000171 int NumMIOperands = 1;
172 dag MIOperandInfo = (ops);
Chris Lattner6bd2d262004-08-11 01:53:34 +0000173}
174
Chris Lattnerae0c2c752004-08-15 05:37:00 +0000175def i1imm : Operand<i1>;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000176def i8imm : Operand<i8>;
177def i16imm : Operand<i16>;
178def i32imm : Operand<i32>;
179def i64imm : Operand<i64>;
Chris Lattner6a7439f2003-08-03 18:18:31 +0000180
Chris Lattner6ffa5012004-08-14 22:50:53 +0000181// InstrInfo - This class should only be instantiated once to provide parameters
182// which are global to the the target machine.
183//
184class InstrInfo {
Chris Lattner6ffa5012004-08-14 22:50:53 +0000185 // If the target wants to associate some target-specific information with each
186 // instruction, it should provide these two lists to indicate how to assemble
187 // the target specific information into the 32 bits available.
188 //
189 list<string> TSFlagsFields = [];
190 list<int> TSFlagsShifts = [];
Misha Brukmandba1f62e2004-10-14 05:53:40 +0000191
192 // Target can specify its instructions in either big or little-endian formats.
193 // For instance, while both Sparc and PowerPC are big-endian platforms, the
194 // Sparc manual specifies its instructions in the format [31..0] (big), while
195 // PowerPC specifies them using the format [0..31] (little).
196 bit isLittleEndianEncoding = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000197}
198
Chris Lattner12405742006-01-27 01:46:15 +0000199// Standard Instructions.
200def PHI : Instruction {
201 let OperandList = (ops variable_ops);
202 let AsmString = "PHINODE";
203}
204def INLINEASM : Instruction {
205 let OperandList = (ops variable_ops);
206 let AsmString = "";
207}
208
Chris Lattner6ffa5012004-08-14 22:50:53 +0000209//===----------------------------------------------------------------------===//
210// AsmWriter - This class can be implemented by targets that need to customize
211// the format of the .s file writer.
212//
213// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
214// on X86 for example).
215//
216class AsmWriter {
217 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
218 // class. Generated AsmWriter classes are always prefixed with the target
219 // name.
220 string AsmWriterClassName = "AsmPrinter";
221
222 // InstFormatName - AsmWriters can specify the name of the format string to
223 // print instructions with.
224 string InstFormatName = "AsmString";
Chris Lattner42c43b22004-10-03 19:34:18 +0000225
226 // Variant - AsmWriters can be of multiple different variants. Variants are
227 // used to support targets that need to emit assembly code in ways that are
228 // mostly the same for different targets, but have minor differences in
229 // syntax. If the asmstring contains {|} characters in them, this integer
230 // will specify which alternative to use. For example "{x|y|z}" with Variant
231 // == 1, will expand to "y".
232 int Variant = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000233}
234def DefaultAsmWriter : AsmWriter;
235
236
Chris Lattner6a7439f2003-08-03 18:18:31 +0000237//===----------------------------------------------------------------------===//
238// Target - This class contains the "global" target information
239//
240class Target {
241 // CalleeSavedRegisters - As you might guess, this is a list of the callee
242 // saved registers for a target.
243 list<Register> CalleeSavedRegisters = [];
244
245 // PointerType - Specify the value type to be used to represent pointers in
246 // this target. Typically this is an i32 or i64 type.
247 ValueType PointerType;
248
Chris Lattner6ffa5012004-08-14 22:50:53 +0000249 // InstructionSet - Instruction set description for this target.
Chris Lattner6a7439f2003-08-03 18:18:31 +0000250 InstrInfo InstructionSet;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000251
Chris Lattner42c43b22004-10-03 19:34:18 +0000252 // AssemblyWriters - The AsmWriter instances available for this target.
253 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000254}
Chris Lattner0d74deb2003-08-04 21:07:37 +0000255
Chris Lattner0d74deb2003-08-04 21:07:37 +0000256//===----------------------------------------------------------------------===//
Jim Laskey97611002005-10-19 13:34:52 +0000257// SubtargetFeature - A characteristic of the chip set.
258//
Evan Chengd98701c2006-01-27 08:09:42 +0000259class SubtargetFeature<string n, string a, string v, string d> {
Jim Laskey97611002005-10-19 13:34:52 +0000260 // Name - Feature name. Used by command line (-mattr=) to determine the
261 // appropriate target chip.
262 //
263 string Name = n;
264
Jim Laskey53ad1102005-10-26 17:28:23 +0000265 // Attribute - Attribute to be set by feature.
266 //
267 string Attribute = a;
268
Evan Chengd98701c2006-01-27 08:09:42 +0000269 // Value - Value the attribute to be set to by feature.
270 //
271 string Value = v;
272
Jim Laskey97611002005-10-19 13:34:52 +0000273 // Desc - Feature description. Used by command line (-mattr=) to display help
274 // information.
275 //
276 string Desc = d;
277}
278
279//===----------------------------------------------------------------------===//
280// Processor chip sets - These values represent each of the chip sets supported
281// by the scheduler. Each Processor definition requires corresponding
282// instruction itineraries.
283//
284class Processor<string n, ProcessorItineraries pi, list<SubtargetFeature> f> {
285 // Name - Chip set name. Used by command line (-mcpu=) to determine the
286 // appropriate target chip.
287 //
288 string Name = n;
289
290 // ProcItin - The scheduling information for the target processor.
291 //
292 ProcessorItineraries ProcItin = pi;
293
294 // Features - list of
Jim Laskey9ed90322005-10-21 19:05:19 +0000295 list<SubtargetFeature> Features = f;
Jim Laskey97611002005-10-19 13:34:52 +0000296}
297
298//===----------------------------------------------------------------------===//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000299// Pull in the common support for DAG isel generation
Chris Lattner0d74deb2003-08-04 21:07:37 +0000300//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000301include "../TargetSelectionDAG.td"