blob: 6819a5c0f87587040b4eb640be3b5cf56c13f12a [file] [log] [blame]
Sam Koltonf51f4b82016-03-04 12:29:14 +00001//===-- AMDGPUAsmParser.cpp - Parse SI asm to MCInst instructions ---------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000010#include "AMDKernelCodeT.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000011#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard347ac792015-06-26 21:15:07 +000012#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000013#include "SIDefines.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000014#include "Utils/AMDGPUBaseInfo.h"
Valery Pykhtindc110542016-03-06 20:25:36 +000015#include "Utils/AMDKernelCodeTUtils.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000016#include "Utils/AMDGPUAsmUtils.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000017#include "llvm/ADT/APFloat.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000018#include "llvm/ADT/STLExtras.h"
Sam Kolton5f10a132016-05-06 11:31:17 +000019#include "llvm/ADT/SmallBitVector.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "llvm/ADT/SmallString.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "llvm/ADT/StringSwitch.h"
22#include "llvm/ADT/Twine.h"
Sam Kolton1eeb11b2016-09-09 14:44:04 +000023#include "llvm/CodeGen/MachineValueType.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "llvm/MC/MCContext.h"
25#include "llvm/MC/MCExpr.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrInfo.h"
28#include "llvm/MC/MCParser/MCAsmLexer.h"
29#include "llvm/MC/MCParser/MCAsmParser.h"
30#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000031#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/MC/MCRegisterInfo.h"
33#include "llvm/MC/MCStreamer.h"
34#include "llvm/MC/MCSubtargetInfo.h"
Tom Stellard1e1b05d2015-11-06 11:45:14 +000035#include "llvm/MC/MCSymbolELF.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000036#include "llvm/Support/Debug.h"
Tom Stellard1e1b05d2015-11-06 11:45:14 +000037#include "llvm/Support/ELF.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000038#include "llvm/Support/SourceMgr.h"
39#include "llvm/Support/TargetRegistry.h"
40#include "llvm/Support/raw_ostream.h"
Artem Tamazov6edc1352016-05-26 17:00:33 +000041#include "llvm/Support/MathExtras.h"
Artem Tamazovebe71ce2016-05-06 17:48:48 +000042
Tom Stellard45bb48e2015-06-13 03:28:10 +000043using namespace llvm;
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +000044using namespace llvm::AMDGPU;
Tom Stellard45bb48e2015-06-13 03:28:10 +000045
46namespace {
47
Sam Kolton1eeb11b2016-09-09 14:44:04 +000048class AMDGPUAsmParser;
Tom Stellard45bb48e2015-06-13 03:28:10 +000049struct OptionalOperand;
50
Nikolay Haustovfb5c3072016-04-20 09:34:48 +000051enum RegisterKind { IS_UNKNOWN, IS_VGPR, IS_SGPR, IS_TTMP, IS_SPECIAL };
52
Sam Kolton1eeb11b2016-09-09 14:44:04 +000053//===----------------------------------------------------------------------===//
54// Operand
55//===----------------------------------------------------------------------===//
56
Tom Stellard45bb48e2015-06-13 03:28:10 +000057class AMDGPUOperand : public MCParsedAsmOperand {
58 enum KindTy {
59 Token,
60 Immediate,
61 Register,
62 Expression
63 } Kind;
64
65 SMLoc StartLoc, EndLoc;
Sam Kolton1eeb11b2016-09-09 14:44:04 +000066 const AMDGPUAsmParser *AsmParser;
Tom Stellard45bb48e2015-06-13 03:28:10 +000067
68public:
Sam Kolton1eeb11b2016-09-09 14:44:04 +000069 AMDGPUOperand(enum KindTy Kind_, const AMDGPUAsmParser *AsmParser_)
70 : MCParsedAsmOperand(), Kind(Kind_), AsmParser(AsmParser_) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +000071
Sam Kolton5f10a132016-05-06 11:31:17 +000072 typedef std::unique_ptr<AMDGPUOperand> Ptr;
73
Sam Kolton945231a2016-06-10 09:57:59 +000074 struct Modifiers {
Matt Arsenaultb55f6202016-12-03 18:22:49 +000075 bool Abs = false;
76 bool Neg = false;
77 bool Sext = false;
Sam Kolton945231a2016-06-10 09:57:59 +000078
79 bool hasFPModifiers() const { return Abs || Neg; }
80 bool hasIntModifiers() const { return Sext; }
81 bool hasModifiers() const { return hasFPModifiers() || hasIntModifiers(); }
82
83 int64_t getFPModifiersOperand() const {
84 int64_t Operand = 0;
85 Operand |= Abs ? SISrcMods::ABS : 0;
86 Operand |= Neg ? SISrcMods::NEG : 0;
87 return Operand;
88 }
89
90 int64_t getIntModifiersOperand() const {
91 int64_t Operand = 0;
92 Operand |= Sext ? SISrcMods::SEXT : 0;
93 return Operand;
94 }
95
96 int64_t getModifiersOperand() const {
97 assert(!(hasFPModifiers() && hasIntModifiers())
98 && "fp and int modifiers should not be used simultaneously");
99 if (hasFPModifiers()) {
100 return getFPModifiersOperand();
101 } else if (hasIntModifiers()) {
102 return getIntModifiersOperand();
103 } else {
104 return 0;
105 }
106 }
107
108 friend raw_ostream &operator <<(raw_ostream &OS, AMDGPUOperand::Modifiers Mods);
109 };
110
Tom Stellard45bb48e2015-06-13 03:28:10 +0000111 enum ImmTy {
112 ImmTyNone,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000113 ImmTyGDS,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000114 ImmTyOffen,
115 ImmTyIdxen,
116 ImmTyAddr64,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000117 ImmTyOffset,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000118 ImmTyOffset0,
119 ImmTyOffset1,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000120 ImmTyGLC,
121 ImmTySLC,
122 ImmTyTFE,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000123 ImmTyClampSI,
124 ImmTyOModSI,
Sam Koltondfa29f72016-03-09 12:29:31 +0000125 ImmTyDppCtrl,
126 ImmTyDppRowMask,
127 ImmTyDppBankMask,
128 ImmTyDppBoundCtrl,
Sam Kolton05ef1c92016-06-03 10:27:37 +0000129 ImmTySdwaDstSel,
130 ImmTySdwaSrc0Sel,
131 ImmTySdwaSrc1Sel,
Sam Kolton3025e7f2016-04-26 13:33:56 +0000132 ImmTySdwaDstUnused,
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000133 ImmTyDMask,
134 ImmTyUNorm,
135 ImmTyDA,
136 ImmTyR128,
137 ImmTyLWE,
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000138 ImmTyExpTgt,
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000139 ImmTyExpCompr,
140 ImmTyExpVM,
Artem Tamazovd6468662016-04-25 14:13:51 +0000141 ImmTyHwreg,
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000142 ImmTyOff,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000143 ImmTySendMsg,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000144 };
145
146 struct TokOp {
147 const char *Data;
148 unsigned Length;
149 };
150
151 struct ImmOp {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000152 int64_t Val;
Matt Arsenault7f192982016-08-16 20:28:06 +0000153 ImmTy Type;
154 bool IsFPImm;
Sam Kolton945231a2016-06-10 09:57:59 +0000155 Modifiers Mods;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000156 };
157
158 struct RegOp {
Matt Arsenault7f192982016-08-16 20:28:06 +0000159 unsigned RegNo;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000160 bool IsForcedVOP3;
Matt Arsenault7f192982016-08-16 20:28:06 +0000161 Modifiers Mods;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000162 };
163
164 union {
165 TokOp Tok;
166 ImmOp Imm;
167 RegOp Reg;
168 const MCExpr *Expr;
169 };
170
Tom Stellard45bb48e2015-06-13 03:28:10 +0000171 bool isToken() const override {
Tom Stellard89049702016-06-15 02:54:14 +0000172 if (Kind == Token)
173 return true;
174
175 if (Kind != Expression || !Expr)
176 return false;
177
178 // When parsing operands, we can't always tell if something was meant to be
179 // a token, like 'gds', or an expression that references a global variable.
180 // In this case, we assume the string is an expression, and if we need to
181 // interpret is a token, then we treat the symbol name as the token.
182 return isa<MCSymbolRefExpr>(Expr);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000183 }
184
185 bool isImm() const override {
186 return Kind == Immediate;
187 }
188
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000189 bool isInlinableImm(MVT type) const;
190 bool isLiteralImm(MVT type) const;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000191
Tom Stellard45bb48e2015-06-13 03:28:10 +0000192 bool isRegKind() const {
193 return Kind == Register;
194 }
195
196 bool isReg() const override {
Sam Kolton945231a2016-06-10 09:57:59 +0000197 return isRegKind() && !Reg.Mods.hasModifiers();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000198 }
199
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000200 bool isRegOrImmWithInputMods(MVT type) const {
201 return isRegKind() || isInlinableImm(type);
202 }
203
204 bool isRegOrImmWithInt32InputMods() const {
205 return isRegOrImmWithInputMods(MVT::i32);
206 }
207
208 bool isRegOrImmWithInt64InputMods() const {
209 return isRegOrImmWithInputMods(MVT::i64);
210 }
211
212 bool isRegOrImmWithFP32InputMods() const {
213 return isRegOrImmWithInputMods(MVT::f32);
214 }
215
216 bool isRegOrImmWithFP64InputMods() const {
217 return isRegOrImmWithInputMods(MVT::f64);
Tom Stellarda90b9522016-02-11 03:28:15 +0000218 }
219
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000220 bool isVReg32OrOff() const {
221 return isOff() || isRegClass(AMDGPU::VGPR_32RegClassID);
222 }
223
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000224 bool isImmTy(ImmTy ImmT) const {
225 return isImm() && Imm.Type == ImmT;
226 }
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000227
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000228 bool isImmModifier() const {
Sam Kolton945231a2016-06-10 09:57:59 +0000229 return isImm() && Imm.Type != ImmTyNone;
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000230 }
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000231
Sam Kolton945231a2016-06-10 09:57:59 +0000232 bool isClampSI() const { return isImmTy(ImmTyClampSI); }
233 bool isOModSI() const { return isImmTy(ImmTyOModSI); }
234 bool isDMask() const { return isImmTy(ImmTyDMask); }
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000235 bool isUNorm() const { return isImmTy(ImmTyUNorm); }
236 bool isDA() const { return isImmTy(ImmTyDA); }
237 bool isR128() const { return isImmTy(ImmTyUNorm); }
238 bool isLWE() const { return isImmTy(ImmTyLWE); }
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000239 bool isOff() const { return isImmTy(ImmTyOff); }
240 bool isExpTgt() const { return isImmTy(ImmTyExpTgt); }
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000241 bool isExpVM() const { return isImmTy(ImmTyExpVM); }
242 bool isExpCompr() const { return isImmTy(ImmTyExpCompr); }
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000243 bool isOffen() const { return isImmTy(ImmTyOffen); }
244 bool isIdxen() const { return isImmTy(ImmTyIdxen); }
245 bool isAddr64() const { return isImmTy(ImmTyAddr64); }
246 bool isOffset() const { return isImmTy(ImmTyOffset) && isUInt<16>(getImm()); }
247 bool isOffset0() const { return isImmTy(ImmTyOffset0) && isUInt<16>(getImm()); }
248 bool isOffset1() const { return isImmTy(ImmTyOffset1) && isUInt<8>(getImm()); }
Nikolay Haustovea8febd2016-03-01 08:34:43 +0000249 bool isGDS() const { return isImmTy(ImmTyGDS); }
250 bool isGLC() const { return isImmTy(ImmTyGLC); }
251 bool isSLC() const { return isImmTy(ImmTySLC); }
252 bool isTFE() const { return isImmTy(ImmTyTFE); }
Sam Kolton945231a2016-06-10 09:57:59 +0000253 bool isBankMask() const { return isImmTy(ImmTyDppBankMask); }
254 bool isRowMask() const { return isImmTy(ImmTyDppRowMask); }
255 bool isBoundCtrl() const { return isImmTy(ImmTyDppBoundCtrl); }
256 bool isSDWADstSel() const { return isImmTy(ImmTySdwaDstSel); }
257 bool isSDWASrc0Sel() const { return isImmTy(ImmTySdwaSrc0Sel); }
258 bool isSDWASrc1Sel() const { return isImmTy(ImmTySdwaSrc1Sel); }
259 bool isSDWADstUnused() const { return isImmTy(ImmTySdwaDstUnused); }
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000260
Sam Kolton945231a2016-06-10 09:57:59 +0000261 bool isMod() const {
262 return isClampSI() || isOModSI();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000263 }
264
265 bool isRegOrImm() const {
266 return isReg() || isImm();
267 }
268
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000269 bool isRegClass(unsigned RCID) const;
270
271 bool isSCSrcB32() const {
272 return isRegClass(AMDGPU::SReg_32RegClassID) || isInlinableImm(MVT::i32);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000273 }
274
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000275 bool isSCSrcB64() const {
276 return isRegClass(AMDGPU::SReg_64RegClassID) || isInlinableImm(MVT::i64);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000277 }
278
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000279 bool isSCSrcF32() const {
280 return isRegClass(AMDGPU::SReg_32RegClassID) || isInlinableImm(MVT::f32);
Tom Stellardd93a34f2016-02-22 19:17:56 +0000281 }
282
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000283 bool isSCSrcF64() const {
284 return isRegClass(AMDGPU::SReg_64RegClassID) || isInlinableImm(MVT::f64);
Tom Stellardd93a34f2016-02-22 19:17:56 +0000285 }
286
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000287 bool isSSrcB32() const {
288 return isSCSrcB32() || isLiteralImm(MVT::i32) || isExpr();
289 }
290
291 bool isSSrcB64() const {
Tom Stellardd93a34f2016-02-22 19:17:56 +0000292 // TODO: Find out how SALU supports extension of 32-bit literals to 64 bits.
293 // See isVSrc64().
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000294 return isSCSrcB64() || isLiteralImm(MVT::i64);
Matt Arsenault86d336e2015-09-08 21:15:00 +0000295 }
296
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000297 bool isSSrcF32() const {
298 return isSCSrcB32() || isLiteralImm(MVT::f32) || isExpr();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000299 }
300
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000301 bool isSSrcF64() const {
302 return isSCSrcB64() || isLiteralImm(MVT::f64);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000303 }
304
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000305 bool isVCSrcB32() const {
306 return isRegClass(AMDGPU::VS_32RegClassID) || isInlinableImm(MVT::i32);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000307 }
308
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000309 bool isVCSrcB64() const {
310 return isRegClass(AMDGPU::VS_64RegClassID) || isInlinableImm(MVT::i64);
311 }
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000312
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000313 bool isVCSrcF32() const {
314 return isRegClass(AMDGPU::VS_32RegClassID) || isInlinableImm(MVT::f32);
315 }
316
317 bool isVCSrcF64() const {
318 return isRegClass(AMDGPU::VS_64RegClassID) || isInlinableImm(MVT::f64);
319 }
320
321 bool isVSrcB32() const {
322 return isVCSrcF32() || isLiteralImm(MVT::i32);
323 }
324
325 bool isVSrcB64() const {
326 return isVCSrcF64() || isLiteralImm(MVT::i64);
327 }
328
329 bool isVSrcF32() const {
330 return isVCSrcF32() || isLiteralImm(MVT::f32);
331 }
332
333 bool isVSrcF64() const {
334 return isVCSrcF64() || isLiteralImm(MVT::f64);
335 }
336
337 bool isKImmFP32() const {
338 return isLiteralImm(MVT::f32);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000339 }
340
341 bool isMem() const override {
342 return false;
343 }
344
345 bool isExpr() const {
346 return Kind == Expression;
347 }
348
349 bool isSoppBrTarget() const {
350 return isExpr() || isImm();
351 }
352
Sam Kolton945231a2016-06-10 09:57:59 +0000353 bool isSWaitCnt() const;
354 bool isHwreg() const;
355 bool isSendMsg() const;
Artem Tamazov54bfd542016-10-31 16:07:39 +0000356 bool isSMRDOffset8() const;
357 bool isSMRDOffset20() const;
Sam Kolton945231a2016-06-10 09:57:59 +0000358 bool isSMRDLiteralOffset() const;
359 bool isDPPCtrl() const;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000360 bool isGPRIdxMode() const;
Sam Kolton945231a2016-06-10 09:57:59 +0000361
Tom Stellard89049702016-06-15 02:54:14 +0000362 StringRef getExpressionAsToken() const {
363 assert(isExpr());
364 const MCSymbolRefExpr *S = cast<MCSymbolRefExpr>(Expr);
365 return S->getSymbol().getName();
366 }
367
368
Sam Kolton945231a2016-06-10 09:57:59 +0000369 StringRef getToken() const {
Tom Stellard89049702016-06-15 02:54:14 +0000370 assert(isToken());
371
372 if (Kind == Expression)
373 return getExpressionAsToken();
374
Sam Kolton945231a2016-06-10 09:57:59 +0000375 return StringRef(Tok.Data, Tok.Length);
376 }
377
378 int64_t getImm() const {
379 assert(isImm());
380 return Imm.Val;
381 }
382
383 enum ImmTy getImmTy() const {
384 assert(isImm());
385 return Imm.Type;
386 }
387
388 unsigned getReg() const override {
389 return Reg.RegNo;
390 }
391
Tom Stellard45bb48e2015-06-13 03:28:10 +0000392 SMLoc getStartLoc() const override {
393 return StartLoc;
394 }
395
Peter Collingbourne0da86302016-10-10 22:49:37 +0000396 SMLoc getEndLoc() const override {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000397 return EndLoc;
398 }
399
Sam Kolton945231a2016-06-10 09:57:59 +0000400 Modifiers getModifiers() const {
401 assert(isRegKind() || isImmTy(ImmTyNone));
402 return isRegKind() ? Reg.Mods : Imm.Mods;
403 }
404
405 void setModifiers(Modifiers Mods) {
406 assert(isRegKind() || isImmTy(ImmTyNone));
407 if (isRegKind())
408 Reg.Mods = Mods;
409 else
410 Imm.Mods = Mods;
411 }
412
413 bool hasModifiers() const {
414 return getModifiers().hasModifiers();
415 }
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000416
Sam Kolton945231a2016-06-10 09:57:59 +0000417 bool hasFPModifiers() const {
418 return getModifiers().hasFPModifiers();
419 }
420
421 bool hasIntModifiers() const {
422 return getModifiers().hasIntModifiers();
423 }
424
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000425 void addImmOperands(MCInst &Inst, unsigned N, bool ApplyModifiers = true) const;
Sam Kolton945231a2016-06-10 09:57:59 +0000426
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000427 void addLiteralImmOperand(MCInst &Inst, int64_t Val) const;
428
429 void addKImmFP32Operands(MCInst &Inst, unsigned N) const;
430
431 void addRegOperands(MCInst &Inst, unsigned N) const;
Sam Kolton945231a2016-06-10 09:57:59 +0000432
433 void addRegOrImmOperands(MCInst &Inst, unsigned N) const {
434 if (isRegKind())
435 addRegOperands(Inst, N);
Tom Stellard89049702016-06-15 02:54:14 +0000436 else if (isExpr())
437 Inst.addOperand(MCOperand::createExpr(Expr));
Sam Kolton945231a2016-06-10 09:57:59 +0000438 else
439 addImmOperands(Inst, N);
440 }
441
442 void addRegOrImmWithInputModsOperands(MCInst &Inst, unsigned N) const {
443 Modifiers Mods = getModifiers();
444 Inst.addOperand(MCOperand::createImm(Mods.getModifiersOperand()));
445 if (isRegKind()) {
446 addRegOperands(Inst, N);
447 } else {
448 addImmOperands(Inst, N, false);
449 }
450 }
451
452 void addRegOrImmWithFPInputModsOperands(MCInst &Inst, unsigned N) const {
453 assert(!hasIntModifiers());
454 addRegOrImmWithInputModsOperands(Inst, N);
455 }
456
457 void addRegOrImmWithIntInputModsOperands(MCInst &Inst, unsigned N) const {
458 assert(!hasFPModifiers());
459 addRegOrImmWithInputModsOperands(Inst, N);
460 }
461
462 void addSoppBrTargetOperands(MCInst &Inst, unsigned N) const {
463 if (isImm())
464 addImmOperands(Inst, N);
465 else {
466 assert(isExpr());
467 Inst.addOperand(MCOperand::createExpr(Expr));
468 }
469 }
470
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000471 static void printImmTy(raw_ostream& OS, ImmTy Type) {
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000472 switch (Type) {
473 case ImmTyNone: OS << "None"; break;
474 case ImmTyGDS: OS << "GDS"; break;
475 case ImmTyOffen: OS << "Offen"; break;
476 case ImmTyIdxen: OS << "Idxen"; break;
477 case ImmTyAddr64: OS << "Addr64"; break;
478 case ImmTyOffset: OS << "Offset"; break;
479 case ImmTyOffset0: OS << "Offset0"; break;
480 case ImmTyOffset1: OS << "Offset1"; break;
481 case ImmTyGLC: OS << "GLC"; break;
482 case ImmTySLC: OS << "SLC"; break;
483 case ImmTyTFE: OS << "TFE"; break;
484 case ImmTyClampSI: OS << "ClampSI"; break;
485 case ImmTyOModSI: OS << "OModSI"; break;
486 case ImmTyDppCtrl: OS << "DppCtrl"; break;
487 case ImmTyDppRowMask: OS << "DppRowMask"; break;
488 case ImmTyDppBankMask: OS << "DppBankMask"; break;
489 case ImmTyDppBoundCtrl: OS << "DppBoundCtrl"; break;
Sam Kolton05ef1c92016-06-03 10:27:37 +0000490 case ImmTySdwaDstSel: OS << "SdwaDstSel"; break;
491 case ImmTySdwaSrc0Sel: OS << "SdwaSrc0Sel"; break;
492 case ImmTySdwaSrc1Sel: OS << "SdwaSrc1Sel"; break;
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000493 case ImmTySdwaDstUnused: OS << "SdwaDstUnused"; break;
494 case ImmTyDMask: OS << "DMask"; break;
495 case ImmTyUNorm: OS << "UNorm"; break;
496 case ImmTyDA: OS << "DA"; break;
497 case ImmTyR128: OS << "R128"; break;
498 case ImmTyLWE: OS << "LWE"; break;
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000499 case ImmTyOff: OS << "Off"; break;
500 case ImmTyExpTgt: OS << "ExpTgt"; break;
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000501 case ImmTyExpCompr: OS << "ExpCompr"; break;
502 case ImmTyExpVM: OS << "ExpVM"; break;
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000503 case ImmTyHwreg: OS << "Hwreg"; break;
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000504 case ImmTySendMsg: OS << "SendMsg"; break;
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000505 }
506 }
507
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000508 void print(raw_ostream &OS) const override {
509 switch (Kind) {
510 case Register:
Sam Kolton945231a2016-06-10 09:57:59 +0000511 OS << "<register " << getReg() << " mods: " << Reg.Mods << '>';
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000512 break;
513 case Immediate:
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000514 OS << '<' << getImm();
515 if (getImmTy() != ImmTyNone) {
516 OS << " type: "; printImmTy(OS, getImmTy());
517 }
Sam Kolton945231a2016-06-10 09:57:59 +0000518 OS << " mods: " << Imm.Mods << '>';
Matt Arsenaultcbd75372015-08-08 00:41:51 +0000519 break;
520 case Token:
521 OS << '\'' << getToken() << '\'';
522 break;
523 case Expression:
524 OS << "<expr " << *Expr << '>';
525 break;
526 }
527 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000528
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000529 static AMDGPUOperand::Ptr CreateImm(const AMDGPUAsmParser *AsmParser,
530 int64_t Val, SMLoc Loc,
Sam Kolton5f10a132016-05-06 11:31:17 +0000531 enum ImmTy Type = ImmTyNone,
532 bool IsFPImm = false) {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000533 auto Op = llvm::make_unique<AMDGPUOperand>(Immediate, AsmParser);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000534 Op->Imm.Val = Val;
535 Op->Imm.IsFPImm = IsFPImm;
536 Op->Imm.Type = Type;
Matt Arsenaultb55f6202016-12-03 18:22:49 +0000537 Op->Imm.Mods = Modifiers();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000538 Op->StartLoc = Loc;
539 Op->EndLoc = Loc;
540 return Op;
541 }
542
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000543 static AMDGPUOperand::Ptr CreateToken(const AMDGPUAsmParser *AsmParser,
544 StringRef Str, SMLoc Loc,
Sam Kolton5f10a132016-05-06 11:31:17 +0000545 bool HasExplicitEncodingSize = true) {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000546 auto Res = llvm::make_unique<AMDGPUOperand>(Token, AsmParser);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000547 Res->Tok.Data = Str.data();
548 Res->Tok.Length = Str.size();
549 Res->StartLoc = Loc;
550 Res->EndLoc = Loc;
551 return Res;
552 }
553
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000554 static AMDGPUOperand::Ptr CreateReg(const AMDGPUAsmParser *AsmParser,
555 unsigned RegNo, SMLoc S,
Sam Kolton5f10a132016-05-06 11:31:17 +0000556 SMLoc E,
Sam Kolton5f10a132016-05-06 11:31:17 +0000557 bool ForceVOP3) {
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000558 auto Op = llvm::make_unique<AMDGPUOperand>(Register, AsmParser);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000559 Op->Reg.RegNo = RegNo;
Matt Arsenaultb55f6202016-12-03 18:22:49 +0000560 Op->Reg.Mods = Modifiers();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000561 Op->Reg.IsForcedVOP3 = ForceVOP3;
562 Op->StartLoc = S;
563 Op->EndLoc = E;
564 return Op;
565 }
566
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000567 static AMDGPUOperand::Ptr CreateExpr(const AMDGPUAsmParser *AsmParser,
568 const class MCExpr *Expr, SMLoc S) {
569 auto Op = llvm::make_unique<AMDGPUOperand>(Expression, AsmParser);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000570 Op->Expr = Expr;
571 Op->StartLoc = S;
572 Op->EndLoc = S;
573 return Op;
574 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000575};
576
Sam Kolton945231a2016-06-10 09:57:59 +0000577raw_ostream &operator <<(raw_ostream &OS, AMDGPUOperand::Modifiers Mods) {
578 OS << "abs:" << Mods.Abs << " neg: " << Mods.Neg << " sext:" << Mods.Sext;
579 return OS;
580}
581
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000582//===----------------------------------------------------------------------===//
583// AsmParser
584//===----------------------------------------------------------------------===//
585
Tom Stellard45bb48e2015-06-13 03:28:10 +0000586class AMDGPUAsmParser : public MCTargetAsmParser {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000587 const MCInstrInfo &MII;
588 MCAsmParser &Parser;
589
590 unsigned ForcedEncodingSize;
Sam Kolton05ef1c92016-06-03 10:27:37 +0000591 bool ForcedDPP;
592 bool ForcedSDWA;
Matt Arsenault68802d32015-11-05 03:11:27 +0000593
Tom Stellard45bb48e2015-06-13 03:28:10 +0000594 /// @name Auto-generated Match Functions
595 /// {
596
597#define GET_ASSEMBLER_HEADER
598#include "AMDGPUGenAsmMatcher.inc"
599
600 /// }
601
Tom Stellard347ac792015-06-26 21:15:07 +0000602private:
603 bool ParseDirectiveMajorMinor(uint32_t &Major, uint32_t &Minor);
604 bool ParseDirectiveHSACodeObjectVersion();
605 bool ParseDirectiveHSACodeObjectISA();
Tom Stellardff7416b2015-06-26 21:58:31 +0000606 bool ParseAMDKernelCodeTValue(StringRef ID, amd_kernel_code_t &Header);
607 bool ParseDirectiveAMDKernelCodeT();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000608 bool ParseSectionDirectiveHSAText();
Matt Arsenault68802d32015-11-05 03:11:27 +0000609 bool subtargetHasRegister(const MCRegisterInfo &MRI, unsigned RegNo) const;
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000610 bool ParseDirectiveAMDGPUHsaKernel();
Tom Stellard00f2f912015-12-02 19:47:57 +0000611 bool ParseDirectiveAMDGPUHsaModuleGlobal();
612 bool ParseDirectiveAMDGPUHsaProgramGlobal();
613 bool ParseSectionDirectiveHSADataGlobalAgent();
614 bool ParseSectionDirectiveHSADataGlobalProgram();
Tom Stellard9760f032015-12-03 03:34:32 +0000615 bool ParseSectionDirectiveHSARodataReadonlyAgent();
Nikolay Haustovfb5c3072016-04-20 09:34:48 +0000616 bool AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind, unsigned Reg1, unsigned RegNum);
617 bool ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth);
Artem Tamazov8ce1f712016-05-19 12:22:39 +0000618 void cvtMubufImpl(MCInst &Inst, const OperandVector &Operands, bool IsAtomic, bool IsAtomicReturn);
Tom Stellard347ac792015-06-26 21:15:07 +0000619
Tom Stellard45bb48e2015-06-13 03:28:10 +0000620public:
Tom Stellard88e0b252015-10-06 15:57:53 +0000621 enum AMDGPUMatchResultTy {
622 Match_PreferE32 = FIRST_TARGET_MATCH_RESULT_TY
623 };
624
Akira Hatanakab11ef082015-11-14 06:35:56 +0000625 AMDGPUAsmParser(const MCSubtargetInfo &STI, MCAsmParser &_Parser,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000626 const MCInstrInfo &MII,
627 const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000628 : MCTargetAsmParser(Options, STI), MII(MII), Parser(_Parser),
Sam Kolton05ef1c92016-06-03 10:27:37 +0000629 ForcedEncodingSize(0),
630 ForcedDPP(false),
631 ForcedSDWA(false) {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000632 MCAsmParserExtension::Initialize(Parser);
633
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000634 if (getSTI().getFeatureBits().none()) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000635 // Set default features.
Akira Hatanakab11ef082015-11-14 06:35:56 +0000636 copySTI().ToggleFeature("SOUTHERN_ISLANDS");
Tom Stellard45bb48e2015-06-13 03:28:10 +0000637 }
638
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000639 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Artem Tamazov17091362016-06-14 15:03:59 +0000640
641 {
642 // TODO: make those pre-defined variables read-only.
643 // Currently there is none suitable machinery in the core llvm-mc for this.
644 // MCSymbol::isRedefinable is intended for another purpose, and
645 // AsmParser::parseDirectiveSet() cannot be specialized for specific target.
646 AMDGPU::IsaVersion Isa = AMDGPU::getIsaVersion(getSTI().getFeatureBits());
647 MCContext &Ctx = getContext();
648 MCSymbol *Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_major"));
649 Sym->setVariableValue(MCConstantExpr::create(Isa.Major, Ctx));
650 Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_minor"));
651 Sym->setVariableValue(MCConstantExpr::create(Isa.Minor, Ctx));
652 Sym = Ctx.getOrCreateSymbol(Twine(".option.machine_version_stepping"));
653 Sym->setVariableValue(MCConstantExpr::create(Isa.Stepping, Ctx));
654 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000655 }
656
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000657 bool isSI() const {
658 return AMDGPU::isSI(getSTI());
659 }
660
661 bool isCI() const {
662 return AMDGPU::isCI(getSTI());
663 }
664
665 bool isVI() const {
666 return AMDGPU::isVI(getSTI());
667 }
668
669 bool hasSGPR102_SGPR103() const {
670 return !isVI();
671 }
672
Tom Stellard347ac792015-06-26 21:15:07 +0000673 AMDGPUTargetStreamer &getTargetStreamer() {
674 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
675 return static_cast<AMDGPUTargetStreamer &>(TS);
676 }
Matt Arsenault37fefd62016-06-10 02:18:02 +0000677
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000678 const MCRegisterInfo *getMRI() const {
679 // We need this const_cast because for some reason getContext() is not const
680 // in MCAsmParser.
681 return const_cast<AMDGPUAsmParser*>(this)->getContext().getRegisterInfo();
682 }
683
684 const MCInstrInfo *getMII() const {
685 return &MII;
686 }
687
Sam Kolton05ef1c92016-06-03 10:27:37 +0000688 void setForcedEncodingSize(unsigned Size) { ForcedEncodingSize = Size; }
689 void setForcedDPP(bool ForceDPP_) { ForcedDPP = ForceDPP_; }
690 void setForcedSDWA(bool ForceSDWA_) { ForcedSDWA = ForceSDWA_; }
Tom Stellard347ac792015-06-26 21:15:07 +0000691
Sam Kolton05ef1c92016-06-03 10:27:37 +0000692 unsigned getForcedEncodingSize() const { return ForcedEncodingSize; }
693 bool isForcedVOP3() const { return ForcedEncodingSize == 64; }
694 bool isForcedDPP() const { return ForcedDPP; }
695 bool isForcedSDWA() const { return ForcedSDWA; }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000696
Valery Pykhtin0f97f172016-03-14 07:43:42 +0000697 std::unique_ptr<AMDGPUOperand> parseRegister();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000698 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
699 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Sam Kolton11de3702016-05-24 12:38:33 +0000700 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
701 unsigned Kind) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000702 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
703 OperandVector &Operands, MCStreamer &Out,
704 uint64_t &ErrorInfo,
705 bool MatchingInlineAsm) override;
706 bool ParseDirective(AsmToken DirectiveID) override;
707 OperandMatchResultTy parseOperand(OperandVector &Operands, StringRef Mnemonic);
Sam Kolton05ef1c92016-06-03 10:27:37 +0000708 StringRef parseMnemonicSuffix(StringRef Name);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000709 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
710 SMLoc NameLoc, OperandVector &Operands) override;
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000711 //bool ProcessInstruction(MCInst &Inst);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000712
Sam Kolton11de3702016-05-24 12:38:33 +0000713 OperandMatchResultTy parseIntWithPrefix(const char *Prefix, int64_t &Int);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000714 OperandMatchResultTy parseIntWithPrefix(const char *Prefix,
715 OperandVector &Operands,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000716 enum AMDGPUOperand::ImmTy ImmTy = AMDGPUOperand::ImmTyNone,
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000717 bool (*ConvertResult)(int64_t&) = 0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000718 OperandMatchResultTy parseNamedBit(const char *Name, OperandVector &Operands,
Sam Kolton11de3702016-05-24 12:38:33 +0000719 enum AMDGPUOperand::ImmTy ImmTy = AMDGPUOperand::ImmTyNone);
Sam Kolton05ef1c92016-06-03 10:27:37 +0000720 OperandMatchResultTy parseStringWithPrefix(StringRef Prefix, StringRef &Value);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000721
Sam Kolton1bdcef72016-05-23 09:59:02 +0000722 OperandMatchResultTy parseImm(OperandVector &Operands);
723 OperandMatchResultTy parseRegOrImm(OperandVector &Operands);
Sam Kolton945231a2016-06-10 09:57:59 +0000724 OperandMatchResultTy parseRegOrImmWithFPInputMods(OperandVector &Operands);
725 OperandMatchResultTy parseRegOrImmWithIntInputMods(OperandVector &Operands);
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000726 OperandMatchResultTy parseVReg32OrOff(OperandVector &Operands);
Sam Kolton1bdcef72016-05-23 09:59:02 +0000727
Tom Stellard45bb48e2015-06-13 03:28:10 +0000728 void cvtDSOffset01(MCInst &Inst, const OperandVector &Operands);
729 void cvtDS(MCInst &Inst, const OperandVector &Operands);
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000730 void cvtExp(MCInst &Inst, const OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000731
732 bool parseCnt(int64_t &IntVal);
733 OperandMatchResultTy parseSWaitCntOps(OperandVector &Operands);
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000734 OperandMatchResultTy parseHwreg(OperandVector &Operands);
Sam Kolton11de3702016-05-24 12:38:33 +0000735
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000736private:
737 struct OperandInfoTy {
738 int64_t Id;
739 bool IsSymbolic;
740 OperandInfoTy(int64_t Id_) : Id(Id_), IsSymbolic(false) { }
741 };
Sam Kolton11de3702016-05-24 12:38:33 +0000742
Artem Tamazov6edc1352016-05-26 17:00:33 +0000743 bool parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId);
744 bool parseHwregConstruct(OperandInfoTy &HwReg, int64_t &Offset, int64_t &Width);
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000745
746 void errorExpTgt();
747 OperandMatchResultTy parseExpTgtImpl(StringRef Str, uint8_t &Val);
748
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000749public:
Sam Kolton11de3702016-05-24 12:38:33 +0000750 OperandMatchResultTy parseOptionalOperand(OperandVector &Operands);
751
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000752 OperandMatchResultTy parseExpTgt(OperandVector &Operands);
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000753 OperandMatchResultTy parseSendMsgOp(OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000754 OperandMatchResultTy parseSOppBrTarget(OperandVector &Operands);
755
Artem Tamazov8ce1f712016-05-19 12:22:39 +0000756 void cvtMubuf(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, false, false); }
757 void cvtMubufAtomic(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, false); }
758 void cvtMubufAtomicReturn(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, true); }
Sam Kolton5f10a132016-05-06 11:31:17 +0000759 AMDGPUOperand::Ptr defaultGLC() const;
760 AMDGPUOperand::Ptr defaultSLC() const;
761 AMDGPUOperand::Ptr defaultTFE() const;
762
Sam Kolton5f10a132016-05-06 11:31:17 +0000763 AMDGPUOperand::Ptr defaultDMask() const;
764 AMDGPUOperand::Ptr defaultUNorm() const;
765 AMDGPUOperand::Ptr defaultDA() const;
766 AMDGPUOperand::Ptr defaultR128() const;
767 AMDGPUOperand::Ptr defaultLWE() const;
Artem Tamazov54bfd542016-10-31 16:07:39 +0000768 AMDGPUOperand::Ptr defaultSMRDOffset8() const;
769 AMDGPUOperand::Ptr defaultSMRDOffset20() const;
Sam Kolton5f10a132016-05-06 11:31:17 +0000770 AMDGPUOperand::Ptr defaultSMRDLiteralOffset() const;
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +0000771 AMDGPUOperand::Ptr defaultExpTgt() const;
Matt Arsenault8a63cb92016-12-05 20:31:49 +0000772 AMDGPUOperand::Ptr defaultExpCompr() const;
773 AMDGPUOperand::Ptr defaultExpVM() const;
Matt Arsenault37fefd62016-06-10 02:18:02 +0000774
Nikolay Haustov4f672a32016-04-29 09:02:30 +0000775 OperandMatchResultTy parseOModOperand(OperandVector &Operands);
776
Tom Stellarda90b9522016-02-11 03:28:15 +0000777 void cvtId(MCInst &Inst, const OperandVector &Operands);
778 void cvtVOP3_2_mod(MCInst &Inst, const OperandVector &Operands);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000779 void cvtVOP3(MCInst &Inst, const OperandVector &Operands);
Nikolay Haustov2f684f12016-02-26 09:51:05 +0000780
781 void cvtMIMG(MCInst &Inst, const OperandVector &Operands);
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000782 void cvtMIMGAtomic(MCInst &Inst, const OperandVector &Operands);
Sam Koltondfa29f72016-03-09 12:29:31 +0000783
Sam Kolton11de3702016-05-24 12:38:33 +0000784 OperandMatchResultTy parseDPPCtrl(OperandVector &Operands);
Sam Kolton5f10a132016-05-06 11:31:17 +0000785 AMDGPUOperand::Ptr defaultRowMask() const;
786 AMDGPUOperand::Ptr defaultBankMask() const;
787 AMDGPUOperand::Ptr defaultBoundCtrl() const;
788 void cvtDPP(MCInst &Inst, const OperandVector &Operands);
Sam Kolton3025e7f2016-04-26 13:33:56 +0000789
Sam Kolton05ef1c92016-06-03 10:27:37 +0000790 OperandMatchResultTy parseSDWASel(OperandVector &Operands, StringRef Prefix,
791 AMDGPUOperand::ImmTy Type);
Sam Kolton3025e7f2016-04-26 13:33:56 +0000792 OperandMatchResultTy parseSDWADstUnused(OperandVector &Operands);
Sam Kolton945231a2016-06-10 09:57:59 +0000793 void cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands);
794 void cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands);
Sam Kolton5196b882016-07-01 09:59:21 +0000795 void cvtSdwaVOPC(MCInst &Inst, const OperandVector &Operands);
796 void cvtSDWA(MCInst &Inst, const OperandVector &Operands,
797 uint64_t BasicInstType);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000798};
799
800struct OptionalOperand {
801 const char *Name;
802 AMDGPUOperand::ImmTy Type;
803 bool IsBit;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000804 bool (*ConvertResult)(int64_t&);
805};
806
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000807}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000808
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000809//===----------------------------------------------------------------------===//
810// Operand
811//===----------------------------------------------------------------------===//
812
813bool AMDGPUOperand::isInlinableImm(MVT type) const {
814 if (!isImmTy(ImmTyNone)) {
815 // Only plain immediates are inlinable (e.g. "clamp" attribute is not)
816 return false;
817 }
818 // TODO: We should avoid using host float here. It would be better to
819 // check the float bit values which is what a few other places do.
820 // We've had bot failures before due to weird NaN support on mips hosts.
821
822 APInt Literal(64, Imm.Val);
823
824 if (Imm.IsFPImm) { // We got fp literal token
825 if (type == MVT::f64 || type == MVT::i64) { // Expected 64-bit operand
826 return AMDGPU::isInlinableLiteral64(Imm.Val, AsmParser->isVI());
827 } else { // Expected 32-bit operand
828 bool lost;
829 APFloat FPLiteral(APFloat::IEEEdouble, Literal);
830 // Convert literal to single precision
831 APFloat::opStatus status = FPLiteral.convert(APFloat::IEEEsingle,
832 APFloat::rmNearestTiesToEven,
833 &lost);
834 // We allow precision lost but not overflow or underflow
835 if (status != APFloat::opOK &&
836 lost &&
837 ((status & APFloat::opOverflow) != 0 ||
838 (status & APFloat::opUnderflow) != 0)) {
839 return false;
840 }
841 // Check if single precision literal is inlinable
842 return AMDGPU::isInlinableLiteral32(
843 static_cast<int32_t>(FPLiteral.bitcastToAPInt().getZExtValue()),
844 AsmParser->isVI());
845 }
846 } else { // We got int literal token
847 if (type == MVT::f64 || type == MVT::i64) { // Expected 64-bit operand
848 return AMDGPU::isInlinableLiteral64(Imm.Val, AsmParser->isVI());
849 } else { // Expected 32-bit operand
850 return AMDGPU::isInlinableLiteral32(
851 static_cast<int32_t>(Literal.getLoBits(32).getZExtValue()),
852 AsmParser->isVI());
853 }
854 }
855 return false;
856}
857
858bool AMDGPUOperand::isLiteralImm(MVT type) const {
859 // Check that this imediate can be added as literal
860 if (!isImmTy(ImmTyNone)) {
861 return false;
862 }
863
864 APInt Literal(64, Imm.Val);
865
866 if (Imm.IsFPImm) { // We got fp literal token
867 if (type == MVT::f64) { // Expected 64-bit fp operand
868 // We would set low 64-bits of literal to zeroes but we accept this literals
869 return true;
870 } else if (type == MVT::i64) { // Expected 64-bit int operand
871 // We don't allow fp literals in 64-bit integer instructions. It is
872 // unclear how we should encode them.
873 return false;
874 } else { // Expected 32-bit operand
875 bool lost;
876 APFloat FPLiteral(APFloat::IEEEdouble, Literal);
877 // Convert literal to single precision
878 APFloat::opStatus status = FPLiteral.convert(APFloat::IEEEsingle,
879 APFloat::rmNearestTiesToEven,
880 &lost);
881 // We allow precision lost but not overflow or underflow
882 if (status != APFloat::opOK &&
883 lost &&
884 ((status & APFloat::opOverflow) != 0 ||
885 (status & APFloat::opUnderflow) != 0)) {
886 return false;
887 }
888 return true;
889 }
890 } else { // We got int literal token
891 APInt HiBits = Literal.getHiBits(32);
892 if (HiBits == 0xffffffff &&
893 (*Literal.getLoBits(32).getRawData() & 0x80000000) != 0) {
894 // If high 32 bits aren't zeroes then they all should be ones and 32nd
895 // bit should be set. So that this 64-bit literal is sign-extension of
896 // 32-bit value.
897 return true;
898 } else if (HiBits == 0) {
899 return true;
900 }
901 }
902 return false;
903}
904
905bool AMDGPUOperand::isRegClass(unsigned RCID) const {
906 return isReg() && AsmParser->getMRI()->getRegClass(RCID).contains(getReg());
907}
908
909void AMDGPUOperand::addImmOperands(MCInst &Inst, unsigned N, bool ApplyModifiers) const {
910 int64_t Val = Imm.Val;
911 if (isImmTy(ImmTyNone) && ApplyModifiers && Imm.Mods.hasFPModifiers() && Imm.Mods.Neg) {
912 // Apply modifiers to immediate value. Only negate can get here
913 if (Imm.IsFPImm) {
914 APFloat F(BitsToDouble(Val));
915 F.changeSign();
916 Val = F.bitcastToAPInt().getZExtValue();
917 } else {
918 Val = -Val;
919 }
920 }
921
922 if (AMDGPU::isSISrcOperand(AsmParser->getMII()->get(Inst.getOpcode()), Inst.getNumOperands())) {
923 addLiteralImmOperand(Inst, Val);
924 } else {
925 Inst.addOperand(MCOperand::createImm(Val));
926 }
927}
928
929void AMDGPUOperand::addLiteralImmOperand(MCInst &Inst, int64_t Val) const {
930 const auto& InstDesc = AsmParser->getMII()->get(Inst.getOpcode());
931 auto OpNum = Inst.getNumOperands();
932 // Check that this operand accepts literals
933 assert(AMDGPU::isSISrcOperand(InstDesc, OpNum));
934
935 APInt Literal(64, Val);
936 auto OpSize = AMDGPU::getRegOperandSize(AsmParser->getMRI(), InstDesc, OpNum); // expected operand size
937
938 if (Imm.IsFPImm) { // We got fp literal token
939 if (OpSize == 8) { // Expected 64-bit operand
940 // Check if literal is inlinable
941 if (AMDGPU::isInlinableLiteral64(Literal.getZExtValue(), AsmParser->isVI())) {
942 Inst.addOperand(MCOperand::createImm(Literal.getZExtValue()));
943 } else if (AMDGPU::isSISrcFPOperand(InstDesc, OpNum)) { // Expected 64-bit fp operand
944 // For fp operands we check if low 32 bits are zeros
945 if (Literal.getLoBits(32) != 0) {
946 const_cast<AMDGPUAsmParser *>(AsmParser)->Warning(Inst.getLoc(),
947 "Can't encode literal as exact 64-bit"
948 " floating-point operand. Low 32-bits will be"
949 " set to zero");
950 }
951 Inst.addOperand(MCOperand::createImm(Literal.lshr(32).getZExtValue()));
952 } else {
953 // We don't allow fp literals in 64-bit integer instructions. It is
954 // unclear how we should encode them. This case should be checked earlier
955 // in predicate methods (isLiteralImm())
956 llvm_unreachable("fp literal in 64-bit integer instruction.");
957 }
958 } else { // Expected 32-bit operand
959 bool lost;
960 APFloat FPLiteral(APFloat::IEEEdouble, Literal);
961 // Convert literal to single precision
962 FPLiteral.convert(APFloat::IEEEsingle, APFloat::rmNearestTiesToEven, &lost);
963 // We allow precision lost but not overflow or underflow. This should be
964 // checked earlier in isLiteralImm()
965 Inst.addOperand(MCOperand::createImm(FPLiteral.bitcastToAPInt().getZExtValue()));
966 }
967 } else { // We got int literal token
968 if (OpSize == 8) { // Expected 64-bit operand
969 auto LiteralVal = Literal.getZExtValue();
970 if (AMDGPU::isInlinableLiteral64(LiteralVal, AsmParser->isVI())) {
971 Inst.addOperand(MCOperand::createImm(LiteralVal));
972 return;
973 }
974 } else { // Expected 32-bit operand
975 auto LiteralVal = static_cast<int32_t>(Literal.getLoBits(32).getZExtValue());
976 if (AMDGPU::isInlinableLiteral32(LiteralVal, AsmParser->isVI())) {
977 Inst.addOperand(MCOperand::createImm(LiteralVal));
978 return;
979 }
980 }
981 Inst.addOperand(MCOperand::createImm(Literal.getLoBits(32).getZExtValue()));
982 }
983}
984
985void AMDGPUOperand::addKImmFP32Operands(MCInst &Inst, unsigned N) const {
986 APInt Literal(64, Imm.Val);
987 if (Imm.IsFPImm) { // We got fp literal
988 bool lost;
989 APFloat FPLiteral(APFloat::IEEEdouble, Literal);
990 FPLiteral.convert(APFloat::IEEEsingle, APFloat::rmNearestTiesToEven, &lost);
991 Inst.addOperand(MCOperand::createImm(FPLiteral.bitcastToAPInt().getZExtValue()));
992 } else { // We got int literal token
993 Inst.addOperand(MCOperand::createImm(Literal.getLoBits(32).getZExtValue()));
994 }
995}
996
997void AMDGPUOperand::addRegOperands(MCInst &Inst, unsigned N) const {
998 Inst.addOperand(MCOperand::createReg(AMDGPU::getMCReg(getReg(), AsmParser->getSTI())));
999}
1000
1001//===----------------------------------------------------------------------===//
1002// AsmParser
1003//===----------------------------------------------------------------------===//
1004
Artem Tamazoveb4d5a92016-04-13 16:18:41 +00001005static int getRegClass(RegisterKind Is, unsigned RegWidth) {
1006 if (Is == IS_VGPR) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001007 switch (RegWidth) {
Matt Arsenault967c2f52015-11-03 22:50:32 +00001008 default: return -1;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001009 case 1: return AMDGPU::VGPR_32RegClassID;
1010 case 2: return AMDGPU::VReg_64RegClassID;
1011 case 3: return AMDGPU::VReg_96RegClassID;
1012 case 4: return AMDGPU::VReg_128RegClassID;
1013 case 8: return AMDGPU::VReg_256RegClassID;
1014 case 16: return AMDGPU::VReg_512RegClassID;
1015 }
Artem Tamazoveb4d5a92016-04-13 16:18:41 +00001016 } else if (Is == IS_TTMP) {
1017 switch (RegWidth) {
1018 default: return -1;
1019 case 1: return AMDGPU::TTMP_32RegClassID;
1020 case 2: return AMDGPU::TTMP_64RegClassID;
Artem Tamazov38e496b2016-04-29 17:04:50 +00001021 case 4: return AMDGPU::TTMP_128RegClassID;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +00001022 }
1023 } else if (Is == IS_SGPR) {
1024 switch (RegWidth) {
1025 default: return -1;
1026 case 1: return AMDGPU::SGPR_32RegClassID;
1027 case 2: return AMDGPU::SGPR_64RegClassID;
Artem Tamazov38e496b2016-04-29 17:04:50 +00001028 case 4: return AMDGPU::SGPR_128RegClassID;
Artem Tamazoveb4d5a92016-04-13 16:18:41 +00001029 case 8: return AMDGPU::SReg_256RegClassID;
1030 case 16: return AMDGPU::SReg_512RegClassID;
1031 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001032 }
Artem Tamazoveb4d5a92016-04-13 16:18:41 +00001033 return -1;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001034}
1035
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001036static unsigned getSpecialRegForName(StringRef RegName) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001037 return StringSwitch<unsigned>(RegName)
1038 .Case("exec", AMDGPU::EXEC)
1039 .Case("vcc", AMDGPU::VCC)
Matt Arsenaultaac9b492015-11-03 22:50:34 +00001040 .Case("flat_scratch", AMDGPU::FLAT_SCR)
Tom Stellard45bb48e2015-06-13 03:28:10 +00001041 .Case("m0", AMDGPU::M0)
1042 .Case("scc", AMDGPU::SCC)
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001043 .Case("tba", AMDGPU::TBA)
1044 .Case("tma", AMDGPU::TMA)
Matt Arsenaultaac9b492015-11-03 22:50:34 +00001045 .Case("flat_scratch_lo", AMDGPU::FLAT_SCR_LO)
1046 .Case("flat_scratch_hi", AMDGPU::FLAT_SCR_HI)
Tom Stellard45bb48e2015-06-13 03:28:10 +00001047 .Case("vcc_lo", AMDGPU::VCC_LO)
1048 .Case("vcc_hi", AMDGPU::VCC_HI)
1049 .Case("exec_lo", AMDGPU::EXEC_LO)
1050 .Case("exec_hi", AMDGPU::EXEC_HI)
Artem Tamazoveb4d5a92016-04-13 16:18:41 +00001051 .Case("tma_lo", AMDGPU::TMA_LO)
1052 .Case("tma_hi", AMDGPU::TMA_HI)
1053 .Case("tba_lo", AMDGPU::TBA_LO)
1054 .Case("tba_hi", AMDGPU::TBA_HI)
Tom Stellard45bb48e2015-06-13 03:28:10 +00001055 .Default(0);
1056}
1057
1058bool AMDGPUAsmParser::ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
Valery Pykhtin0f97f172016-03-14 07:43:42 +00001059 auto R = parseRegister();
1060 if (!R) return true;
1061 assert(R->isReg());
1062 RegNo = R->getReg();
1063 StartLoc = R->getStartLoc();
1064 EndLoc = R->getEndLoc();
1065 return false;
1066}
1067
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001068bool AMDGPUAsmParser::AddNextRegisterToList(unsigned& Reg, unsigned& RegWidth, RegisterKind RegKind, unsigned Reg1, unsigned RegNum)
1069{
1070 switch (RegKind) {
1071 case IS_SPECIAL:
1072 if (Reg == AMDGPU::EXEC_LO && Reg1 == AMDGPU::EXEC_HI) { Reg = AMDGPU::EXEC; RegWidth = 2; return true; }
1073 if (Reg == AMDGPU::FLAT_SCR_LO && Reg1 == AMDGPU::FLAT_SCR_HI) { Reg = AMDGPU::FLAT_SCR; RegWidth = 2; return true; }
1074 if (Reg == AMDGPU::VCC_LO && Reg1 == AMDGPU::VCC_HI) { Reg = AMDGPU::VCC; RegWidth = 2; return true; }
1075 if (Reg == AMDGPU::TBA_LO && Reg1 == AMDGPU::TBA_HI) { Reg = AMDGPU::TBA; RegWidth = 2; return true; }
1076 if (Reg == AMDGPU::TMA_LO && Reg1 == AMDGPU::TMA_HI) { Reg = AMDGPU::TMA; RegWidth = 2; return true; }
1077 return false;
1078 case IS_VGPR:
1079 case IS_SGPR:
1080 case IS_TTMP:
1081 if (Reg1 != Reg + RegWidth) { return false; }
1082 RegWidth++;
1083 return true;
1084 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +00001085 llvm_unreachable("unexpected register kind");
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001086 }
1087}
1088
1089bool AMDGPUAsmParser::ParseAMDGPURegister(RegisterKind& RegKind, unsigned& Reg, unsigned& RegNum, unsigned& RegWidth)
1090{
1091 const MCRegisterInfo *TRI = getContext().getRegisterInfo();
1092 if (getLexer().is(AsmToken::Identifier)) {
1093 StringRef RegName = Parser.getTok().getString();
1094 if ((Reg = getSpecialRegForName(RegName))) {
1095 Parser.Lex();
1096 RegKind = IS_SPECIAL;
1097 } else {
1098 unsigned RegNumIndex = 0;
Artem Tamazovf88397c2016-06-03 14:41:17 +00001099 if (RegName[0] == 'v') {
1100 RegNumIndex = 1;
1101 RegKind = IS_VGPR;
1102 } else if (RegName[0] == 's') {
1103 RegNumIndex = 1;
1104 RegKind = IS_SGPR;
1105 } else if (RegName.startswith("ttmp")) {
1106 RegNumIndex = strlen("ttmp");
1107 RegKind = IS_TTMP;
1108 } else {
1109 return false;
1110 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001111 if (RegName.size() > RegNumIndex) {
1112 // Single 32-bit register: vXX.
Artem Tamazovf88397c2016-06-03 14:41:17 +00001113 if (RegName.substr(RegNumIndex).getAsInteger(10, RegNum))
1114 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001115 Parser.Lex();
1116 RegWidth = 1;
1117 } else {
Artem Tamazov7da9b822016-05-27 12:50:13 +00001118 // Range of registers: v[XX:YY]. ":YY" is optional.
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001119 Parser.Lex();
1120 int64_t RegLo, RegHi;
Artem Tamazovf88397c2016-06-03 14:41:17 +00001121 if (getLexer().isNot(AsmToken::LBrac))
1122 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001123 Parser.Lex();
1124
Artem Tamazovf88397c2016-06-03 14:41:17 +00001125 if (getParser().parseAbsoluteExpression(RegLo))
1126 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001127
Artem Tamazov7da9b822016-05-27 12:50:13 +00001128 const bool isRBrace = getLexer().is(AsmToken::RBrac);
Artem Tamazovf88397c2016-06-03 14:41:17 +00001129 if (!isRBrace && getLexer().isNot(AsmToken::Colon))
1130 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001131 Parser.Lex();
1132
Artem Tamazov7da9b822016-05-27 12:50:13 +00001133 if (isRBrace) {
1134 RegHi = RegLo;
1135 } else {
Artem Tamazovf88397c2016-06-03 14:41:17 +00001136 if (getParser().parseAbsoluteExpression(RegHi))
1137 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001138
Artem Tamazovf88397c2016-06-03 14:41:17 +00001139 if (getLexer().isNot(AsmToken::RBrac))
1140 return false;
Artem Tamazov7da9b822016-05-27 12:50:13 +00001141 Parser.Lex();
1142 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001143 RegNum = (unsigned) RegLo;
1144 RegWidth = (RegHi - RegLo) + 1;
1145 }
1146 }
1147 } else if (getLexer().is(AsmToken::LBrac)) {
1148 // List of consecutive registers: [s0,s1,s2,s3]
1149 Parser.Lex();
Artem Tamazovf88397c2016-06-03 14:41:17 +00001150 if (!ParseAMDGPURegister(RegKind, Reg, RegNum, RegWidth))
1151 return false;
1152 if (RegWidth != 1)
1153 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001154 RegisterKind RegKind1;
1155 unsigned Reg1, RegNum1, RegWidth1;
1156 do {
1157 if (getLexer().is(AsmToken::Comma)) {
1158 Parser.Lex();
1159 } else if (getLexer().is(AsmToken::RBrac)) {
1160 Parser.Lex();
1161 break;
1162 } else if (ParseAMDGPURegister(RegKind1, Reg1, RegNum1, RegWidth1)) {
Artem Tamazovf88397c2016-06-03 14:41:17 +00001163 if (RegWidth1 != 1) {
1164 return false;
1165 }
1166 if (RegKind1 != RegKind) {
1167 return false;
1168 }
1169 if (!AddNextRegisterToList(Reg, RegWidth, RegKind1, Reg1, RegNum1)) {
1170 return false;
1171 }
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001172 } else {
1173 return false;
1174 }
1175 } while (true);
1176 } else {
1177 return false;
1178 }
1179 switch (RegKind) {
1180 case IS_SPECIAL:
1181 RegNum = 0;
1182 RegWidth = 1;
1183 break;
1184 case IS_VGPR:
1185 case IS_SGPR:
1186 case IS_TTMP:
1187 {
1188 unsigned Size = 1;
1189 if (RegKind == IS_SGPR || RegKind == IS_TTMP) {
1190 // SGPR and TTMP registers must be are aligned. Max required alignment is 4 dwords.
1191 Size = std::min(RegWidth, 4u);
1192 }
Artem Tamazovf88397c2016-06-03 14:41:17 +00001193 if (RegNum % Size != 0)
1194 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001195 RegNum = RegNum / Size;
1196 int RCID = getRegClass(RegKind, RegWidth);
Artem Tamazovf88397c2016-06-03 14:41:17 +00001197 if (RCID == -1)
1198 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001199 const MCRegisterClass RC = TRI->getRegClass(RCID);
Artem Tamazovf88397c2016-06-03 14:41:17 +00001200 if (RegNum >= RC.getNumRegs())
1201 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001202 Reg = RC.getRegister(RegNum);
1203 break;
1204 }
1205
1206 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +00001207 llvm_unreachable("unexpected register kind");
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001208 }
1209
Artem Tamazovf88397c2016-06-03 14:41:17 +00001210 if (!subtargetHasRegister(*TRI, Reg))
1211 return false;
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001212 return true;
1213}
1214
Valery Pykhtin0f97f172016-03-14 07:43:42 +00001215std::unique_ptr<AMDGPUOperand> AMDGPUAsmParser::parseRegister() {
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001216 const auto &Tok = Parser.getTok();
Valery Pykhtin0f97f172016-03-14 07:43:42 +00001217 SMLoc StartLoc = Tok.getLoc();
1218 SMLoc EndLoc = Tok.getEndLoc();
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001219 RegisterKind RegKind;
1220 unsigned Reg, RegNum, RegWidth;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001221
Nikolay Haustovfb5c3072016-04-20 09:34:48 +00001222 if (!ParseAMDGPURegister(RegKind, Reg, RegNum, RegWidth)) {
1223 return nullptr;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001224 }
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001225 return AMDGPUOperand::CreateReg(this, Reg, StartLoc, EndLoc, false);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001226}
1227
Alex Bradbury58eba092016-11-01 16:32:05 +00001228OperandMatchResultTy
Sam Kolton1bdcef72016-05-23 09:59:02 +00001229AMDGPUAsmParser::parseImm(OperandVector &Operands) {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001230 // TODO: add syntactic sugar for 1/(2*PI)
Sam Kolton1bdcef72016-05-23 09:59:02 +00001231 bool Minus = false;
1232 if (getLexer().getKind() == AsmToken::Minus) {
1233 Minus = true;
1234 Parser.Lex();
1235 }
1236
1237 SMLoc S = Parser.getTok().getLoc();
1238 switch(getLexer().getKind()) {
1239 case AsmToken::Integer: {
1240 int64_t IntVal;
1241 if (getParser().parseAbsoluteExpression(IntVal))
1242 return MatchOperand_ParseFail;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001243 if (Minus)
1244 IntVal *= -1;
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001245 Operands.push_back(AMDGPUOperand::CreateImm(this, IntVal, S));
Sam Kolton1bdcef72016-05-23 09:59:02 +00001246 return MatchOperand_Success;
1247 }
1248 case AsmToken::Real: {
Sam Kolton1bdcef72016-05-23 09:59:02 +00001249 int64_t IntVal;
1250 if (getParser().parseAbsoluteExpression(IntVal))
1251 return MatchOperand_ParseFail;
1252
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001253 APFloat F(BitsToDouble(IntVal));
Sam Kolton1bdcef72016-05-23 09:59:02 +00001254 if (Minus)
1255 F.changeSign();
1256 Operands.push_back(
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001257 AMDGPUOperand::CreateImm(this, F.bitcastToAPInt().getZExtValue(), S,
Sam Kolton1bdcef72016-05-23 09:59:02 +00001258 AMDGPUOperand::ImmTyNone, true));
1259 return MatchOperand_Success;
1260 }
1261 default:
1262 return Minus ? MatchOperand_ParseFail : MatchOperand_NoMatch;
1263 }
1264}
1265
Alex Bradbury58eba092016-11-01 16:32:05 +00001266OperandMatchResultTy
Sam Kolton1bdcef72016-05-23 09:59:02 +00001267AMDGPUAsmParser::parseRegOrImm(OperandVector &Operands) {
1268 auto res = parseImm(Operands);
1269 if (res != MatchOperand_NoMatch) {
1270 return res;
1271 }
1272
1273 if (auto R = parseRegister()) {
1274 assert(R->isReg());
1275 R->Reg.IsForcedVOP3 = isForcedVOP3();
1276 Operands.push_back(std::move(R));
1277 return MatchOperand_Success;
1278 }
1279 return MatchOperand_ParseFail;
1280}
1281
Alex Bradbury58eba092016-11-01 16:32:05 +00001282OperandMatchResultTy
Sam Kolton945231a2016-06-10 09:57:59 +00001283AMDGPUAsmParser::parseRegOrImmWithFPInputMods(OperandVector &Operands) {
Matt Arsenault37fefd62016-06-10 02:18:02 +00001284 // XXX: During parsing we can't determine if minus sign means
Sam Kolton1bdcef72016-05-23 09:59:02 +00001285 // negate-modifier or negative immediate value.
1286 // By default we suppose it is modifier.
1287 bool Negate = false, Abs = false, Abs2 = false;
1288
1289 if (getLexer().getKind()== AsmToken::Minus) {
1290 Parser.Lex();
1291 Negate = true;
1292 }
1293
1294 if (getLexer().getKind() == AsmToken::Identifier && Parser.getTok().getString() == "abs") {
1295 Parser.Lex();
1296 Abs2 = true;
1297 if (getLexer().isNot(AsmToken::LParen)) {
1298 Error(Parser.getTok().getLoc(), "expected left paren after abs");
1299 return MatchOperand_ParseFail;
1300 }
1301 Parser.Lex();
1302 }
1303
1304 if (getLexer().getKind() == AsmToken::Pipe) {
1305 if (Abs2) {
1306 Error(Parser.getTok().getLoc(), "expected register or immediate");
1307 return MatchOperand_ParseFail;
1308 }
1309 Parser.Lex();
1310 Abs = true;
1311 }
1312
1313 auto Res = parseRegOrImm(Operands);
1314 if (Res != MatchOperand_Success) {
1315 return Res;
1316 }
1317
Matt Arsenaultb55f6202016-12-03 18:22:49 +00001318 AMDGPUOperand::Modifiers Mods;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001319 if (Negate) {
Sam Kolton945231a2016-06-10 09:57:59 +00001320 Mods.Neg = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001321 }
1322 if (Abs) {
1323 if (getLexer().getKind() != AsmToken::Pipe) {
1324 Error(Parser.getTok().getLoc(), "expected vertical bar");
1325 return MatchOperand_ParseFail;
1326 }
1327 Parser.Lex();
Sam Kolton945231a2016-06-10 09:57:59 +00001328 Mods.Abs = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001329 }
1330 if (Abs2) {
1331 if (getLexer().isNot(AsmToken::RParen)) {
1332 Error(Parser.getTok().getLoc(), "expected closing parentheses");
1333 return MatchOperand_ParseFail;
1334 }
1335 Parser.Lex();
Sam Kolton945231a2016-06-10 09:57:59 +00001336 Mods.Abs = true;
Sam Kolton1bdcef72016-05-23 09:59:02 +00001337 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00001338
Sam Kolton945231a2016-06-10 09:57:59 +00001339 if (Mods.hasFPModifiers()) {
Sam Kolton1bdcef72016-05-23 09:59:02 +00001340 AMDGPUOperand &Op = static_cast<AMDGPUOperand &>(*Operands.back());
Sam Kolton945231a2016-06-10 09:57:59 +00001341 Op.setModifiers(Mods);
Sam Kolton1bdcef72016-05-23 09:59:02 +00001342 }
1343 return MatchOperand_Success;
1344}
1345
Alex Bradbury58eba092016-11-01 16:32:05 +00001346OperandMatchResultTy
Sam Kolton945231a2016-06-10 09:57:59 +00001347AMDGPUAsmParser::parseRegOrImmWithIntInputMods(OperandVector &Operands) {
1348 bool Sext = false;
1349
1350 if (getLexer().getKind() == AsmToken::Identifier && Parser.getTok().getString() == "sext") {
1351 Parser.Lex();
1352 Sext = true;
1353 if (getLexer().isNot(AsmToken::LParen)) {
1354 Error(Parser.getTok().getLoc(), "expected left paren after sext");
1355 return MatchOperand_ParseFail;
1356 }
1357 Parser.Lex();
1358 }
1359
1360 auto Res = parseRegOrImm(Operands);
1361 if (Res != MatchOperand_Success) {
1362 return Res;
1363 }
1364
Matt Arsenaultb55f6202016-12-03 18:22:49 +00001365 AMDGPUOperand::Modifiers Mods;
Sam Kolton945231a2016-06-10 09:57:59 +00001366 if (Sext) {
1367 if (getLexer().isNot(AsmToken::RParen)) {
1368 Error(Parser.getTok().getLoc(), "expected closing parentheses");
1369 return MatchOperand_ParseFail;
1370 }
1371 Parser.Lex();
1372 Mods.Sext = true;
1373 }
Matt Arsenaultf3dd8632016-11-01 00:55:14 +00001374
Sam Kolton945231a2016-06-10 09:57:59 +00001375 if (Mods.hasIntModifiers()) {
Sam Koltona9cd6aa2016-07-05 14:01:11 +00001376 AMDGPUOperand &Op = static_cast<AMDGPUOperand &>(*Operands.back());
Sam Kolton945231a2016-06-10 09:57:59 +00001377 Op.setModifiers(Mods);
1378 }
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +00001379
Sam Kolton945231a2016-06-10 09:57:59 +00001380 return MatchOperand_Success;
1381}
Sam Kolton1bdcef72016-05-23 09:59:02 +00001382
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +00001383OperandMatchResultTy AMDGPUAsmParser::parseVReg32OrOff(OperandVector &Operands) {
1384 std::unique_ptr<AMDGPUOperand> Reg = parseRegister();
1385 if (Reg) {
1386 Operands.push_back(std::move(Reg));
1387 return MatchOperand_Success;
1388 }
1389
1390 const AsmToken &Tok = Parser.getTok();
1391 if (Tok.getString() == "off") {
1392 Operands.push_back(AMDGPUOperand::CreateImm(this, 0, Tok.getLoc(),
1393 AMDGPUOperand::ImmTyOff, false));
1394 Parser.Lex();
1395 return MatchOperand_Success;
1396 }
1397
1398 return MatchOperand_NoMatch;
1399}
1400
Tom Stellard45bb48e2015-06-13 03:28:10 +00001401unsigned AMDGPUAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
1402
1403 uint64_t TSFlags = MII.get(Inst.getOpcode()).TSFlags;
1404
1405 if ((getForcedEncodingSize() == 32 && (TSFlags & SIInstrFlags::VOP3)) ||
Sam Kolton05ef1c92016-06-03 10:27:37 +00001406 (getForcedEncodingSize() == 64 && !(TSFlags & SIInstrFlags::VOP3)) ||
1407 (isForcedDPP() && !(TSFlags & SIInstrFlags::DPP)) ||
1408 (isForcedSDWA() && !(TSFlags & SIInstrFlags::SDWA)) )
Tom Stellard45bb48e2015-06-13 03:28:10 +00001409 return Match_InvalidOperand;
1410
Tom Stellard88e0b252015-10-06 15:57:53 +00001411 if ((TSFlags & SIInstrFlags::VOP3) &&
1412 (TSFlags & SIInstrFlags::VOPAsmPrefer32Bit) &&
1413 getForcedEncodingSize() != 64)
1414 return Match_PreferE32;
1415
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001416 if (Inst.getOpcode() == AMDGPU::V_MAC_F32_sdwa ||
1417 Inst.getOpcode() == AMDGPU::V_MAC_F16_sdwa) {
Sam Koltona3ec5c12016-10-07 14:46:06 +00001418 // v_mac_f32/16 allow only dst_sel == DWORD;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00001419 auto OpNum =
1420 AMDGPU::getNamedOperandIdx(Inst.getOpcode(), AMDGPU::OpName::dst_sel);
Sam Koltona3ec5c12016-10-07 14:46:06 +00001421 const auto &Op = Inst.getOperand(OpNum);
1422 if (!Op.isImm() || Op.getImm() != AMDGPU::SDWA::SdwaSel::DWORD) {
1423 return Match_InvalidOperand;
1424 }
1425 }
1426
Tom Stellard45bb48e2015-06-13 03:28:10 +00001427 return Match_Success;
1428}
1429
Tom Stellard45bb48e2015-06-13 03:28:10 +00001430bool AMDGPUAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1431 OperandVector &Operands,
1432 MCStreamer &Out,
1433 uint64_t &ErrorInfo,
1434 bool MatchingInlineAsm) {
Sam Koltond63d8a72016-09-09 09:37:51 +00001435 // What asm variants we should check
1436 std::vector<unsigned> MatchedVariants;
1437 if (getForcedEncodingSize() == 32) {
1438 MatchedVariants = {AMDGPUAsmVariants::DEFAULT};
1439 } else if (isForcedVOP3()) {
1440 MatchedVariants = {AMDGPUAsmVariants::VOP3};
1441 } else if (isForcedSDWA()) {
1442 MatchedVariants = {AMDGPUAsmVariants::SDWA};
1443 } else if (isForcedDPP()) {
1444 MatchedVariants = {AMDGPUAsmVariants::DPP};
1445 } else {
1446 MatchedVariants = {AMDGPUAsmVariants::DEFAULT,
1447 AMDGPUAsmVariants::VOP3,
1448 AMDGPUAsmVariants::SDWA,
1449 AMDGPUAsmVariants::DPP};
1450 }
1451
Tom Stellard45bb48e2015-06-13 03:28:10 +00001452 MCInst Inst;
Sam Koltond63d8a72016-09-09 09:37:51 +00001453 unsigned Result = Match_Success;
1454 for (auto Variant : MatchedVariants) {
1455 uint64_t EI;
1456 auto R = MatchInstructionImpl(Operands, Inst, EI, MatchingInlineAsm,
1457 Variant);
1458 // We order match statuses from least to most specific. We use most specific
1459 // status as resulting
1460 // Match_MnemonicFail < Match_InvalidOperand < Match_MissingFeature < Match_PreferE32
1461 if ((R == Match_Success) ||
1462 (R == Match_PreferE32) ||
1463 (R == Match_MissingFeature && Result != Match_PreferE32) ||
1464 (R == Match_InvalidOperand && Result != Match_MissingFeature
1465 && Result != Match_PreferE32) ||
1466 (R == Match_MnemonicFail && Result != Match_InvalidOperand
1467 && Result != Match_MissingFeature
1468 && Result != Match_PreferE32)) {
1469 Result = R;
1470 ErrorInfo = EI;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001471 }
Sam Koltond63d8a72016-09-09 09:37:51 +00001472 if (R == Match_Success)
1473 break;
1474 }
1475
1476 switch (Result) {
1477 default: break;
1478 case Match_Success:
1479 Inst.setLoc(IDLoc);
1480 Out.EmitInstruction(Inst, getSTI());
1481 return false;
1482
1483 case Match_MissingFeature:
1484 return Error(IDLoc, "instruction not supported on this GPU");
1485
1486 case Match_MnemonicFail:
1487 return Error(IDLoc, "unrecognized instruction mnemonic");
1488
1489 case Match_InvalidOperand: {
1490 SMLoc ErrorLoc = IDLoc;
1491 if (ErrorInfo != ~0ULL) {
1492 if (ErrorInfo >= Operands.size()) {
1493 return Error(IDLoc, "too few operands for instruction");
1494 }
1495 ErrorLoc = ((AMDGPUOperand &)*Operands[ErrorInfo]).getStartLoc();
1496 if (ErrorLoc == SMLoc())
1497 ErrorLoc = IDLoc;
1498 }
1499 return Error(ErrorLoc, "invalid operand for instruction");
1500 }
1501
1502 case Match_PreferE32:
1503 return Error(IDLoc, "internal error: instruction without _e64 suffix "
1504 "should be encoded as e32");
Tom Stellard45bb48e2015-06-13 03:28:10 +00001505 }
1506 llvm_unreachable("Implement any new match types added!");
1507}
1508
Tom Stellard347ac792015-06-26 21:15:07 +00001509bool AMDGPUAsmParser::ParseDirectiveMajorMinor(uint32_t &Major,
1510 uint32_t &Minor) {
1511 if (getLexer().isNot(AsmToken::Integer))
1512 return TokError("invalid major version");
1513
1514 Major = getLexer().getTok().getIntVal();
1515 Lex();
1516
1517 if (getLexer().isNot(AsmToken::Comma))
1518 return TokError("minor version number required, comma expected");
1519 Lex();
1520
1521 if (getLexer().isNot(AsmToken::Integer))
1522 return TokError("invalid minor version");
1523
1524 Minor = getLexer().getTok().getIntVal();
1525 Lex();
1526
1527 return false;
1528}
1529
1530bool AMDGPUAsmParser::ParseDirectiveHSACodeObjectVersion() {
1531
1532 uint32_t Major;
1533 uint32_t Minor;
1534
1535 if (ParseDirectiveMajorMinor(Major, Minor))
1536 return true;
1537
1538 getTargetStreamer().EmitDirectiveHSACodeObjectVersion(Major, Minor);
1539 return false;
1540}
1541
1542bool AMDGPUAsmParser::ParseDirectiveHSACodeObjectISA() {
1543
1544 uint32_t Major;
1545 uint32_t Minor;
1546 uint32_t Stepping;
1547 StringRef VendorName;
1548 StringRef ArchName;
1549
1550 // If this directive has no arguments, then use the ISA version for the
1551 // targeted GPU.
1552 if (getLexer().is(AsmToken::EndOfStatement)) {
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001553 AMDGPU::IsaVersion Isa = AMDGPU::getIsaVersion(getSTI().getFeatureBits());
Tom Stellard347ac792015-06-26 21:15:07 +00001554 getTargetStreamer().EmitDirectiveHSACodeObjectISA(Isa.Major, Isa.Minor,
1555 Isa.Stepping,
1556 "AMD", "AMDGPU");
1557 return false;
1558 }
1559
1560
1561 if (ParseDirectiveMajorMinor(Major, Minor))
1562 return true;
1563
1564 if (getLexer().isNot(AsmToken::Comma))
1565 return TokError("stepping version number required, comma expected");
1566 Lex();
1567
1568 if (getLexer().isNot(AsmToken::Integer))
1569 return TokError("invalid stepping version");
1570
1571 Stepping = getLexer().getTok().getIntVal();
1572 Lex();
1573
1574 if (getLexer().isNot(AsmToken::Comma))
1575 return TokError("vendor name required, comma expected");
1576 Lex();
1577
1578 if (getLexer().isNot(AsmToken::String))
1579 return TokError("invalid vendor name");
1580
1581 VendorName = getLexer().getTok().getStringContents();
1582 Lex();
1583
1584 if (getLexer().isNot(AsmToken::Comma))
1585 return TokError("arch name required, comma expected");
1586 Lex();
1587
1588 if (getLexer().isNot(AsmToken::String))
1589 return TokError("invalid arch name");
1590
1591 ArchName = getLexer().getTok().getStringContents();
1592 Lex();
1593
1594 getTargetStreamer().EmitDirectiveHSACodeObjectISA(Major, Minor, Stepping,
1595 VendorName, ArchName);
1596 return false;
1597}
1598
Tom Stellardff7416b2015-06-26 21:58:31 +00001599bool AMDGPUAsmParser::ParseAMDKernelCodeTValue(StringRef ID,
1600 amd_kernel_code_t &Header) {
Valery Pykhtindc110542016-03-06 20:25:36 +00001601 SmallString<40> ErrStr;
1602 raw_svector_ostream Err(ErrStr);
Valery Pykhtina852d692016-06-23 14:13:06 +00001603 if (!parseAmdKernelCodeField(ID, getParser(), Header, Err)) {
Valery Pykhtindc110542016-03-06 20:25:36 +00001604 return TokError(Err.str());
1605 }
Tom Stellardff7416b2015-06-26 21:58:31 +00001606 Lex();
Tom Stellardff7416b2015-06-26 21:58:31 +00001607 return false;
1608}
1609
1610bool AMDGPUAsmParser::ParseDirectiveAMDKernelCodeT() {
1611
1612 amd_kernel_code_t Header;
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001613 AMDGPU::initDefaultAMDKernelCodeT(Header, getSTI().getFeatureBits());
Tom Stellardff7416b2015-06-26 21:58:31 +00001614
1615 while (true) {
1616
Tom Stellardff7416b2015-06-26 21:58:31 +00001617 // Lex EndOfStatement. This is in a while loop, because lexing a comment
1618 // will set the current token to EndOfStatement.
1619 while(getLexer().is(AsmToken::EndOfStatement))
1620 Lex();
1621
1622 if (getLexer().isNot(AsmToken::Identifier))
1623 return TokError("expected value identifier or .end_amd_kernel_code_t");
1624
1625 StringRef ID = getLexer().getTok().getIdentifier();
1626 Lex();
1627
1628 if (ID == ".end_amd_kernel_code_t")
1629 break;
1630
1631 if (ParseAMDKernelCodeTValue(ID, Header))
1632 return true;
1633 }
1634
1635 getTargetStreamer().EmitAMDKernelCodeT(Header);
1636
1637 return false;
1638}
1639
Tom Stellarde135ffd2015-09-25 21:41:28 +00001640bool AMDGPUAsmParser::ParseSectionDirectiveHSAText() {
1641 getParser().getStreamer().SwitchSection(
1642 AMDGPU::getHSATextSection(getContext()));
1643 return false;
1644}
1645
Tom Stellard1e1b05d2015-11-06 11:45:14 +00001646bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaKernel() {
1647 if (getLexer().isNot(AsmToken::Identifier))
1648 return TokError("expected symbol name");
1649
1650 StringRef KernelName = Parser.getTok().getString();
1651
1652 getTargetStreamer().EmitAMDGPUSymbolType(KernelName,
1653 ELF::STT_AMDGPU_HSA_KERNEL);
1654 Lex();
1655 return false;
1656}
1657
Tom Stellard00f2f912015-12-02 19:47:57 +00001658bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaModuleGlobal() {
1659 if (getLexer().isNot(AsmToken::Identifier))
1660 return TokError("expected symbol name");
1661
1662 StringRef GlobalName = Parser.getTok().getIdentifier();
1663
1664 getTargetStreamer().EmitAMDGPUHsaModuleScopeGlobal(GlobalName);
1665 Lex();
1666 return false;
1667}
1668
1669bool AMDGPUAsmParser::ParseDirectiveAMDGPUHsaProgramGlobal() {
1670 if (getLexer().isNot(AsmToken::Identifier))
1671 return TokError("expected symbol name");
1672
1673 StringRef GlobalName = Parser.getTok().getIdentifier();
1674
1675 getTargetStreamer().EmitAMDGPUHsaProgramScopeGlobal(GlobalName);
1676 Lex();
1677 return false;
1678}
1679
1680bool AMDGPUAsmParser::ParseSectionDirectiveHSADataGlobalAgent() {
1681 getParser().getStreamer().SwitchSection(
1682 AMDGPU::getHSADataGlobalAgentSection(getContext()));
1683 return false;
1684}
1685
1686bool AMDGPUAsmParser::ParseSectionDirectiveHSADataGlobalProgram() {
1687 getParser().getStreamer().SwitchSection(
1688 AMDGPU::getHSADataGlobalProgramSection(getContext()));
1689 return false;
1690}
1691
Tom Stellard9760f032015-12-03 03:34:32 +00001692bool AMDGPUAsmParser::ParseSectionDirectiveHSARodataReadonlyAgent() {
1693 getParser().getStreamer().SwitchSection(
1694 AMDGPU::getHSARodataReadonlyAgentSection(getContext()));
1695 return false;
1696}
1697
Tom Stellard45bb48e2015-06-13 03:28:10 +00001698bool AMDGPUAsmParser::ParseDirective(AsmToken DirectiveID) {
Tom Stellard347ac792015-06-26 21:15:07 +00001699 StringRef IDVal = DirectiveID.getString();
1700
1701 if (IDVal == ".hsa_code_object_version")
1702 return ParseDirectiveHSACodeObjectVersion();
1703
1704 if (IDVal == ".hsa_code_object_isa")
1705 return ParseDirectiveHSACodeObjectISA();
1706
Tom Stellardff7416b2015-06-26 21:58:31 +00001707 if (IDVal == ".amd_kernel_code_t")
1708 return ParseDirectiveAMDKernelCodeT();
1709
Tom Stellardfcfaea42016-05-05 17:03:33 +00001710 if (IDVal == ".hsatext")
Tom Stellarde135ffd2015-09-25 21:41:28 +00001711 return ParseSectionDirectiveHSAText();
1712
Tom Stellard1e1b05d2015-11-06 11:45:14 +00001713 if (IDVal == ".amdgpu_hsa_kernel")
1714 return ParseDirectiveAMDGPUHsaKernel();
1715
Tom Stellard00f2f912015-12-02 19:47:57 +00001716 if (IDVal == ".amdgpu_hsa_module_global")
1717 return ParseDirectiveAMDGPUHsaModuleGlobal();
1718
1719 if (IDVal == ".amdgpu_hsa_program_global")
1720 return ParseDirectiveAMDGPUHsaProgramGlobal();
1721
1722 if (IDVal == ".hsadata_global_agent")
1723 return ParseSectionDirectiveHSADataGlobalAgent();
1724
1725 if (IDVal == ".hsadata_global_program")
1726 return ParseSectionDirectiveHSADataGlobalProgram();
1727
Tom Stellard9760f032015-12-03 03:34:32 +00001728 if (IDVal == ".hsarodata_readonly_agent")
1729 return ParseSectionDirectiveHSARodataReadonlyAgent();
1730
Tom Stellard45bb48e2015-06-13 03:28:10 +00001731 return true;
1732}
1733
Matt Arsenault68802d32015-11-05 03:11:27 +00001734bool AMDGPUAsmParser::subtargetHasRegister(const MCRegisterInfo &MRI,
1735 unsigned RegNo) const {
Matt Arsenault3b159672015-12-01 20:31:08 +00001736 if (isCI())
Matt Arsenault68802d32015-11-05 03:11:27 +00001737 return true;
1738
Matt Arsenault3b159672015-12-01 20:31:08 +00001739 if (isSI()) {
1740 // No flat_scr
1741 switch (RegNo) {
1742 case AMDGPU::FLAT_SCR:
1743 case AMDGPU::FLAT_SCR_LO:
1744 case AMDGPU::FLAT_SCR_HI:
1745 return false;
1746 default:
1747 return true;
1748 }
1749 }
1750
Matt Arsenault68802d32015-11-05 03:11:27 +00001751 // VI only has 102 SGPRs, so make sure we aren't trying to use the 2 more that
1752 // SI/CI have.
1753 for (MCRegAliasIterator R(AMDGPU::SGPR102_SGPR103, &MRI, true);
1754 R.isValid(); ++R) {
1755 if (*R == RegNo)
1756 return false;
1757 }
1758
1759 return true;
1760}
1761
Alex Bradbury58eba092016-11-01 16:32:05 +00001762OperandMatchResultTy
Tom Stellard45bb48e2015-06-13 03:28:10 +00001763AMDGPUAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
1764
1765 // Try to parse with a custom parser
1766 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
1767
1768 // If we successfully parsed the operand or if there as an error parsing,
1769 // we are done.
1770 //
1771 // If we are parsing after we reach EndOfStatement then this means we
1772 // are appending default values to the Operands list. This is only done
1773 // by custom parser, so we shouldn't continue on to the generic parsing.
Sam Kolton1bdcef72016-05-23 09:59:02 +00001774 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail ||
Tom Stellard45bb48e2015-06-13 03:28:10 +00001775 getLexer().is(AsmToken::EndOfStatement))
1776 return ResTy;
1777
Sam Kolton1bdcef72016-05-23 09:59:02 +00001778 ResTy = parseRegOrImm(Operands);
Nikolay Haustov9b7577e2016-03-09 11:03:21 +00001779
Sam Kolton1bdcef72016-05-23 09:59:02 +00001780 if (ResTy == MatchOperand_Success)
1781 return ResTy;
1782
1783 if (getLexer().getKind() == AsmToken::Identifier) {
Tom Stellard89049702016-06-15 02:54:14 +00001784 // If this identifier is a symbol, we want to create an expression for it.
1785 // It is a little difficult to distinguish between a symbol name, and
1786 // an instruction flag like 'gds'. In order to do this, we parse
1787 // all tokens as expressions and then treate the symbol name as the token
1788 // string when we want to interpret the operand as a token.
Sam Kolton1bdcef72016-05-23 09:59:02 +00001789 const auto &Tok = Parser.getTok();
Tom Stellard89049702016-06-15 02:54:14 +00001790 SMLoc S = Tok.getLoc();
1791 const MCExpr *Expr = nullptr;
1792 if (!Parser.parseExpression(Expr)) {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001793 Operands.push_back(AMDGPUOperand::CreateExpr(this, Expr, S));
Tom Stellard89049702016-06-15 02:54:14 +00001794 return MatchOperand_Success;
1795 }
1796
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001797 Operands.push_back(AMDGPUOperand::CreateToken(this, Tok.getString(), Tok.getLoc()));
Tom Stellard45bb48e2015-06-13 03:28:10 +00001798 Parser.Lex();
Sam Kolton1bdcef72016-05-23 09:59:02 +00001799 return MatchOperand_Success;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001800 }
Sam Kolton1bdcef72016-05-23 09:59:02 +00001801 return MatchOperand_NoMatch;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001802}
1803
Sam Kolton05ef1c92016-06-03 10:27:37 +00001804StringRef AMDGPUAsmParser::parseMnemonicSuffix(StringRef Name) {
1805 // Clear any forced encodings from the previous instruction.
1806 setForcedEncodingSize(0);
1807 setForcedDPP(false);
1808 setForcedSDWA(false);
1809
1810 if (Name.endswith("_e64")) {
1811 setForcedEncodingSize(64);
1812 return Name.substr(0, Name.size() - 4);
1813 } else if (Name.endswith("_e32")) {
1814 setForcedEncodingSize(32);
1815 return Name.substr(0, Name.size() - 4);
1816 } else if (Name.endswith("_dpp")) {
1817 setForcedDPP(true);
1818 return Name.substr(0, Name.size() - 4);
1819 } else if (Name.endswith("_sdwa")) {
1820 setForcedSDWA(true);
1821 return Name.substr(0, Name.size() - 5);
1822 }
1823 return Name;
1824}
1825
Tom Stellard45bb48e2015-06-13 03:28:10 +00001826bool AMDGPUAsmParser::ParseInstruction(ParseInstructionInfo &Info,
1827 StringRef Name,
1828 SMLoc NameLoc, OperandVector &Operands) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001829 // Add the instruction mnemonic
Sam Kolton05ef1c92016-06-03 10:27:37 +00001830 Name = parseMnemonicSuffix(Name);
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001831 Operands.push_back(AMDGPUOperand::CreateToken(this, Name, NameLoc));
Matt Arsenault37fefd62016-06-10 02:18:02 +00001832
Tom Stellard45bb48e2015-06-13 03:28:10 +00001833 while (!getLexer().is(AsmToken::EndOfStatement)) {
Alex Bradbury58eba092016-11-01 16:32:05 +00001834 OperandMatchResultTy Res = parseOperand(Operands, Name);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001835
1836 // Eat the comma or space if there is one.
1837 if (getLexer().is(AsmToken::Comma))
1838 Parser.Lex();
Matt Arsenault37fefd62016-06-10 02:18:02 +00001839
Tom Stellard45bb48e2015-06-13 03:28:10 +00001840 switch (Res) {
1841 case MatchOperand_Success: break;
Matt Arsenault37fefd62016-06-10 02:18:02 +00001842 case MatchOperand_ParseFail:
Sam Kolton1bdcef72016-05-23 09:59:02 +00001843 Error(getLexer().getLoc(), "failed parsing operand.");
1844 while (!getLexer().is(AsmToken::EndOfStatement)) {
1845 Parser.Lex();
1846 }
1847 return true;
Matt Arsenault37fefd62016-06-10 02:18:02 +00001848 case MatchOperand_NoMatch:
Sam Kolton1bdcef72016-05-23 09:59:02 +00001849 Error(getLexer().getLoc(), "not a valid operand.");
1850 while (!getLexer().is(AsmToken::EndOfStatement)) {
1851 Parser.Lex();
1852 }
1853 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001854 }
1855 }
1856
Tom Stellard45bb48e2015-06-13 03:28:10 +00001857 return false;
1858}
1859
1860//===----------------------------------------------------------------------===//
1861// Utility functions
1862//===----------------------------------------------------------------------===//
1863
Alex Bradbury58eba092016-11-01 16:32:05 +00001864OperandMatchResultTy
Sam Kolton11de3702016-05-24 12:38:33 +00001865AMDGPUAsmParser::parseIntWithPrefix(const char *Prefix, int64_t &Int) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001866 switch(getLexer().getKind()) {
1867 default: return MatchOperand_NoMatch;
1868 case AsmToken::Identifier: {
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001869 StringRef Name = Parser.getTok().getString();
1870 if (!Name.equals(Prefix)) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001871 return MatchOperand_NoMatch;
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001872 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00001873
1874 Parser.Lex();
1875 if (getLexer().isNot(AsmToken::Colon))
1876 return MatchOperand_ParseFail;
1877
1878 Parser.Lex();
1879 if (getLexer().isNot(AsmToken::Integer))
1880 return MatchOperand_ParseFail;
1881
1882 if (getParser().parseAbsoluteExpression(Int))
1883 return MatchOperand_ParseFail;
1884 break;
1885 }
1886 }
1887 return MatchOperand_Success;
1888}
1889
Alex Bradbury58eba092016-11-01 16:32:05 +00001890OperandMatchResultTy
Tom Stellard45bb48e2015-06-13 03:28:10 +00001891AMDGPUAsmParser::parseIntWithPrefix(const char *Prefix, OperandVector &Operands,
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001892 enum AMDGPUOperand::ImmTy ImmTy,
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001893 bool (*ConvertResult)(int64_t&)) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001894 SMLoc S = Parser.getTok().getLoc();
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001895 int64_t Value = 0;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001896
Alex Bradbury58eba092016-11-01 16:32:05 +00001897 OperandMatchResultTy Res = parseIntWithPrefix(Prefix, Value);
Tom Stellard45bb48e2015-06-13 03:28:10 +00001898 if (Res != MatchOperand_Success)
1899 return Res;
1900
Nikolay Haustov4f672a32016-04-29 09:02:30 +00001901 if (ConvertResult && !ConvertResult(Value)) {
1902 return MatchOperand_ParseFail;
1903 }
1904
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001905 Operands.push_back(AMDGPUOperand::CreateImm(this, Value, S, ImmTy));
Tom Stellard45bb48e2015-06-13 03:28:10 +00001906 return MatchOperand_Success;
1907}
1908
Alex Bradbury58eba092016-11-01 16:32:05 +00001909OperandMatchResultTy
Tom Stellard45bb48e2015-06-13 03:28:10 +00001910AMDGPUAsmParser::parseNamedBit(const char *Name, OperandVector &Operands,
Sam Kolton11de3702016-05-24 12:38:33 +00001911 enum AMDGPUOperand::ImmTy ImmTy) {
Tom Stellard45bb48e2015-06-13 03:28:10 +00001912 int64_t Bit = 0;
1913 SMLoc S = Parser.getTok().getLoc();
1914
1915 // We are at the end of the statement, and this is a default argument, so
1916 // use a default value.
1917 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1918 switch(getLexer().getKind()) {
1919 case AsmToken::Identifier: {
1920 StringRef Tok = Parser.getTok().getString();
1921 if (Tok == Name) {
1922 Bit = 1;
1923 Parser.Lex();
1924 } else if (Tok.startswith("no") && Tok.endswith(Name)) {
1925 Bit = 0;
1926 Parser.Lex();
1927 } else {
Sam Kolton11de3702016-05-24 12:38:33 +00001928 return MatchOperand_NoMatch;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001929 }
1930 break;
1931 }
1932 default:
1933 return MatchOperand_NoMatch;
1934 }
1935 }
1936
Sam Kolton1eeb11b2016-09-09 14:44:04 +00001937 Operands.push_back(AMDGPUOperand::CreateImm(this, Bit, S, ImmTy));
Tom Stellard45bb48e2015-06-13 03:28:10 +00001938 return MatchOperand_Success;
1939}
1940
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001941typedef std::map<enum AMDGPUOperand::ImmTy, unsigned> OptionalImmIndexMap;
1942
Sam Koltona74cd522016-03-18 15:35:51 +00001943void addOptionalImmOperand(MCInst& Inst, const OperandVector& Operands,
1944 OptionalImmIndexMap& OptionalIdx,
Sam Koltondfa29f72016-03-09 12:29:31 +00001945 enum AMDGPUOperand::ImmTy ImmT, int64_t Default = 0) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001946 auto i = OptionalIdx.find(ImmT);
1947 if (i != OptionalIdx.end()) {
1948 unsigned Idx = i->second;
1949 ((AMDGPUOperand &)*Operands[Idx]).addImmOperands(Inst, 1);
1950 } else {
Sam Koltondfa29f72016-03-09 12:29:31 +00001951 Inst.addOperand(MCOperand::createImm(Default));
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001952 }
1953}
1954
Alex Bradbury58eba092016-11-01 16:32:05 +00001955OperandMatchResultTy
Sam Kolton05ef1c92016-06-03 10:27:37 +00001956AMDGPUAsmParser::parseStringWithPrefix(StringRef Prefix, StringRef &Value) {
Sam Kolton3025e7f2016-04-26 13:33:56 +00001957 if (getLexer().isNot(AsmToken::Identifier)) {
1958 return MatchOperand_NoMatch;
1959 }
1960 StringRef Tok = Parser.getTok().getString();
1961 if (Tok != Prefix) {
1962 return MatchOperand_NoMatch;
1963 }
1964
1965 Parser.Lex();
1966 if (getLexer().isNot(AsmToken::Colon)) {
1967 return MatchOperand_ParseFail;
1968 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00001969
Sam Kolton3025e7f2016-04-26 13:33:56 +00001970 Parser.Lex();
1971 if (getLexer().isNot(AsmToken::Identifier)) {
1972 return MatchOperand_ParseFail;
1973 }
1974
1975 Value = Parser.getTok().getString();
1976 return MatchOperand_Success;
1977}
1978
Tom Stellard45bb48e2015-06-13 03:28:10 +00001979//===----------------------------------------------------------------------===//
1980// ds
1981//===----------------------------------------------------------------------===//
1982
Tom Stellard45bb48e2015-06-13 03:28:10 +00001983void AMDGPUAsmParser::cvtDSOffset01(MCInst &Inst,
1984 const OperandVector &Operands) {
1985
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00001986 OptionalImmIndexMap OptionalIdx;
Tom Stellard45bb48e2015-06-13 03:28:10 +00001987
1988 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
1989 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
1990
1991 // Add the register arguments
1992 if (Op.isReg()) {
1993 Op.addRegOperands(Inst, 1);
1994 continue;
1995 }
1996
1997 // Handle optional arguments
1998 OptionalIdx[Op.getImmTy()] = i;
1999 }
2000
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002001 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset0);
2002 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset1);
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002003 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002004
Tom Stellard45bb48e2015-06-13 03:28:10 +00002005 Inst.addOperand(MCOperand::createReg(AMDGPU::M0)); // m0
2006}
2007
2008void AMDGPUAsmParser::cvtDS(MCInst &Inst, const OperandVector &Operands) {
2009
2010 std::map<enum AMDGPUOperand::ImmTy, unsigned> OptionalIdx;
2011 bool GDSOnly = false;
2012
2013 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
2014 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
2015
2016 // Add the register arguments
2017 if (Op.isReg()) {
2018 Op.addRegOperands(Inst, 1);
2019 continue;
2020 }
2021
2022 if (Op.isToken() && Op.getToken() == "gds") {
2023 GDSOnly = true;
2024 continue;
2025 }
2026
2027 // Handle optional arguments
2028 OptionalIdx[Op.getImmTy()] = i;
2029 }
2030
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002031 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset);
2032 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002033
2034 if (!GDSOnly) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002035 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGDS);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002036 }
2037 Inst.addOperand(MCOperand::createReg(AMDGPU::M0)); // m0
2038}
2039
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +00002040void AMDGPUAsmParser::cvtExp(MCInst &Inst, const OperandVector &Operands) {
2041 OptionalImmIndexMap OptionalIdx;
2042
2043 unsigned EnMask = 0;
2044 int SrcIdx = 0;
2045
2046 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
2047 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
2048
2049 // Add the register arguments
2050 if (Op.isReg()) {
2051 EnMask |= (1 << SrcIdx);
2052 Op.addRegOperands(Inst, 1);
2053 ++SrcIdx;
2054 continue;
2055 }
2056
2057 if (Op.isOff()) {
2058 ++SrcIdx;
2059 Inst.addOperand(MCOperand::createReg(AMDGPU::NoRegister));
2060 continue;
2061 }
2062
2063 if (Op.isImm() && Op.getImmTy() == AMDGPUOperand::ImmTyExpTgt) {
2064 Op.addImmOperands(Inst, 1);
2065 continue;
2066 }
2067
2068 if (Op.isToken() && Op.getToken() == "done")
2069 continue;
2070
2071 // Handle optional arguments
2072 OptionalIdx[Op.getImmTy()] = i;
2073 }
2074
2075 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyExpVM);
2076 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyExpCompr);
2077
2078 Inst.addOperand(MCOperand::createImm(EnMask));
2079}
Tom Stellard45bb48e2015-06-13 03:28:10 +00002080
2081//===----------------------------------------------------------------------===//
2082// s_waitcnt
2083//===----------------------------------------------------------------------===//
2084
2085bool AMDGPUAsmParser::parseCnt(int64_t &IntVal) {
2086 StringRef CntName = Parser.getTok().getString();
2087 int64_t CntVal;
2088
2089 Parser.Lex();
2090 if (getLexer().isNot(AsmToken::LParen))
2091 return true;
2092
2093 Parser.Lex();
2094 if (getLexer().isNot(AsmToken::Integer))
2095 return true;
2096
2097 if (getParser().parseAbsoluteExpression(CntVal))
2098 return true;
2099
2100 if (getLexer().isNot(AsmToken::RParen))
2101 return true;
2102
2103 Parser.Lex();
2104 if (getLexer().is(AsmToken::Amp) || getLexer().is(AsmToken::Comma))
2105 Parser.Lex();
2106
Konstantin Zhuravlyov836cbff2016-09-30 17:01:40 +00002107 IsaVersion IV = getIsaVersion(getSTI().getFeatureBits());
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +00002108 if (CntName == "vmcnt")
2109 IntVal = encodeVmcnt(IV, IntVal, CntVal);
2110 else if (CntName == "expcnt")
2111 IntVal = encodeExpcnt(IV, IntVal, CntVal);
2112 else if (CntName == "lgkmcnt")
2113 IntVal = encodeLgkmcnt(IV, IntVal, CntVal);
2114 else
Tom Stellard45bb48e2015-06-13 03:28:10 +00002115 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002116
Tom Stellard45bb48e2015-06-13 03:28:10 +00002117 return false;
2118}
2119
Alex Bradbury58eba092016-11-01 16:32:05 +00002120OperandMatchResultTy
Tom Stellard45bb48e2015-06-13 03:28:10 +00002121AMDGPUAsmParser::parseSWaitCntOps(OperandVector &Operands) {
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +00002122 IsaVersion IV = getIsaVersion(getSTI().getFeatureBits());
2123 int64_t Waitcnt = getWaitcntBitMask(IV);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002124 SMLoc S = Parser.getTok().getLoc();
2125
2126 switch(getLexer().getKind()) {
2127 default: return MatchOperand_ParseFail;
2128 case AsmToken::Integer:
2129 // The operand can be an integer value.
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +00002130 if (getParser().parseAbsoluteExpression(Waitcnt))
Tom Stellard45bb48e2015-06-13 03:28:10 +00002131 return MatchOperand_ParseFail;
2132 break;
2133
2134 case AsmToken::Identifier:
2135 do {
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +00002136 if (parseCnt(Waitcnt))
Tom Stellard45bb48e2015-06-13 03:28:10 +00002137 return MatchOperand_ParseFail;
2138 } while(getLexer().isNot(AsmToken::EndOfStatement));
2139 break;
2140 }
Konstantin Zhuravlyovcdd45472016-10-11 18:58:22 +00002141 Operands.push_back(AMDGPUOperand::CreateImm(this, Waitcnt, S));
Tom Stellard45bb48e2015-06-13 03:28:10 +00002142 return MatchOperand_Success;
2143}
2144
Artem Tamazov6edc1352016-05-26 17:00:33 +00002145bool AMDGPUAsmParser::parseHwregConstruct(OperandInfoTy &HwReg, int64_t &Offset, int64_t &Width) {
2146 using namespace llvm::AMDGPU::Hwreg;
2147
Artem Tamazovd6468662016-04-25 14:13:51 +00002148 if (Parser.getTok().getString() != "hwreg")
2149 return true;
2150 Parser.Lex();
2151
2152 if (getLexer().isNot(AsmToken::LParen))
2153 return true;
2154 Parser.Lex();
2155
Artem Tamazov5cd55b12016-04-27 15:17:03 +00002156 if (getLexer().is(AsmToken::Identifier)) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00002157 HwReg.IsSymbolic = true;
2158 HwReg.Id = ID_UNKNOWN_;
2159 const StringRef tok = Parser.getTok().getString();
2160 for (int i = ID_SYMBOLIC_FIRST_; i < ID_SYMBOLIC_LAST_; ++i) {
2161 if (tok == IdSymbolic[i]) {
2162 HwReg.Id = i;
2163 break;
2164 }
2165 }
Artem Tamazov5cd55b12016-04-27 15:17:03 +00002166 Parser.Lex();
2167 } else {
Artem Tamazov6edc1352016-05-26 17:00:33 +00002168 HwReg.IsSymbolic = false;
Artem Tamazov5cd55b12016-04-27 15:17:03 +00002169 if (getLexer().isNot(AsmToken::Integer))
2170 return true;
Artem Tamazov6edc1352016-05-26 17:00:33 +00002171 if (getParser().parseAbsoluteExpression(HwReg.Id))
Artem Tamazov5cd55b12016-04-27 15:17:03 +00002172 return true;
2173 }
Artem Tamazovd6468662016-04-25 14:13:51 +00002174
2175 if (getLexer().is(AsmToken::RParen)) {
2176 Parser.Lex();
2177 return false;
2178 }
2179
2180 // optional params
2181 if (getLexer().isNot(AsmToken::Comma))
2182 return true;
2183 Parser.Lex();
2184
2185 if (getLexer().isNot(AsmToken::Integer))
2186 return true;
2187 if (getParser().parseAbsoluteExpression(Offset))
2188 return true;
2189
2190 if (getLexer().isNot(AsmToken::Comma))
2191 return true;
2192 Parser.Lex();
2193
2194 if (getLexer().isNot(AsmToken::Integer))
2195 return true;
2196 if (getParser().parseAbsoluteExpression(Width))
2197 return true;
2198
2199 if (getLexer().isNot(AsmToken::RParen))
2200 return true;
2201 Parser.Lex();
2202
2203 return false;
2204}
2205
Alex Bradbury58eba092016-11-01 16:32:05 +00002206OperandMatchResultTy
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002207AMDGPUAsmParser::parseHwreg(OperandVector &Operands) {
Artem Tamazov6edc1352016-05-26 17:00:33 +00002208 using namespace llvm::AMDGPU::Hwreg;
2209
Artem Tamazovd6468662016-04-25 14:13:51 +00002210 int64_t Imm16Val = 0;
2211 SMLoc S = Parser.getTok().getLoc();
2212
2213 switch(getLexer().getKind()) {
Sam Kolton11de3702016-05-24 12:38:33 +00002214 default: return MatchOperand_NoMatch;
Artem Tamazovd6468662016-04-25 14:13:51 +00002215 case AsmToken::Integer:
2216 // The operand can be an integer value.
2217 if (getParser().parseAbsoluteExpression(Imm16Val))
Artem Tamazov6edc1352016-05-26 17:00:33 +00002218 return MatchOperand_NoMatch;
2219 if (Imm16Val < 0 || !isUInt<16>(Imm16Val)) {
Artem Tamazovd6468662016-04-25 14:13:51 +00002220 Error(S, "invalid immediate: only 16-bit values are legal");
2221 // Do not return error code, but create an imm operand anyway and proceed
2222 // to the next operand, if any. That avoids unneccessary error messages.
2223 }
2224 break;
2225
2226 case AsmToken::Identifier: {
Artem Tamazov6edc1352016-05-26 17:00:33 +00002227 OperandInfoTy HwReg(ID_UNKNOWN_);
2228 int64_t Offset = OFFSET_DEFAULT_;
2229 int64_t Width = WIDTH_M1_DEFAULT_ + 1;
2230 if (parseHwregConstruct(HwReg, Offset, Width))
Artem Tamazovd6468662016-04-25 14:13:51 +00002231 return MatchOperand_ParseFail;
Artem Tamazov6edc1352016-05-26 17:00:33 +00002232 if (HwReg.Id < 0 || !isUInt<ID_WIDTH_>(HwReg.Id)) {
2233 if (HwReg.IsSymbolic)
Artem Tamazov5cd55b12016-04-27 15:17:03 +00002234 Error(S, "invalid symbolic name of hardware register");
2235 else
2236 Error(S, "invalid code of hardware register: only 6-bit values are legal");
Reid Kleckner7f0ae152016-04-27 16:46:33 +00002237 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00002238 if (Offset < 0 || !isUInt<OFFSET_WIDTH_>(Offset))
Artem Tamazovd6468662016-04-25 14:13:51 +00002239 Error(S, "invalid bit offset: only 5-bit values are legal");
Artem Tamazov6edc1352016-05-26 17:00:33 +00002240 if ((Width-1) < 0 || !isUInt<WIDTH_M1_WIDTH_>(Width-1))
Artem Tamazovd6468662016-04-25 14:13:51 +00002241 Error(S, "invalid bitfield width: only values from 1 to 32 are legal");
Artem Tamazov6edc1352016-05-26 17:00:33 +00002242 Imm16Val = (HwReg.Id << ID_SHIFT_) | (Offset << OFFSET_SHIFT_) | ((Width-1) << WIDTH_M1_SHIFT_);
Artem Tamazovd6468662016-04-25 14:13:51 +00002243 }
2244 break;
2245 }
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002246 Operands.push_back(AMDGPUOperand::CreateImm(this, Imm16Val, S, AMDGPUOperand::ImmTyHwreg));
Artem Tamazovd6468662016-04-25 14:13:51 +00002247 return MatchOperand_Success;
2248}
2249
Tom Stellard45bb48e2015-06-13 03:28:10 +00002250bool AMDGPUOperand::isSWaitCnt() const {
2251 return isImm();
2252}
2253
Artem Tamazovd6468662016-04-25 14:13:51 +00002254bool AMDGPUOperand::isHwreg() const {
2255 return isImmTy(ImmTyHwreg);
2256}
2257
Artem Tamazov6edc1352016-05-26 17:00:33 +00002258bool AMDGPUAsmParser::parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002259 using namespace llvm::AMDGPU::SendMsg;
2260
2261 if (Parser.getTok().getString() != "sendmsg")
2262 return true;
2263 Parser.Lex();
2264
2265 if (getLexer().isNot(AsmToken::LParen))
2266 return true;
2267 Parser.Lex();
2268
2269 if (getLexer().is(AsmToken::Identifier)) {
2270 Msg.IsSymbolic = true;
2271 Msg.Id = ID_UNKNOWN_;
2272 const std::string tok = Parser.getTok().getString();
2273 for (int i = ID_GAPS_FIRST_; i < ID_GAPS_LAST_; ++i) {
2274 switch(i) {
2275 default: continue; // Omit gaps.
2276 case ID_INTERRUPT: case ID_GS: case ID_GS_DONE: case ID_SYSMSG: break;
2277 }
2278 if (tok == IdSymbolic[i]) {
2279 Msg.Id = i;
2280 break;
2281 }
2282 }
2283 Parser.Lex();
2284 } else {
2285 Msg.IsSymbolic = false;
2286 if (getLexer().isNot(AsmToken::Integer))
2287 return true;
2288 if (getParser().parseAbsoluteExpression(Msg.Id))
2289 return true;
2290 if (getLexer().is(AsmToken::Integer))
2291 if (getParser().parseAbsoluteExpression(Msg.Id))
2292 Msg.Id = ID_UNKNOWN_;
2293 }
2294 if (Msg.Id == ID_UNKNOWN_) // Don't know how to parse the rest.
2295 return false;
2296
2297 if (!(Msg.Id == ID_GS || Msg.Id == ID_GS_DONE || Msg.Id == ID_SYSMSG)) {
2298 if (getLexer().isNot(AsmToken::RParen))
2299 return true;
2300 Parser.Lex();
2301 return false;
2302 }
2303
2304 if (getLexer().isNot(AsmToken::Comma))
2305 return true;
2306 Parser.Lex();
2307
2308 assert(Msg.Id == ID_GS || Msg.Id == ID_GS_DONE || Msg.Id == ID_SYSMSG);
2309 Operation.Id = ID_UNKNOWN_;
2310 if (getLexer().is(AsmToken::Identifier)) {
2311 Operation.IsSymbolic = true;
2312 const char* const *S = (Msg.Id == ID_SYSMSG) ? OpSysSymbolic : OpGsSymbolic;
2313 const int F = (Msg.Id == ID_SYSMSG) ? OP_SYS_FIRST_ : OP_GS_FIRST_;
2314 const int L = (Msg.Id == ID_SYSMSG) ? OP_SYS_LAST_ : OP_GS_LAST_;
Artem Tamazov6edc1352016-05-26 17:00:33 +00002315 const StringRef Tok = Parser.getTok().getString();
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002316 for (int i = F; i < L; ++i) {
2317 if (Tok == S[i]) {
2318 Operation.Id = i;
2319 break;
2320 }
2321 }
2322 Parser.Lex();
2323 } else {
2324 Operation.IsSymbolic = false;
2325 if (getLexer().isNot(AsmToken::Integer))
2326 return true;
2327 if (getParser().parseAbsoluteExpression(Operation.Id))
2328 return true;
2329 }
2330
2331 if ((Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) && Operation.Id != OP_GS_NOP) {
2332 // Stream id is optional.
2333 if (getLexer().is(AsmToken::RParen)) {
2334 Parser.Lex();
2335 return false;
2336 }
2337
2338 if (getLexer().isNot(AsmToken::Comma))
2339 return true;
2340 Parser.Lex();
2341
2342 if (getLexer().isNot(AsmToken::Integer))
2343 return true;
2344 if (getParser().parseAbsoluteExpression(StreamId))
2345 return true;
2346 }
2347
2348 if (getLexer().isNot(AsmToken::RParen))
2349 return true;
2350 Parser.Lex();
2351 return false;
2352}
2353
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +00002354void AMDGPUAsmParser::errorExpTgt() {
2355 Error(Parser.getTok().getLoc(), "invalid exp target");
2356}
2357
2358OperandMatchResultTy AMDGPUAsmParser::parseExpTgtImpl(StringRef Str,
2359 uint8_t &Val) {
2360 if (Str == "null") {
2361 Val = 9;
2362 return MatchOperand_Success;
2363 }
2364
2365 if (Str.startswith("mrt")) {
2366 Str = Str.drop_front(3);
2367 if (Str == "z") { // == mrtz
2368 Val = 8;
2369 return MatchOperand_Success;
2370 }
2371
2372 if (Str.getAsInteger(10, Val))
2373 return MatchOperand_ParseFail;
2374
2375 if (Val > 7)
2376 errorExpTgt();
2377
2378 return MatchOperand_Success;
2379 }
2380
2381 if (Str.startswith("pos")) {
2382 Str = Str.drop_front(3);
2383 if (Str.getAsInteger(10, Val))
2384 return MatchOperand_ParseFail;
2385
2386 if (Val > 3)
2387 errorExpTgt();
2388
2389 Val += 12;
2390 return MatchOperand_Success;
2391 }
2392
2393 if (Str.startswith("param")) {
2394 Str = Str.drop_front(5);
2395 if (Str.getAsInteger(10, Val))
2396 return MatchOperand_ParseFail;
2397
2398 if (Val >= 32)
2399 errorExpTgt();
2400
2401 Val += 32;
2402 return MatchOperand_Success;
2403 }
2404
2405 if (Str.startswith("invalid_target_")) {
2406 Str = Str.drop_front(15);
2407 if (Str.getAsInteger(10, Val))
2408 return MatchOperand_ParseFail;
2409
2410 errorExpTgt();
2411 return MatchOperand_Success;
2412 }
2413
2414 return MatchOperand_NoMatch;
2415}
2416
2417OperandMatchResultTy AMDGPUAsmParser::parseExpTgt(OperandVector &Operands) {
2418 uint8_t Val;
2419 StringRef Str = Parser.getTok().getString();
2420
2421 auto Res = parseExpTgtImpl(Str, Val);
2422 if (Res != MatchOperand_Success)
2423 return Res;
2424
2425 SMLoc S = Parser.getTok().getLoc();
2426 Parser.Lex();
2427
2428 Operands.push_back(AMDGPUOperand::CreateImm(this, Val, S,
2429 AMDGPUOperand::ImmTyExpTgt));
2430 return MatchOperand_Success;
2431}
2432
Alex Bradbury58eba092016-11-01 16:32:05 +00002433OperandMatchResultTy
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002434AMDGPUAsmParser::parseSendMsgOp(OperandVector &Operands) {
2435 using namespace llvm::AMDGPU::SendMsg;
2436
2437 int64_t Imm16Val = 0;
2438 SMLoc S = Parser.getTok().getLoc();
2439
2440 switch(getLexer().getKind()) {
2441 default:
2442 return MatchOperand_NoMatch;
2443 case AsmToken::Integer:
2444 // The operand can be an integer value.
2445 if (getParser().parseAbsoluteExpression(Imm16Val))
2446 return MatchOperand_NoMatch;
Artem Tamazov6edc1352016-05-26 17:00:33 +00002447 if (Imm16Val < 0 || !isUInt<16>(Imm16Val)) {
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002448 Error(S, "invalid immediate: only 16-bit values are legal");
2449 // Do not return error code, but create an imm operand anyway and proceed
2450 // to the next operand, if any. That avoids unneccessary error messages.
2451 }
2452 break;
2453 case AsmToken::Identifier: {
2454 OperandInfoTy Msg(ID_UNKNOWN_);
2455 OperandInfoTy Operation(OP_UNKNOWN_);
Artem Tamazov6edc1352016-05-26 17:00:33 +00002456 int64_t StreamId = STREAM_ID_DEFAULT_;
2457 if (parseSendMsgConstruct(Msg, Operation, StreamId))
2458 return MatchOperand_ParseFail;
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002459 do {
2460 // Validate and encode message ID.
2461 if (! ((ID_INTERRUPT <= Msg.Id && Msg.Id <= ID_GS_DONE)
2462 || Msg.Id == ID_SYSMSG)) {
2463 if (Msg.IsSymbolic)
2464 Error(S, "invalid/unsupported symbolic name of message");
2465 else
2466 Error(S, "invalid/unsupported code of message");
2467 break;
2468 }
Artem Tamazov6edc1352016-05-26 17:00:33 +00002469 Imm16Val = (Msg.Id << ID_SHIFT_);
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002470 // Validate and encode operation ID.
2471 if (Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) {
2472 if (! (OP_GS_FIRST_ <= Operation.Id && Operation.Id < OP_GS_LAST_)) {
2473 if (Operation.IsSymbolic)
2474 Error(S, "invalid symbolic name of GS_OP");
2475 else
2476 Error(S, "invalid code of GS_OP: only 2-bit values are legal");
2477 break;
2478 }
2479 if (Operation.Id == OP_GS_NOP
2480 && Msg.Id != ID_GS_DONE) {
2481 Error(S, "invalid GS_OP: NOP is for GS_DONE only");
2482 break;
2483 }
2484 Imm16Val |= (Operation.Id << OP_SHIFT_);
2485 }
2486 if (Msg.Id == ID_SYSMSG) {
2487 if (! (OP_SYS_FIRST_ <= Operation.Id && Operation.Id < OP_SYS_LAST_)) {
2488 if (Operation.IsSymbolic)
2489 Error(S, "invalid/unsupported symbolic name of SYSMSG_OP");
2490 else
2491 Error(S, "invalid/unsupported code of SYSMSG_OP");
2492 break;
2493 }
2494 Imm16Val |= (Operation.Id << OP_SHIFT_);
2495 }
2496 // Validate and encode stream ID.
2497 if ((Msg.Id == ID_GS || Msg.Id == ID_GS_DONE) && Operation.Id != OP_GS_NOP) {
2498 if (! (STREAM_ID_FIRST_ <= StreamId && StreamId < STREAM_ID_LAST_)) {
2499 Error(S, "invalid stream id: only 2-bit values are legal");
2500 break;
2501 }
2502 Imm16Val |= (StreamId << STREAM_ID_SHIFT_);
2503 }
2504 } while (0);
2505 }
2506 break;
2507 }
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002508 Operands.push_back(AMDGPUOperand::CreateImm(this, Imm16Val, S, AMDGPUOperand::ImmTySendMsg));
Artem Tamazovebe71ce2016-05-06 17:48:48 +00002509 return MatchOperand_Success;
2510}
2511
2512bool AMDGPUOperand::isSendMsg() const {
2513 return isImmTy(ImmTySendMsg);
2514}
2515
Tom Stellard45bb48e2015-06-13 03:28:10 +00002516//===----------------------------------------------------------------------===//
2517// sopp branch targets
2518//===----------------------------------------------------------------------===//
2519
Alex Bradbury58eba092016-11-01 16:32:05 +00002520OperandMatchResultTy
Tom Stellard45bb48e2015-06-13 03:28:10 +00002521AMDGPUAsmParser::parseSOppBrTarget(OperandVector &Operands) {
2522 SMLoc S = Parser.getTok().getLoc();
2523
2524 switch (getLexer().getKind()) {
2525 default: return MatchOperand_ParseFail;
2526 case AsmToken::Integer: {
2527 int64_t Imm;
2528 if (getParser().parseAbsoluteExpression(Imm))
2529 return MatchOperand_ParseFail;
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002530 Operands.push_back(AMDGPUOperand::CreateImm(this, Imm, S));
Tom Stellard45bb48e2015-06-13 03:28:10 +00002531 return MatchOperand_Success;
2532 }
2533
2534 case AsmToken::Identifier:
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002535 Operands.push_back(AMDGPUOperand::CreateExpr(this,
Tom Stellard45bb48e2015-06-13 03:28:10 +00002536 MCSymbolRefExpr::create(getContext().getOrCreateSymbol(
2537 Parser.getTok().getString()), getContext()), S));
2538 Parser.Lex();
2539 return MatchOperand_Success;
2540 }
2541}
2542
2543//===----------------------------------------------------------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002544// mubuf
2545//===----------------------------------------------------------------------===//
2546
Sam Kolton5f10a132016-05-06 11:31:17 +00002547AMDGPUOperand::Ptr AMDGPUAsmParser::defaultGLC() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002548 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyGLC);
Sam Kolton5f10a132016-05-06 11:31:17 +00002549}
2550
2551AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSLC() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002552 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTySLC);
Sam Kolton5f10a132016-05-06 11:31:17 +00002553}
2554
2555AMDGPUOperand::Ptr AMDGPUAsmParser::defaultTFE() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002556 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyTFE);
Sam Kolton5f10a132016-05-06 11:31:17 +00002557}
2558
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002559void AMDGPUAsmParser::cvtMubufImpl(MCInst &Inst,
2560 const OperandVector &Operands,
2561 bool IsAtomic, bool IsAtomicReturn) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002562 OptionalImmIndexMap OptionalIdx;
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002563 assert(IsAtomicReturn ? IsAtomic : true);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002564
2565 for (unsigned i = 1, e = Operands.size(); i != e; ++i) {
2566 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[i]);
2567
2568 // Add the register arguments
2569 if (Op.isReg()) {
2570 Op.addRegOperands(Inst, 1);
2571 continue;
2572 }
2573
2574 // Handle the case where soffset is an immediate
2575 if (Op.isImm() && Op.getImmTy() == AMDGPUOperand::ImmTyNone) {
2576 Op.addImmOperands(Inst, 1);
2577 continue;
2578 }
2579
2580 // Handle tokens like 'offen' which are sometimes hard-coded into the
2581 // asm string. There are no MCInst operands for these.
2582 if (Op.isToken()) {
2583 continue;
2584 }
2585 assert(Op.isImm());
2586
2587 // Handle optional arguments
2588 OptionalIdx[Op.getImmTy()] = i;
2589 }
2590
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002591 // Copy $vdata_in operand and insert as $vdata for MUBUF_Atomic RTN insns.
2592 if (IsAtomicReturn) {
2593 MCInst::iterator I = Inst.begin(); // $vdata_in is always at the beginning.
2594 Inst.insert(I, *I);
2595 }
2596
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002597 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOffset);
Artem Tamazov8ce1f712016-05-19 12:22:39 +00002598 if (!IsAtomic) { // glc is hard-coded.
2599 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2600 }
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002601 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2602 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
Tom Stellard45bb48e2015-06-13 03:28:10 +00002603}
2604
2605//===----------------------------------------------------------------------===//
2606// mimg
2607//===----------------------------------------------------------------------===//
2608
Sam Kolton1bdcef72016-05-23 09:59:02 +00002609void AMDGPUAsmParser::cvtMIMG(MCInst &Inst, const OperandVector &Operands) {
2610 unsigned I = 1;
2611 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2612 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2613 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2614 }
2615
2616 OptionalImmIndexMap OptionalIdx;
2617
2618 for (unsigned E = Operands.size(); I != E; ++I) {
2619 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2620
2621 // Add the register arguments
2622 if (Op.isRegOrImm()) {
2623 Op.addRegOrImmOperands(Inst, 1);
2624 continue;
2625 } else if (Op.isImmModifier()) {
2626 OptionalIdx[Op.getImmTy()] = I;
2627 } else {
Matt Arsenault92b355b2016-11-15 19:34:37 +00002628 llvm_unreachable("unexpected operand type");
Sam Kolton1bdcef72016-05-23 09:59:02 +00002629 }
2630 }
2631
2632 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDMask);
2633 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyUNorm);
2634 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2635 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDA);
2636 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyR128);
2637 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
2638 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyLWE);
2639 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2640}
2641
2642void AMDGPUAsmParser::cvtMIMGAtomic(MCInst &Inst, const OperandVector &Operands) {
2643 unsigned I = 1;
2644 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
2645 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
2646 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2647 }
2648
2649 // Add src, same as dst
2650 ((AMDGPUOperand &)*Operands[I]).addRegOperands(Inst, 1);
2651
2652 OptionalImmIndexMap OptionalIdx;
2653
2654 for (unsigned E = Operands.size(); I != E; ++I) {
2655 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
2656
2657 // Add the register arguments
2658 if (Op.isRegOrImm()) {
2659 Op.addRegOrImmOperands(Inst, 1);
2660 continue;
2661 } else if (Op.isImmModifier()) {
2662 OptionalIdx[Op.getImmTy()] = I;
2663 } else {
Matt Arsenault92b355b2016-11-15 19:34:37 +00002664 llvm_unreachable("unexpected operand type");
Sam Kolton1bdcef72016-05-23 09:59:02 +00002665 }
2666 }
2667
2668 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDMask);
2669 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyUNorm);
2670 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyGLC);
2671 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDA);
2672 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyR128);
2673 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyTFE);
2674 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyLWE);
2675 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySLC);
2676}
2677
Sam Kolton5f10a132016-05-06 11:31:17 +00002678AMDGPUOperand::Ptr AMDGPUAsmParser::defaultDMask() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002679 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyDMask);
Sam Kolton5f10a132016-05-06 11:31:17 +00002680}
2681
2682AMDGPUOperand::Ptr AMDGPUAsmParser::defaultUNorm() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002683 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyUNorm);
Sam Kolton5f10a132016-05-06 11:31:17 +00002684}
2685
2686AMDGPUOperand::Ptr AMDGPUAsmParser::defaultDA() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002687 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyDA);
Sam Kolton5f10a132016-05-06 11:31:17 +00002688}
2689
2690AMDGPUOperand::Ptr AMDGPUAsmParser::defaultR128() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002691 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyR128);
Sam Kolton5f10a132016-05-06 11:31:17 +00002692}
2693
2694AMDGPUOperand::Ptr AMDGPUAsmParser::defaultLWE() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002695 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyLWE);
Sam Kolton5f10a132016-05-06 11:31:17 +00002696}
2697
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +00002698AMDGPUOperand::Ptr AMDGPUAsmParser::defaultExpTgt() const {
2699 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyExpTgt);
2700}
2701
Matt Arsenault8a63cb92016-12-05 20:31:49 +00002702AMDGPUOperand::Ptr AMDGPUAsmParser::defaultExpCompr() const {
2703 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyExpCompr);
2704}
2705
2706AMDGPUOperand::Ptr AMDGPUAsmParser::defaultExpVM() const {
2707 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyExpVM);
2708}
2709
Tom Stellard45bb48e2015-06-13 03:28:10 +00002710//===----------------------------------------------------------------------===//
Tom Stellard217361c2015-08-06 19:28:38 +00002711// smrd
2712//===----------------------------------------------------------------------===//
2713
Artem Tamazov54bfd542016-10-31 16:07:39 +00002714bool AMDGPUOperand::isSMRDOffset8() const {
Tom Stellard217361c2015-08-06 19:28:38 +00002715 return isImm() && isUInt<8>(getImm());
2716}
2717
Artem Tamazov54bfd542016-10-31 16:07:39 +00002718bool AMDGPUOperand::isSMRDOffset20() const {
2719 return isImm() && isUInt<20>(getImm());
2720}
2721
Tom Stellard217361c2015-08-06 19:28:38 +00002722bool AMDGPUOperand::isSMRDLiteralOffset() const {
2723 // 32-bit literals are only supported on CI and we only want to use them
2724 // when the offset is > 8-bits.
2725 return isImm() && !isUInt<8>(getImm()) && isUInt<32>(getImm());
2726}
2727
Artem Tamazov54bfd542016-10-31 16:07:39 +00002728AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDOffset8() const {
2729 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyOffset);
2730}
2731
2732AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDOffset20() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002733 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyOffset);
Sam Kolton5f10a132016-05-06 11:31:17 +00002734}
2735
2736AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSMRDLiteralOffset() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00002737 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyOffset);
Sam Kolton5f10a132016-05-06 11:31:17 +00002738}
2739
Tom Stellard217361c2015-08-06 19:28:38 +00002740//===----------------------------------------------------------------------===//
Tom Stellard45bb48e2015-06-13 03:28:10 +00002741// vop3
2742//===----------------------------------------------------------------------===//
2743
2744static bool ConvertOmodMul(int64_t &Mul) {
2745 if (Mul != 1 && Mul != 2 && Mul != 4)
2746 return false;
2747
2748 Mul >>= 1;
2749 return true;
2750}
2751
2752static bool ConvertOmodDiv(int64_t &Div) {
2753 if (Div == 1) {
2754 Div = 0;
2755 return true;
2756 }
2757
2758 if (Div == 2) {
2759 Div = 3;
2760 return true;
2761 }
2762
2763 return false;
2764}
2765
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002766static bool ConvertBoundCtrl(int64_t &BoundCtrl) {
2767 if (BoundCtrl == 0) {
2768 BoundCtrl = 1;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002769 return true;
Matt Arsenault12c53892016-11-15 19:58:54 +00002770 }
2771
2772 if (BoundCtrl == -1) {
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002773 BoundCtrl = 0;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002774 return true;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002775 }
Matt Arsenault12c53892016-11-15 19:58:54 +00002776
Tom Stellard45bb48e2015-06-13 03:28:10 +00002777 return false;
2778}
2779
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002780// Note: the order in this table matches the order of operands in AsmString.
Sam Kolton11de3702016-05-24 12:38:33 +00002781static const OptionalOperand AMDGPUOptionalOperandTable[] = {
2782 {"offen", AMDGPUOperand::ImmTyOffen, true, nullptr},
2783 {"idxen", AMDGPUOperand::ImmTyIdxen, true, nullptr},
2784 {"addr64", AMDGPUOperand::ImmTyAddr64, true, nullptr},
2785 {"offset0", AMDGPUOperand::ImmTyOffset0, false, nullptr},
2786 {"offset1", AMDGPUOperand::ImmTyOffset1, false, nullptr},
2787 {"gds", AMDGPUOperand::ImmTyGDS, true, nullptr},
2788 {"offset", AMDGPUOperand::ImmTyOffset, false, nullptr},
2789 {"glc", AMDGPUOperand::ImmTyGLC, true, nullptr},
2790 {"slc", AMDGPUOperand::ImmTySLC, true, nullptr},
2791 {"tfe", AMDGPUOperand::ImmTyTFE, true, nullptr},
2792 {"clamp", AMDGPUOperand::ImmTyClampSI, true, nullptr},
2793 {"omod", AMDGPUOperand::ImmTyOModSI, false, ConvertOmodMul},
2794 {"unorm", AMDGPUOperand::ImmTyUNorm, true, nullptr},
2795 {"da", AMDGPUOperand::ImmTyDA, true, nullptr},
2796 {"r128", AMDGPUOperand::ImmTyR128, true, nullptr},
2797 {"lwe", AMDGPUOperand::ImmTyLWE, true, nullptr},
2798 {"dmask", AMDGPUOperand::ImmTyDMask, false, nullptr},
2799 {"row_mask", AMDGPUOperand::ImmTyDppRowMask, false, nullptr},
2800 {"bank_mask", AMDGPUOperand::ImmTyDppBankMask, false, nullptr},
2801 {"bound_ctrl", AMDGPUOperand::ImmTyDppBoundCtrl, false, ConvertBoundCtrl},
Sam Kolton05ef1c92016-06-03 10:27:37 +00002802 {"dst_sel", AMDGPUOperand::ImmTySdwaDstSel, false, nullptr},
2803 {"src0_sel", AMDGPUOperand::ImmTySdwaSrc0Sel, false, nullptr},
2804 {"src1_sel", AMDGPUOperand::ImmTySdwaSrc1Sel, false, nullptr},
Sam Kolton11de3702016-05-24 12:38:33 +00002805 {"dst_unused", AMDGPUOperand::ImmTySdwaDstUnused, false, nullptr},
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +00002806 {"vm", AMDGPUOperand::ImmTyExpVM, true, nullptr},
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002807};
Tom Stellard45bb48e2015-06-13 03:28:10 +00002808
Alex Bradbury58eba092016-11-01 16:32:05 +00002809OperandMatchResultTy AMDGPUAsmParser::parseOptionalOperand(OperandVector &Operands) {
Sam Kolton11de3702016-05-24 12:38:33 +00002810 OperandMatchResultTy res;
2811 for (const OptionalOperand &Op : AMDGPUOptionalOperandTable) {
2812 // try to parse any optional operand here
2813 if (Op.IsBit) {
2814 res = parseNamedBit(Op.Name, Operands, Op.Type);
2815 } else if (Op.Type == AMDGPUOperand::ImmTyOModSI) {
2816 res = parseOModOperand(Operands);
Sam Kolton05ef1c92016-06-03 10:27:37 +00002817 } else if (Op.Type == AMDGPUOperand::ImmTySdwaDstSel ||
2818 Op.Type == AMDGPUOperand::ImmTySdwaSrc0Sel ||
2819 Op.Type == AMDGPUOperand::ImmTySdwaSrc1Sel) {
2820 res = parseSDWASel(Operands, Op.Name, Op.Type);
Sam Kolton11de3702016-05-24 12:38:33 +00002821 } else if (Op.Type == AMDGPUOperand::ImmTySdwaDstUnused) {
2822 res = parseSDWADstUnused(Operands);
2823 } else {
2824 res = parseIntWithPrefix(Op.Name, Operands, Op.Type, Op.ConvertResult);
2825 }
2826 if (res != MatchOperand_NoMatch) {
2827 return res;
Tom Stellard45bb48e2015-06-13 03:28:10 +00002828 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002829 }
2830 return MatchOperand_NoMatch;
2831}
2832
Matt Arsenault12c53892016-11-15 19:58:54 +00002833OperandMatchResultTy AMDGPUAsmParser::parseOModOperand(OperandVector &Operands) {
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002834 StringRef Name = Parser.getTok().getString();
2835 if (Name == "mul") {
Matt Arsenault12c53892016-11-15 19:58:54 +00002836 return parseIntWithPrefix("mul", Operands,
2837 AMDGPUOperand::ImmTyOModSI, ConvertOmodMul);
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002838 }
Matt Arsenault12c53892016-11-15 19:58:54 +00002839
2840 if (Name == "div") {
2841 return parseIntWithPrefix("div", Operands,
2842 AMDGPUOperand::ImmTyOModSI, ConvertOmodDiv);
2843 }
2844
2845 return MatchOperand_NoMatch;
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002846}
2847
Tom Stellarda90b9522016-02-11 03:28:15 +00002848void AMDGPUAsmParser::cvtId(MCInst &Inst, const OperandVector &Operands) {
2849 unsigned I = 1;
Tom Stellard88e0b252015-10-06 15:57:53 +00002850 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
Tom Stellarde9934512016-02-11 18:25:26 +00002851 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002852 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
2853 }
2854 for (unsigned E = Operands.size(); I != E; ++I)
2855 ((AMDGPUOperand &)*Operands[I]).addRegOrImmOperands(Inst, 1);
2856}
2857
2858void AMDGPUAsmParser::cvtVOP3_2_mod(MCInst &Inst, const OperandVector &Operands) {
Nikolay Haustov2e4c7292016-02-25 10:58:54 +00002859 uint64_t TSFlags = MII.get(Inst.getOpcode()).TSFlags;
2860 if (TSFlags & SIInstrFlags::VOP3) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002861 cvtVOP3(Inst, Operands);
2862 } else {
2863 cvtId(Inst, Operands);
2864 }
2865}
2866
Sam Koltona3ec5c12016-10-07 14:46:06 +00002867static bool isRegOrImmWithInputMods(const MCInstrDesc &Desc, unsigned OpNum) {
2868 // 1. This operand is input modifiers
2869 return Desc.OpInfo[OpNum].OperandType == AMDGPU::OPERAND_INPUT_MODS
2870 // 2. This is not last operand
2871 && Desc.NumOperands > (OpNum + 1)
2872 // 3. Next operand is register class
2873 && Desc.OpInfo[OpNum + 1].RegClass != -1
2874 // 4. Next register is not tied to any other operand
2875 && Desc.getOperandConstraint(OpNum + 1, MCOI::OperandConstraint::TIED_TO) == -1;
2876}
2877
Tom Stellarda90b9522016-02-11 03:28:15 +00002878void AMDGPUAsmParser::cvtVOP3(MCInst &Inst, const OperandVector &Operands) {
Nikolay Haustovea8febd2016-03-01 08:34:43 +00002879 OptionalImmIndexMap OptionalIdx;
Tom Stellarda90b9522016-02-11 03:28:15 +00002880 unsigned I = 1;
2881 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
Tom Stellarde9934512016-02-11 18:25:26 +00002882 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
Tom Stellarda90b9522016-02-11 03:28:15 +00002883 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
Tom Stellard88e0b252015-10-06 15:57:53 +00002884 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002885
Tom Stellarda90b9522016-02-11 03:28:15 +00002886 for (unsigned E = Operands.size(); I != E; ++I) {
2887 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
Sam Koltona3ec5c12016-10-07 14:46:06 +00002888 if (isRegOrImmWithInputMods(Desc, Inst.getNumOperands())) {
Sam Kolton945231a2016-06-10 09:57:59 +00002889 Op.addRegOrImmWithFPInputModsOperands(Inst, 2);
Nikolay Haustovea8febd2016-03-01 08:34:43 +00002890 } else if (Op.isImm()) {
2891 OptionalIdx[Op.getImmTy()] = I;
Tom Stellarda90b9522016-02-11 03:28:15 +00002892 } else {
Matt Arsenault92b355b2016-11-15 19:34:37 +00002893 llvm_unreachable("unhandled operand type");
Tom Stellard45bb48e2015-06-13 03:28:10 +00002894 }
Tom Stellarda90b9522016-02-11 03:28:15 +00002895 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002896
Nikolay Haustov4f672a32016-04-29 09:02:30 +00002897 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyClampSI);
2898 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyOModSI);
Sam Koltona3ec5c12016-10-07 14:46:06 +00002899
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002900 // special case v_mac_{f16, f32}:
Sam Koltona3ec5c12016-10-07 14:46:06 +00002901 // it has src2 register operand that is tied to dst operand
2902 // we don't allow modifiers for this operand in assembler so src2_modifiers
2903 // should be 0
2904 if (Inst.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002905 Inst.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
2906 Inst.getOpcode() == AMDGPU::V_MAC_F16_e64_vi) {
Sam Koltona3ec5c12016-10-07 14:46:06 +00002907 auto it = Inst.begin();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00002908 std::advance(
2909 it,
2910 AMDGPU::getNamedOperandIdx(Inst.getOpcode() == AMDGPU::V_MAC_F16_e64_vi ?
2911 AMDGPU::V_MAC_F16_e64 :
2912 AMDGPU::V_MAC_F32_e64,
2913 AMDGPU::OpName::src2_modifiers));
Sam Koltona3ec5c12016-10-07 14:46:06 +00002914 it = Inst.insert(it, MCOperand::createImm(0)); // no modifiers for src2
2915 ++it;
2916 Inst.insert(it, Inst.getOperand(0)); // src2 = dst
2917 }
Tom Stellard45bb48e2015-06-13 03:28:10 +00002918}
2919
Sam Koltondfa29f72016-03-09 12:29:31 +00002920//===----------------------------------------------------------------------===//
2921// dpp
2922//===----------------------------------------------------------------------===//
2923
2924bool AMDGPUOperand::isDPPCtrl() const {
2925 bool result = isImm() && getImmTy() == ImmTyDppCtrl && isUInt<9>(getImm());
2926 if (result) {
2927 int64_t Imm = getImm();
2928 return ((Imm >= 0x000) && (Imm <= 0x0ff)) ||
2929 ((Imm >= 0x101) && (Imm <= 0x10f)) ||
2930 ((Imm >= 0x111) && (Imm <= 0x11f)) ||
2931 ((Imm >= 0x121) && (Imm <= 0x12f)) ||
2932 (Imm == 0x130) ||
2933 (Imm == 0x134) ||
2934 (Imm == 0x138) ||
2935 (Imm == 0x13c) ||
2936 (Imm == 0x140) ||
2937 (Imm == 0x141) ||
2938 (Imm == 0x142) ||
2939 (Imm == 0x143);
2940 }
2941 return false;
2942}
2943
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00002944bool AMDGPUOperand::isGPRIdxMode() const {
2945 return isImm() && isUInt<4>(getImm());
2946}
2947
Alex Bradbury58eba092016-11-01 16:32:05 +00002948OperandMatchResultTy
Sam Kolton11de3702016-05-24 12:38:33 +00002949AMDGPUAsmParser::parseDPPCtrl(OperandVector &Operands) {
Sam Koltondfa29f72016-03-09 12:29:31 +00002950 SMLoc S = Parser.getTok().getLoc();
2951 StringRef Prefix;
2952 int64_t Int;
Sam Koltondfa29f72016-03-09 12:29:31 +00002953
Sam Koltona74cd522016-03-18 15:35:51 +00002954 if (getLexer().getKind() == AsmToken::Identifier) {
2955 Prefix = Parser.getTok().getString();
2956 } else {
2957 return MatchOperand_NoMatch;
2958 }
2959
2960 if (Prefix == "row_mirror") {
2961 Int = 0x140;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00002962 Parser.Lex();
Sam Koltona74cd522016-03-18 15:35:51 +00002963 } else if (Prefix == "row_half_mirror") {
2964 Int = 0x141;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00002965 Parser.Lex();
Sam Koltona74cd522016-03-18 15:35:51 +00002966 } else {
Sam Kolton201398e2016-04-21 13:14:24 +00002967 // Check to prevent parseDPPCtrlOps from eating invalid tokens
2968 if (Prefix != "quad_perm"
2969 && Prefix != "row_shl"
2970 && Prefix != "row_shr"
2971 && Prefix != "row_ror"
2972 && Prefix != "wave_shl"
2973 && Prefix != "wave_rol"
2974 && Prefix != "wave_shr"
2975 && Prefix != "wave_ror"
2976 && Prefix != "row_bcast") {
Sam Kolton11de3702016-05-24 12:38:33 +00002977 return MatchOperand_NoMatch;
Sam Kolton201398e2016-04-21 13:14:24 +00002978 }
2979
Sam Koltona74cd522016-03-18 15:35:51 +00002980 Parser.Lex();
2981 if (getLexer().isNot(AsmToken::Colon))
2982 return MatchOperand_ParseFail;
2983
2984 if (Prefix == "quad_perm") {
2985 // quad_perm:[%d,%d,%d,%d]
Sam Koltondfa29f72016-03-09 12:29:31 +00002986 Parser.Lex();
Sam Koltona74cd522016-03-18 15:35:51 +00002987 if (getLexer().isNot(AsmToken::LBrac))
Sam Koltondfa29f72016-03-09 12:29:31 +00002988 return MatchOperand_ParseFail;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00002989 Parser.Lex();
Sam Koltondfa29f72016-03-09 12:29:31 +00002990
Artem Tamazov2146a0a2016-09-22 11:47:21 +00002991 if (getParser().parseAbsoluteExpression(Int) || !(0 <= Int && Int <=3))
Sam Koltondfa29f72016-03-09 12:29:31 +00002992 return MatchOperand_ParseFail;
2993
Artem Tamazov2146a0a2016-09-22 11:47:21 +00002994 for (int i = 0; i < 3; ++i) {
2995 if (getLexer().isNot(AsmToken::Comma))
2996 return MatchOperand_ParseFail;
2997 Parser.Lex();
Sam Koltondfa29f72016-03-09 12:29:31 +00002998
Artem Tamazov2146a0a2016-09-22 11:47:21 +00002999 int64_t Temp;
3000 if (getParser().parseAbsoluteExpression(Temp) || !(0 <= Temp && Temp <=3))
3001 return MatchOperand_ParseFail;
3002 const int shift = i*2 + 2;
3003 Int += (Temp << shift);
3004 }
Sam Koltona74cd522016-03-18 15:35:51 +00003005
Sam Koltona74cd522016-03-18 15:35:51 +00003006 if (getLexer().isNot(AsmToken::RBrac))
3007 return MatchOperand_ParseFail;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003008 Parser.Lex();
Sam Koltona74cd522016-03-18 15:35:51 +00003009
3010 } else {
3011 // sel:%d
3012 Parser.Lex();
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003013 if (getParser().parseAbsoluteExpression(Int))
Sam Koltona74cd522016-03-18 15:35:51 +00003014 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00003015
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003016 if (Prefix == "row_shl" && 1 <= Int && Int <= 15) {
Sam Koltona74cd522016-03-18 15:35:51 +00003017 Int |= 0x100;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003018 } else if (Prefix == "row_shr" && 1 <= Int && Int <= 15) {
Sam Koltona74cd522016-03-18 15:35:51 +00003019 Int |= 0x110;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003020 } else if (Prefix == "row_ror" && 1 <= Int && Int <= 15) {
Sam Koltona74cd522016-03-18 15:35:51 +00003021 Int |= 0x120;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003022 } else if (Prefix == "wave_shl" && 1 == Int) {
Sam Koltona74cd522016-03-18 15:35:51 +00003023 Int = 0x130;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003024 } else if (Prefix == "wave_rol" && 1 == Int) {
Sam Koltona74cd522016-03-18 15:35:51 +00003025 Int = 0x134;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003026 } else if (Prefix == "wave_shr" && 1 == Int) {
Sam Koltona74cd522016-03-18 15:35:51 +00003027 Int = 0x138;
Artem Tamazov2146a0a2016-09-22 11:47:21 +00003028 } else if (Prefix == "wave_ror" && 1 == Int) {
Sam Koltona74cd522016-03-18 15:35:51 +00003029 Int = 0x13C;
3030 } else if (Prefix == "row_bcast") {
3031 if (Int == 15) {
3032 Int = 0x142;
3033 } else if (Int == 31) {
3034 Int = 0x143;
Sam Kolton7a2a3232016-07-14 14:50:35 +00003035 } else {
3036 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00003037 }
3038 } else {
Sam Kolton201398e2016-04-21 13:14:24 +00003039 return MatchOperand_ParseFail;
Sam Koltona74cd522016-03-18 15:35:51 +00003040 }
Sam Koltondfa29f72016-03-09 12:29:31 +00003041 }
Sam Koltondfa29f72016-03-09 12:29:31 +00003042 }
Sam Koltona74cd522016-03-18 15:35:51 +00003043
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003044 Operands.push_back(AMDGPUOperand::CreateImm(this, Int, S, AMDGPUOperand::ImmTyDppCtrl));
Sam Koltondfa29f72016-03-09 12:29:31 +00003045 return MatchOperand_Success;
3046}
3047
Sam Kolton5f10a132016-05-06 11:31:17 +00003048AMDGPUOperand::Ptr AMDGPUAsmParser::defaultRowMask() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003049 return AMDGPUOperand::CreateImm(this, 0xf, SMLoc(), AMDGPUOperand::ImmTyDppRowMask);
Sam Koltondfa29f72016-03-09 12:29:31 +00003050}
3051
Sam Kolton5f10a132016-05-06 11:31:17 +00003052AMDGPUOperand::Ptr AMDGPUAsmParser::defaultBankMask() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003053 return AMDGPUOperand::CreateImm(this, 0xf, SMLoc(), AMDGPUOperand::ImmTyDppBankMask);
Sam Koltondfa29f72016-03-09 12:29:31 +00003054}
3055
Sam Kolton5f10a132016-05-06 11:31:17 +00003056AMDGPUOperand::Ptr AMDGPUAsmParser::defaultBoundCtrl() const {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003057 return AMDGPUOperand::CreateImm(this, 0, SMLoc(), AMDGPUOperand::ImmTyDppBoundCtrl);
Sam Kolton5f10a132016-05-06 11:31:17 +00003058}
3059
3060void AMDGPUAsmParser::cvtDPP(MCInst &Inst, const OperandVector &Operands) {
Sam Koltondfa29f72016-03-09 12:29:31 +00003061 OptionalImmIndexMap OptionalIdx;
3062
3063 unsigned I = 1;
3064 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
3065 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
3066 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
3067 }
3068
3069 for (unsigned E = Operands.size(); I != E; ++I) {
3070 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
3071 // Add the register arguments
Sam Koltona3ec5c12016-10-07 14:46:06 +00003072 if (isRegOrImmWithInputMods(Desc, Inst.getNumOperands())) {
Sam Kolton945231a2016-06-10 09:57:59 +00003073 Op.addRegOrImmWithFPInputModsOperands(Inst, 2);
Sam Koltondfa29f72016-03-09 12:29:31 +00003074 } else if (Op.isDPPCtrl()) {
3075 Op.addImmOperands(Inst, 1);
3076 } else if (Op.isImm()) {
3077 // Handle optional arguments
3078 OptionalIdx[Op.getImmTy()] = I;
3079 } else {
3080 llvm_unreachable("Invalid operand type");
3081 }
3082 }
3083
Sam Koltondfa29f72016-03-09 12:29:31 +00003084 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppRowMask, 0xf);
3085 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppBankMask, 0xf);
3086 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyDppBoundCtrl);
Sam Koltona3ec5c12016-10-07 14:46:06 +00003087
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003088 // special case v_mac_{f16, f32}:
Sam Koltona3ec5c12016-10-07 14:46:06 +00003089 // it has src2 register operand that is tied to dst operand
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003090 if (Inst.getOpcode() == AMDGPU::V_MAC_F32_dpp ||
3091 Inst.getOpcode() == AMDGPU::V_MAC_F16_dpp) {
Sam Koltona3ec5c12016-10-07 14:46:06 +00003092 auto it = Inst.begin();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003093 std::advance(
3094 it, AMDGPU::getNamedOperandIdx(Inst.getOpcode(), AMDGPU::OpName::src2));
Sam Koltona3ec5c12016-10-07 14:46:06 +00003095 Inst.insert(it, Inst.getOperand(0)); // src2 = dst
3096 }
Sam Koltondfa29f72016-03-09 12:29:31 +00003097}
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +00003098
Sam Kolton3025e7f2016-04-26 13:33:56 +00003099//===----------------------------------------------------------------------===//
3100// sdwa
3101//===----------------------------------------------------------------------===//
3102
Alex Bradbury58eba092016-11-01 16:32:05 +00003103OperandMatchResultTy
Sam Kolton05ef1c92016-06-03 10:27:37 +00003104AMDGPUAsmParser::parseSDWASel(OperandVector &Operands, StringRef Prefix,
3105 AMDGPUOperand::ImmTy Type) {
Sam Koltona3ec5c12016-10-07 14:46:06 +00003106 using namespace llvm::AMDGPU::SDWA;
3107
Sam Kolton3025e7f2016-04-26 13:33:56 +00003108 SMLoc S = Parser.getTok().getLoc();
3109 StringRef Value;
Alex Bradbury58eba092016-11-01 16:32:05 +00003110 OperandMatchResultTy res;
Matt Arsenault37fefd62016-06-10 02:18:02 +00003111
Sam Kolton05ef1c92016-06-03 10:27:37 +00003112 res = parseStringWithPrefix(Prefix, Value);
3113 if (res != MatchOperand_Success) {
3114 return res;
Sam Kolton3025e7f2016-04-26 13:33:56 +00003115 }
Matt Arsenault37fefd62016-06-10 02:18:02 +00003116
Sam Kolton3025e7f2016-04-26 13:33:56 +00003117 int64_t Int;
3118 Int = StringSwitch<int64_t>(Value)
Sam Koltona3ec5c12016-10-07 14:46:06 +00003119 .Case("BYTE_0", SdwaSel::BYTE_0)
3120 .Case("BYTE_1", SdwaSel::BYTE_1)
3121 .Case("BYTE_2", SdwaSel::BYTE_2)
3122 .Case("BYTE_3", SdwaSel::BYTE_3)
3123 .Case("WORD_0", SdwaSel::WORD_0)
3124 .Case("WORD_1", SdwaSel::WORD_1)
3125 .Case("DWORD", SdwaSel::DWORD)
Sam Kolton3025e7f2016-04-26 13:33:56 +00003126 .Default(0xffffffff);
3127 Parser.Lex(); // eat last token
3128
3129 if (Int == 0xffffffff) {
3130 return MatchOperand_ParseFail;
3131 }
3132
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003133 Operands.push_back(AMDGPUOperand::CreateImm(this, Int, S, Type));
Sam Kolton3025e7f2016-04-26 13:33:56 +00003134 return MatchOperand_Success;
3135}
3136
Alex Bradbury58eba092016-11-01 16:32:05 +00003137OperandMatchResultTy
Sam Kolton3025e7f2016-04-26 13:33:56 +00003138AMDGPUAsmParser::parseSDWADstUnused(OperandVector &Operands) {
Sam Koltona3ec5c12016-10-07 14:46:06 +00003139 using namespace llvm::AMDGPU::SDWA;
3140
Sam Kolton3025e7f2016-04-26 13:33:56 +00003141 SMLoc S = Parser.getTok().getLoc();
3142 StringRef Value;
Alex Bradbury58eba092016-11-01 16:32:05 +00003143 OperandMatchResultTy res;
Sam Kolton3025e7f2016-04-26 13:33:56 +00003144
3145 res = parseStringWithPrefix("dst_unused", Value);
3146 if (res != MatchOperand_Success) {
3147 return res;
3148 }
3149
3150 int64_t Int;
3151 Int = StringSwitch<int64_t>(Value)
Sam Koltona3ec5c12016-10-07 14:46:06 +00003152 .Case("UNUSED_PAD", DstUnused::UNUSED_PAD)
3153 .Case("UNUSED_SEXT", DstUnused::UNUSED_SEXT)
3154 .Case("UNUSED_PRESERVE", DstUnused::UNUSED_PRESERVE)
Sam Kolton3025e7f2016-04-26 13:33:56 +00003155 .Default(0xffffffff);
3156 Parser.Lex(); // eat last token
3157
3158 if (Int == 0xffffffff) {
3159 return MatchOperand_ParseFail;
3160 }
3161
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003162 Operands.push_back(AMDGPUOperand::CreateImm(this, Int, S, AMDGPUOperand::ImmTySdwaDstUnused));
Sam Kolton3025e7f2016-04-26 13:33:56 +00003163 return MatchOperand_Success;
3164}
3165
Sam Kolton945231a2016-06-10 09:57:59 +00003166void AMDGPUAsmParser::cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands) {
Sam Kolton5196b882016-07-01 09:59:21 +00003167 cvtSDWA(Inst, Operands, SIInstrFlags::VOP1);
Sam Kolton05ef1c92016-06-03 10:27:37 +00003168}
3169
Sam Kolton945231a2016-06-10 09:57:59 +00003170void AMDGPUAsmParser::cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands) {
Sam Kolton5196b882016-07-01 09:59:21 +00003171 cvtSDWA(Inst, Operands, SIInstrFlags::VOP2);
3172}
3173
3174void AMDGPUAsmParser::cvtSdwaVOPC(MCInst &Inst, const OperandVector &Operands) {
3175 cvtSDWA(Inst, Operands, SIInstrFlags::VOPC);
Sam Kolton05ef1c92016-06-03 10:27:37 +00003176}
3177
3178void AMDGPUAsmParser::cvtSDWA(MCInst &Inst, const OperandVector &Operands,
Sam Kolton5196b882016-07-01 09:59:21 +00003179 uint64_t BasicInstType) {
Sam Kolton05ef1c92016-06-03 10:27:37 +00003180 OptionalImmIndexMap OptionalIdx;
3181
3182 unsigned I = 1;
3183 const MCInstrDesc &Desc = MII.get(Inst.getOpcode());
3184 for (unsigned J = 0; J < Desc.getNumDefs(); ++J) {
3185 ((AMDGPUOperand &)*Operands[I++]).addRegOperands(Inst, 1);
3186 }
3187
3188 for (unsigned E = Operands.size(); I != E; ++I) {
3189 AMDGPUOperand &Op = ((AMDGPUOperand &)*Operands[I]);
3190 // Add the register arguments
Sam Kolton5196b882016-07-01 09:59:21 +00003191 if (BasicInstType == SIInstrFlags::VOPC &&
3192 Op.isReg() &&
3193 Op.Reg.RegNo == AMDGPU::VCC) {
3194 // VOPC sdwa use "vcc" token as dst. Skip it.
3195 continue;
Sam Koltona3ec5c12016-10-07 14:46:06 +00003196 } else if (isRegOrImmWithInputMods(Desc, Inst.getNumOperands())) {
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003197 Op.addRegOrImmWithInputModsOperands(Inst, 2);
Sam Kolton05ef1c92016-06-03 10:27:37 +00003198 } else if (Op.isImm()) {
3199 // Handle optional arguments
3200 OptionalIdx[Op.getImmTy()] = I;
3201 } else {
3202 llvm_unreachable("Invalid operand type");
3203 }
3204 }
3205
Sam Kolton945231a2016-06-10 09:57:59 +00003206 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTyClampSI, 0);
Matt Arsenaultf3dd8632016-11-01 00:55:14 +00003207
Sam Koltona3ec5c12016-10-07 14:46:06 +00003208 if (Inst.getOpcode() != AMDGPU::V_NOP_sdwa) {
Sam Kolton05ef1c92016-06-03 10:27:37 +00003209 // V_NOP_sdwa has no optional sdwa arguments
Sam Koltona3ec5c12016-10-07 14:46:06 +00003210 switch (BasicInstType) {
3211 case SIInstrFlags::VOP1: {
3212 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstSel, 6);
3213 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstUnused, 2);
3214 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
3215 break;
3216 }
3217 case SIInstrFlags::VOP2: {
3218 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstSel, 6);
3219 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaDstUnused, 2);
3220 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
3221 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc1Sel, 6);
3222 break;
3223 }
3224 case SIInstrFlags::VOPC: {
3225 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc0Sel, 6);
3226 addOptionalImmOperand(Inst, Operands, OptionalIdx, AMDGPUOperand::ImmTySdwaSrc1Sel, 6);
3227 break;
3228 }
3229 default:
3230 llvm_unreachable("Invalid instruction type. Only VOP1, VOP2 and VOPC allowed");
3231 }
Sam Kolton05ef1c92016-06-03 10:27:37 +00003232 }
Matt Arsenaultf3dd8632016-11-01 00:55:14 +00003233
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003234 // special case v_mac_{f16, f32}:
Sam Koltona3ec5c12016-10-07 14:46:06 +00003235 // it has src2 register operand that is tied to dst operand
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003236 if (Inst.getOpcode() == AMDGPU::V_MAC_F32_sdwa ||
3237 Inst.getOpcode() == AMDGPU::V_MAC_F16_sdwa) {
Sam Koltona3ec5c12016-10-07 14:46:06 +00003238 auto it = Inst.begin();
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00003239 std::advance(
3240 it, AMDGPU::getNamedOperandIdx(Inst.getOpcode(), AMDGPU::OpName::src2));
Sam Koltona3ec5c12016-10-07 14:46:06 +00003241 Inst.insert(it, Inst.getOperand(0)); // src2 = dst
Sam Kolton5196b882016-07-01 09:59:21 +00003242 }
Sam Koltona3ec5c12016-10-07 14:46:06 +00003243
Sam Kolton05ef1c92016-06-03 10:27:37 +00003244}
Nikolay Haustov2f684f12016-02-26 09:51:05 +00003245
Tom Stellard45bb48e2015-06-13 03:28:10 +00003246/// Force static initialization.
3247extern "C" void LLVMInitializeAMDGPUAsmParser() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00003248 RegisterMCAsmParser<AMDGPUAsmParser> A(getTheAMDGPUTarget());
3249 RegisterMCAsmParser<AMDGPUAsmParser> B(getTheGCNTarget());
Tom Stellard45bb48e2015-06-13 03:28:10 +00003250}
3251
3252#define GET_REGISTER_MATCHER
3253#define GET_MATCHER_IMPLEMENTATION
3254#include "AMDGPUGenAsmMatcher.inc"
Sam Kolton11de3702016-05-24 12:38:33 +00003255
3256
3257// This fuction should be defined after auto-generated include so that we have
3258// MatchClassKind enum defined
3259unsigned AMDGPUAsmParser::validateTargetOperandClass(MCParsedAsmOperand &Op,
3260 unsigned Kind) {
3261 // Tokens like "glc" would be parsed as immediate operands in ParseOperand().
Matt Arsenault37fefd62016-06-10 02:18:02 +00003262 // But MatchInstructionImpl() expects to meet token and fails to validate
Sam Kolton11de3702016-05-24 12:38:33 +00003263 // operand. This method checks if we are given immediate operand but expect to
3264 // get corresponding token.
3265 AMDGPUOperand &Operand = (AMDGPUOperand&)Op;
3266 switch (Kind) {
3267 case MCK_addr64:
3268 return Operand.isAddr64() ? Match_Success : Match_InvalidOperand;
3269 case MCK_gds:
3270 return Operand.isGDS() ? Match_Success : Match_InvalidOperand;
3271 case MCK_glc:
3272 return Operand.isGLC() ? Match_Success : Match_InvalidOperand;
3273 case MCK_idxen:
3274 return Operand.isIdxen() ? Match_Success : Match_InvalidOperand;
3275 case MCK_offen:
3276 return Operand.isOffen() ? Match_Success : Match_InvalidOperand;
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003277 case MCK_SSrcB32:
Tom Stellard89049702016-06-15 02:54:14 +00003278 // When operands have expression values, they will return true for isToken,
3279 // because it is not possible to distinguish between a token and an
3280 // expression at parse time. MatchInstructionImpl() will always try to
3281 // match an operand as a token, when isToken returns true, and when the
3282 // name of the expression is not a valid token, the match will fail,
3283 // so we need to handle it here.
Sam Kolton1eeb11b2016-09-09 14:44:04 +00003284 return Operand.isSSrcB32() ? Match_Success : Match_InvalidOperand;
3285 case MCK_SSrcF32:
3286 return Operand.isSSrcF32() ? Match_Success : Match_InvalidOperand;
Artem Tamazov53c9de02016-07-11 12:07:18 +00003287 case MCK_SoppBrTarget:
3288 return Operand.isSoppBrTarget() ? Match_Success : Match_InvalidOperand;
Matt Arsenaultbf6bdac2016-12-05 20:42:41 +00003289 case MCK_VReg32OrOff:
3290 return Operand.isVReg32OrOff() ? Match_Success : Match_InvalidOperand;
3291 default:
3292 return Match_InvalidOperand;
Sam Kolton11de3702016-05-24 12:38:33 +00003293 }
3294}