blob: a716ca00b980a2a0dc37720425e508a8d2b81414 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*-===//
Misha Brukmanc88330a2005-04-21 23:38:14 +00002//
John Criswell29265fe2003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanc88330a2005-04-21 23:38:14 +00007//
John Criswell29265fe2003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattnerd92fb002002-10-25 22:55:53 +00009//
Chris Lattnerb4d58d72003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattnerd92fb002002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_X86_X86INSTRINFO_H
15#define LLVM_LIB_TARGET_X86_X86INSTRINFO_H
Chris Lattnerd92fb002002-10-25 22:55:53 +000016
Craig Topperc6d4efa2014-03-19 06:53:25 +000017#include "MCTargetDesc/X86BaseInfo.h"
Chris Lattnerd92fb002002-10-25 22:55:53 +000018#include "X86RegisterInfo.h"
Dan Gohman906152a2009-01-05 17:59:02 +000019#include "llvm/ADT/DenseMap.h"
Craig Topperb25fda92012-03-17 18:46:09 +000020#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerd92fb002002-10-25 22:55:53 +000021
Evan Cheng703a0fb2011-07-01 17:57:27 +000022#define GET_INSTRINFO_HEADER
23#include "X86GenInstrInfo.inc"
24
Brian Gaeke960707c2003-11-11 22:41:34 +000025namespace llvm {
Evan Cheng11b0a5d2006-09-08 06:48:29 +000026 class X86RegisterInfo;
Eric Christopher6c786a12014-06-10 22:34:31 +000027 class X86Subtarget;
Brian Gaeke960707c2003-11-11 22:41:34 +000028
Sanjay Patel08829ba2015-06-10 20:32:21 +000029 namespace MachineCombinerPattern {
30 enum MC_PATTERN : int {
31 // These are commutative variants for reassociating a computation chain
32 // of the form:
33 // B = A op X (Prev)
34 // C = B op Y (Root)
35 MC_REASSOC_AX_BY = 0,
36 MC_REASSOC_AX_YB = 1,
37 MC_REASSOC_XA_BY = 2,
38 MC_REASSOC_XA_YB = 3,
39 };
40 } // end namespace MachineCombinerPattern
41
Chris Lattnerc0fb5672006-10-20 17:42:20 +000042namespace X86 {
43 // X86 specific condition code. These correspond to X86_*_COND in
44 // X86InstrInfo.td. They must be kept in synch.
45 enum CondCode {
46 COND_A = 0,
47 COND_AE = 1,
48 COND_B = 2,
49 COND_BE = 3,
50 COND_E = 4,
51 COND_G = 5,
52 COND_GE = 6,
53 COND_L = 7,
54 COND_LE = 8,
55 COND_NE = 9,
56 COND_NO = 10,
57 COND_NP = 11,
58 COND_NS = 12,
Dan Gohman33e6fcd2009-01-07 00:15:08 +000059 COND_O = 13,
60 COND_P = 14,
61 COND_S = 15,
Juergen Ributzka2da1bbc2014-06-16 23:58:24 +000062 LAST_VALID_COND = COND_S,
Dan Gohman97d95d62008-10-21 03:29:32 +000063
64 // Artificial condition codes. These are used by AnalyzeBranch
65 // to indicate a block terminated with two conditional branches to
66 // the same location. This occurs in code using FCMP_OEQ or FCMP_UNE,
67 // which can't be represented on x86 with a single condition. These
68 // are never used in MachineInstrs.
69 COND_NE_OR_P,
70 COND_NP_OR_E,
71
Chris Lattnerc0fb5672006-10-20 17:42:20 +000072 COND_INVALID
73 };
Andrew Trick27c079e2011-03-05 06:31:54 +000074
Chris Lattnerc0fb5672006-10-20 17:42:20 +000075 // Turn condition code into conditional branch opcode.
76 unsigned GetCondBranchFromCond(CondCode CC);
Andrew Trick27c079e2011-03-05 06:31:54 +000077
Juergen Ributzka2da1bbc2014-06-16 23:58:24 +000078 /// \brief Return a set opcode for the given condition and whether it has
79 /// a memory operand.
80 unsigned getSETFromCond(CondCode CC, bool HasMemoryOperand = false);
81
Juergen Ributzka6ef06f92014-06-23 21:55:36 +000082 /// \brief Return a cmov opcode for the given condition, register size in
83 /// bytes, and operand type.
84 unsigned getCMovFromCond(CondCode CC, unsigned RegBytes,
85 bool HasMemoryOperand = false);
86
Michael Liao32376622012-09-20 03:06:15 +000087 // Turn CMov opcode into condition code.
88 CondCode getCondFromCMovOpc(unsigned Opc);
89
Chris Lattner3a897f32006-10-21 05:52:40 +000090 /// GetOppositeBranchCondition - Return the inverse of the specified cond,
91 /// e.g. turning COND_E to COND_NE.
Juergen Ributzka2da1bbc2014-06-16 23:58:24 +000092 CondCode GetOppositeBranchCondition(CondCode CC);
Evan Cheng7e763d82011-07-25 18:43:53 +000093} // end namespace X86;
Chris Lattner3a897f32006-10-21 05:52:40 +000094
Chris Lattner377f1d52009-07-10 06:06:17 +000095
Chris Lattnerca9d7842009-07-10 06:29:59 +000096/// isGlobalStubReference - Return true if the specified TargetFlag operand is
Chris Lattner377f1d52009-07-10 06:06:17 +000097/// a reference to a stub for a global, not the global itself.
Chris Lattnerca9d7842009-07-10 06:29:59 +000098inline static bool isGlobalStubReference(unsigned char TargetFlag) {
99 switch (TargetFlag) {
Chris Lattner377f1d52009-07-10 06:06:17 +0000100 case X86II::MO_DLLIMPORT: // dllimport stub.
101 case X86II::MO_GOTPCREL: // rip-relative GOT reference.
102 case X86II::MO_GOT: // normal GOT reference.
103 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Normal $non_lazy_ptr ref.
104 case X86II::MO_DARWIN_NONLAZY: // Normal $non_lazy_ptr ref.
105 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Hidden $non_lazy_ptr ref.
Chris Lattner377f1d52009-07-10 06:06:17 +0000106 return true;
107 default:
108 return false;
109 }
110}
Chris Lattnerd3f32c72009-07-10 07:33:30 +0000111
112/// isGlobalRelativeToPICBase - Return true if the specified global value
113/// reference is relative to a 32-bit PIC base (X86ISD::GlobalBaseReg). If this
114/// is true, the addressing mode has the PIC base register added in (e.g. EBX).
115inline static bool isGlobalRelativeToPICBase(unsigned char TargetFlag) {
116 switch (TargetFlag) {
117 case X86II::MO_GOTOFF: // isPICStyleGOT: local global.
118 case X86II::MO_GOT: // isPICStyleGOT: other global.
119 case X86II::MO_PIC_BASE_OFFSET: // Darwin local global.
120 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Darwin/32 external global.
121 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Darwin/32 hidden global.
Eric Christopherb0e1a452010-06-03 04:07:48 +0000122 case X86II::MO_TLVP: // ??? Pretty sure..
Chris Lattnerd3f32c72009-07-10 07:33:30 +0000123 return true;
124 default:
125 return false;
126 }
127}
Andrew Trick27c079e2011-03-05 06:31:54 +0000128
Anton Korobeynikov4e9dfe82008-06-28 11:07:54 +0000129inline static bool isScale(const MachineOperand &MO) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000130 return MO.isImm() &&
Anton Korobeynikov4e9dfe82008-06-28 11:07:54 +0000131 (MO.getImm() == 1 || MO.getImm() == 2 ||
132 MO.getImm() == 4 || MO.getImm() == 8);
133}
134
Rafael Espindola3b2df102009-04-08 21:14:34 +0000135inline static bool isLeaMem(const MachineInstr *MI, unsigned Op) {
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000136 if (MI->getOperand(Op).isFI()) return true;
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000137 return Op+X86::AddrSegmentReg <= MI->getNumOperands() &&
138 MI->getOperand(Op+X86::AddrBaseReg).isReg() &&
139 isScale(MI->getOperand(Op+X86::AddrScaleAmt)) &&
140 MI->getOperand(Op+X86::AddrIndexReg).isReg() &&
141 (MI->getOperand(Op+X86::AddrDisp).isImm() ||
142 MI->getOperand(Op+X86::AddrDisp).isGlobal() ||
143 MI->getOperand(Op+X86::AddrDisp).isCPI() ||
144 MI->getOperand(Op+X86::AddrDisp).isJTI());
Anton Korobeynikov4e9dfe82008-06-28 11:07:54 +0000145}
146
Rafael Espindola3b2df102009-04-08 21:14:34 +0000147inline static bool isMem(const MachineInstr *MI, unsigned Op) {
148 if (MI->getOperand(Op).isFI()) return true;
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000149 return Op+X86::AddrNumOperands <= MI->getNumOperands() &&
150 MI->getOperand(Op+X86::AddrSegmentReg).isReg() &&
Rafael Espindola3b2df102009-04-08 21:14:34 +0000151 isLeaMem(MI, Op);
152}
153
Craig Topperec828472014-03-31 06:53:13 +0000154class X86InstrInfo final : public X86GenInstrInfo {
Eric Christopher6c786a12014-06-10 22:34:31 +0000155 X86Subtarget &Subtarget;
Chris Lattnerd92fb002002-10-25 22:55:53 +0000156 const X86RegisterInfo RI;
Andrew Trick27c079e2011-03-05 06:31:54 +0000157
Craig Topper9eadcfd2012-06-01 05:34:01 +0000158 /// RegOp2MemOpTable3Addr, RegOp2MemOpTable0, RegOp2MemOpTable1,
159 /// RegOp2MemOpTable2, RegOp2MemOpTable3 - Load / store folding opcode maps.
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000160 ///
Bruno Cardoso Lopes23eb5262011-09-08 18:35:57 +0000161 typedef DenseMap<unsigned,
162 std::pair<unsigned, unsigned> > RegOp2MemOpTableType;
163 RegOp2MemOpTableType RegOp2MemOpTable2Addr;
164 RegOp2MemOpTableType RegOp2MemOpTable0;
165 RegOp2MemOpTableType RegOp2MemOpTable1;
166 RegOp2MemOpTableType RegOp2MemOpTable2;
Elena Demikhovsky602f3a22012-05-31 09:20:20 +0000167 RegOp2MemOpTableType RegOp2MemOpTable3;
Robert Khasanov79fb7292014-12-18 12:28:22 +0000168 RegOp2MemOpTableType RegOp2MemOpTable4;
Andrew Trick27c079e2011-03-05 06:31:54 +0000169
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000170 /// MemOp2RegOpTable - Load / store unfolding opcode map.
171 ///
Bruno Cardoso Lopes23eb5262011-09-08 18:35:57 +0000172 typedef DenseMap<unsigned,
173 std::pair<unsigned, unsigned> > MemOp2RegOpTableType;
174 MemOp2RegOpTableType MemOp2RegOpTable;
175
Craig Topperd9c7d0d2012-06-23 04:58:41 +0000176 static void AddTableEntry(RegOp2MemOpTableType &R2MTable,
177 MemOp2RegOpTableType &M2RTable,
178 unsigned RegOp, unsigned MemOp, unsigned Flags);
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000179
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +0000180 virtual void anchor();
181
Chris Lattnerd92fb002002-10-25 22:55:53 +0000182public:
Eric Christopher6c786a12014-06-10 22:34:31 +0000183 explicit X86InstrInfo(X86Subtarget &STI);
Chris Lattnerd92fb002002-10-25 22:55:53 +0000184
Chris Lattnerb4d58d72003-01-14 22:00:31 +0000185 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
Chris Lattnerd92fb002002-10-25 22:55:53 +0000186 /// such, whenever a client has an instance of instruction info, it should
187 /// always be able to get register info as well (through this method).
188 ///
Craig Topperf5e3b0b2014-03-09 07:58:15 +0000189 const X86RegisterInfo &getRegisterInfo() const { return RI; }
Chris Lattnerd92fb002002-10-25 22:55:53 +0000190
Michael Kuperstein13fbd452015-02-01 16:56:04 +0000191 /// getSPAdjust - This returns the stack pointer adjustment made by
192 /// this instruction. For x86, we need to handle more complex call
193 /// sequences involving PUSHes.
194 int getSPAdjust(const MachineInstr *MI) const override;
195
Evan Cheng30bebff2010-01-13 00:30:23 +0000196 /// isCoalescableExtInstr - Return true if the instruction is a "coalescable"
197 /// extension instruction. That is, it's like a copy where it's legal for the
198 /// source to overlap the destination. e.g. X86::MOVSX64rr32. If this returns
199 /// true, then it's expected the pre-extension value is available as a subreg
200 /// of the result register. This also returns the sub-register index in
201 /// SubIdx.
Craig Topper2d9361e2014-03-09 07:44:38 +0000202 bool isCoalescableExtInstr(const MachineInstr &MI,
203 unsigned &SrcReg, unsigned &DstReg,
204 unsigned &SubIdx) const override;
Evan Cheng42166152010-01-12 00:09:37 +0000205
Craig Topper2d9361e2014-03-09 07:44:38 +0000206 unsigned isLoadFromStackSlot(const MachineInstr *MI,
207 int &FrameIndex) const override;
David Greene2f4c3742009-11-13 00:29:53 +0000208 /// isLoadFromStackSlotPostFE - Check for post-frame ptr elimination
209 /// stack locations as well. This uses a heuristic so it isn't
210 /// reliable for correctness.
211 unsigned isLoadFromStackSlotPostFE(const MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000212 int &FrameIndex) const override;
David Greene70fdd572009-11-12 20:55:29 +0000213
Craig Topper2d9361e2014-03-09 07:44:38 +0000214 unsigned isStoreToStackSlot(const MachineInstr *MI,
215 int &FrameIndex) const override;
David Greene2f4c3742009-11-13 00:29:53 +0000216 /// isStoreToStackSlotPostFE - Check for post-frame ptr elimination
217 /// stack locations as well. This uses a heuristic so it isn't
218 /// reliable for correctness.
219 unsigned isStoreToStackSlotPostFE(const MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000220 int &FrameIndex) const override;
Evan Chenged6e34f2008-03-31 20:40:39 +0000221
Dan Gohmane919de52009-10-10 00:34:18 +0000222 bool isReallyTriviallyReMaterializable(const MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000223 AliasAnalysis *AA) const override;
Evan Chenged6e34f2008-03-31 20:40:39 +0000224 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Evan Cheng84517442009-07-16 09:20:10 +0000225 unsigned DestReg, unsigned SubIdx,
Evan Cheng6ad7da92009-11-14 02:55:43 +0000226 const MachineInstr *Orig,
Craig Topper2d9361e2014-03-09 07:44:38 +0000227 const TargetRegisterInfo &TRI) const override;
Evan Chenged6e34f2008-03-31 20:40:39 +0000228
Tim Northover6833e3f2013-06-10 20:43:49 +0000229 /// Given an operand within a MachineInstr, insert preceding code to put it
230 /// into the right format for a particular kind of LEA instruction. This may
231 /// involve using an appropriate super-register instead (with an implicit use
232 /// of the original) or creating a new virtual register and inserting COPY
233 /// instructions to get the data into the right class.
234 ///
235 /// Reference parameters are set to indicate how caller should add this
236 /// operand to the LEA instruction.
237 bool classifyLEAReg(MachineInstr *MI, const MachineOperand &Src,
238 unsigned LEAOpcode, bool AllowSP,
239 unsigned &NewSrc, bool &isKill,
240 bool &isUndef, MachineOperand &ImplicitOp) const;
241
Chris Lattnerb7782d72005-01-02 02:37:07 +0000242 /// convertToThreeAddress - This method must be implemented by targets that
243 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
244 /// may be able to convert a two-address instruction into a true
245 /// three-address instruction on demand. This allows the X86 target (for
246 /// example) to convert ADD and SHL instructions into LEA instructions if they
247 /// would require register copies due to two-addressness.
248 ///
249 /// This method returns a null pointer if the transformation cannot be
250 /// performed, otherwise it returns the new instruction.
251 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000252 MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
253 MachineBasicBlock::iterator &MBBI,
254 LiveVariables *LV) const override;
Chris Lattnerb7782d72005-01-02 02:37:07 +0000255
Chris Lattner29478012005-01-19 07:11:01 +0000256 /// commuteInstruction - We have a few instructions that must be hacked on to
257 /// commute them.
258 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000259 MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const override;
Chris Lattner29478012005-01-19 07:11:01 +0000260
Lang Hamesc59a2d02014-04-02 23:57:49 +0000261 bool findCommutedOpIndices(MachineInstr *MI, unsigned &SrcOpIdx1,
262 unsigned &SrcOpIdx2) const override;
263
Chris Lattnerc0fb5672006-10-20 17:42:20 +0000264 // Branch analysis.
Craig Topper2d9361e2014-03-09 07:44:38 +0000265 bool isUnpredicatedTerminator(const MachineInstr* MI) const override;
266 bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
267 MachineBasicBlock *&FBB,
268 SmallVectorImpl<MachineOperand> &Cond,
269 bool AllowModify) const override;
270 unsigned RemoveBranch(MachineBasicBlock &MBB) const override;
271 unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000272 MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond,
Craig Topper2d9361e2014-03-09 07:44:38 +0000273 DebugLoc DL) const override;
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000274 bool canInsertSelect(const MachineBasicBlock&, ArrayRef<MachineOperand> Cond,
Craig Topper2d9361e2014-03-09 07:44:38 +0000275 unsigned, unsigned, int&, int&, int&) const override;
276 void insertSelect(MachineBasicBlock &MBB,
277 MachineBasicBlock::iterator MI, DebugLoc DL,
Ahmed Bougachac88bf542015-06-11 19:30:37 +0000278 unsigned DstReg, ArrayRef<MachineOperand> Cond,
Craig Topper2d9361e2014-03-09 07:44:38 +0000279 unsigned TrueReg, unsigned FalseReg) const override;
280 void copyPhysReg(MachineBasicBlock &MBB,
281 MachineBasicBlock::iterator MI, DebugLoc DL,
282 unsigned DestReg, unsigned SrcReg,
283 bool KillSrc) const override;
284 void storeRegToStackSlot(MachineBasicBlock &MBB,
285 MachineBasicBlock::iterator MI,
286 unsigned SrcReg, bool isKill, int FrameIndex,
287 const TargetRegisterClass *RC,
288 const TargetRegisterInfo *TRI) const override;
Owen Andersoneee14602008-01-01 21:11:32 +0000289
Craig Topperf5e3b0b2014-03-09 07:58:15 +0000290 void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
291 SmallVectorImpl<MachineOperand> &Addr,
292 const TargetRegisterClass *RC,
293 MachineInstr::mmo_iterator MMOBegin,
294 MachineInstr::mmo_iterator MMOEnd,
295 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Andersoneee14602008-01-01 21:11:32 +0000296
Craig Topper2d9361e2014-03-09 07:44:38 +0000297 void loadRegFromStackSlot(MachineBasicBlock &MBB,
298 MachineBasicBlock::iterator MI,
299 unsigned DestReg, int FrameIndex,
300 const TargetRegisterClass *RC,
301 const TargetRegisterInfo *TRI) const override;
Owen Andersoneee14602008-01-01 21:11:32 +0000302
Craig Topperf5e3b0b2014-03-09 07:58:15 +0000303 void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
304 SmallVectorImpl<MachineOperand> &Addr,
305 const TargetRegisterClass *RC,
306 MachineInstr::mmo_iterator MMOBegin,
307 MachineInstr::mmo_iterator MMOEnd,
308 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Jakob Stoklund Olesendd1904e2011-09-29 05:10:54 +0000309
Craig Topper2d9361e2014-03-09 07:44:38 +0000310 bool expandPostRAPseudo(MachineBasicBlock::iterator MI) const override;
Jakob Stoklund Olesendd1904e2011-09-29 05:10:54 +0000311
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000312 /// foldMemoryOperand - If this target supports it, fold a load or store of
313 /// the specified stack slot into the specified machine instruction for the
314 /// specified operand(s). If this is possible, the target should perform the
315 /// folding and return true, otherwise it should return false. If it folds
316 /// the instruction, it is likely that the MachineInstruction the iterator
317 /// references has been changed.
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000318 MachineInstr *foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
319 ArrayRef<unsigned> Ops,
Keno Fischere70b31f2015-06-08 20:09:58 +0000320 MachineBasicBlock::iterator InsertPt,
Craig Topper2d9361e2014-03-09 07:44:38 +0000321 int FrameIndex) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000322
323 /// foldMemoryOperand - Same as the previous version except it allows folding
324 /// of any load and store from / to any address, not just from a specific
325 /// stack slot.
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000326 MachineInstr *foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
327 ArrayRef<unsigned> Ops,
Keno Fischere70b31f2015-06-08 20:09:58 +0000328 MachineBasicBlock::iterator InsertPt,
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000329 MachineInstr *LoadMI) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000330
331 /// canFoldMemoryOperand - Returns true if the specified load / store is
332 /// folding is possible.
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000333 bool canFoldMemoryOperand(const MachineInstr *,
334 ArrayRef<unsigned>) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000335
336 /// unfoldMemoryOperand - Separate a single instruction which folded a load or
337 /// a store or a load and a store into two or more instruction. If this is
338 /// possible, returns true as well as the new instructions by reference.
Craig Topper2d9361e2014-03-09 07:44:38 +0000339 bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
340 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
341 SmallVectorImpl<MachineInstr*> &NewMIs) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000342
Craig Topper2d9361e2014-03-09 07:44:38 +0000343 bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
344 SmallVectorImpl<SDNode*> &NewNodes) const override;
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000345
346 /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new
347 /// instruction after load / store are unfolded from an instruction of the
348 /// specified opcode. It returns zero if the specified unfolding is not
Dan Gohman49fa51d2009-10-30 22:18:41 +0000349 /// possible. If LoadRegIndex is non-null, it is filled in with the operand
350 /// index of the operand which will hold the register holding the loaded
351 /// value.
Craig Topper2d9361e2014-03-09 07:44:38 +0000352 unsigned getOpcodeAfterMemoryUnfold(unsigned Opc,
353 bool UnfoldLoad, bool UnfoldStore,
Craig Toppere73658d2014-04-28 04:05:08 +0000354 unsigned *LoadRegIndex = nullptr) const override;
Andrew Trick27c079e2011-03-05 06:31:54 +0000355
Evan Cheng4f026f32010-01-22 03:34:51 +0000356 /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler
357 /// to determine if two loads are loading from the same base address. It
358 /// should only return true if the base pointers are the same and the
359 /// only differences between the two addresses are the offset. It also returns
360 /// the offsets by reference.
Craig Topper2d9361e2014-03-09 07:44:38 +0000361 bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, int64_t &Offset1,
362 int64_t &Offset2) const override;
Evan Cheng4f026f32010-01-22 03:34:51 +0000363
364 /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000365 /// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should
Evan Cheng4f026f32010-01-22 03:34:51 +0000366 /// be scheduled togther. On some targets if two loads are loading from
367 /// addresses in the same cache line, it's better if they are scheduled
368 /// together. This function takes two integers that represent the load offsets
369 /// from the common base address. It returns true if it decides it's desirable
370 /// to schedule the two loads together. "NumLoads" is the number of loads that
371 /// have already been scheduled after Load1.
Craig Topper2d9361e2014-03-09 07:44:38 +0000372 bool shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
373 int64_t Offset1, int64_t Offset2,
374 unsigned NumLoads) const override;
Evan Cheng4f026f32010-01-22 03:34:51 +0000375
Craig Topper2d9361e2014-03-09 07:44:38 +0000376 bool shouldScheduleAdjacent(MachineInstr* First,
377 MachineInstr *Second) const override;
Andrew Trick47740de2013-06-23 09:00:28 +0000378
Craig Topper2d9361e2014-03-09 07:44:38 +0000379 void getNoopForMachoTarget(MCInst &NopInst) const override;
Chris Lattner6a5e7062010-04-26 23:37:21 +0000380
Craig Topper2d9361e2014-03-09 07:44:38 +0000381 bool
382 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
Chris Lattner29478012005-01-19 07:11:01 +0000383
Evan Chengb5f0ec32009-02-06 17:17:30 +0000384 /// isSafeToMoveRegClassDefs - Return true if it's safe to move a machine
385 /// instruction that defines the specified register class.
Craig Topper2d9361e2014-03-09 07:44:38 +0000386 bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const override;
Evan Chengf7137222008-10-27 07:14:50 +0000387
Alexey Volkov6226de62014-05-20 08:55:50 +0000388 /// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction tha
389 /// would clobber the EFLAGS condition register. Note the result may be
390 /// conservative. If it cannot definitely determine the safety after visiting
391 /// a few instructions in each direction it assumes it's not safe.
392 bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
393 MachineBasicBlock::iterator I) const;
394
Chris Lattner58827ff2010-02-05 22:10:22 +0000395 static bool isX86_64ExtendedReg(const MachineOperand &MO) {
396 if (!MO.isReg()) return false;
Evan Cheng7e763d82011-07-25 18:43:53 +0000397 return X86II::isX86_64ExtendedReg(MO.getReg());
Chris Lattner58827ff2010-02-05 22:10:22 +0000398 }
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +0000399
Dan Gohman6ebe7342008-09-30 00:58:23 +0000400 /// getGlobalBaseReg - Return a virtual register initialized with the
401 /// the global base register value. Output instructions required to
402 /// initialize the register in the function entry block, if necessary.
Dan Gohman24300732008-09-23 18:22:58 +0000403 ///
Dan Gohman6ebe7342008-09-30 00:58:23 +0000404 unsigned getGlobalBaseReg(MachineFunction *MF) const;
Dan Gohman24300732008-09-23 18:22:58 +0000405
Jakob Stoklund Olesenb48c9942011-09-27 22:57:18 +0000406 std::pair<uint16_t, uint16_t>
Craig Topper2d9361e2014-03-09 07:44:38 +0000407 getExecutionDomain(const MachineInstr *MI) const override;
Jakob Stoklund Olesenb551aa42010-03-29 23:24:21 +0000408
Craig Topper2d9361e2014-03-09 07:44:38 +0000409 void setExecutionDomain(MachineInstr *MI, unsigned Domain) const override;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000410
Craig Topper2d9361e2014-03-09 07:44:38 +0000411 unsigned
412 getPartialRegUpdateClearance(const MachineInstr *MI, unsigned OpNum,
413 const TargetRegisterInfo *TRI) const override;
Andrew Trickb6d56be2013-10-14 22:19:03 +0000414 unsigned getUndefRegClearance(const MachineInstr *MI, unsigned &OpNum,
Craig Topper2d9361e2014-03-09 07:44:38 +0000415 const TargetRegisterInfo *TRI) const override;
Jakob Stoklund Olesenf8ad3362011-11-15 01:15:30 +0000416 void breakPartialRegDependency(MachineBasicBlock::iterator MI, unsigned OpNum,
Craig Topper2d9361e2014-03-09 07:44:38 +0000417 const TargetRegisterInfo *TRI) const override;
Jakob Stoklund Olesenf8ad3362011-11-15 01:15:30 +0000418
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000419 MachineInstr *foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
Chris Lattnereeba0c72010-09-05 02:18:34 +0000420 unsigned OpNum,
Benjamin Kramerf1362f62015-02-28 12:04:00 +0000421 ArrayRef<MachineOperand> MOs,
Keno Fischere70b31f2015-06-08 20:09:58 +0000422 MachineBasicBlock::iterator InsertPt,
Simon Pilgrim2f9548a2014-10-20 22:14:22 +0000423 unsigned Size, unsigned Alignment,
424 bool AllowCommute) const;
Evan Cheng63c76082010-10-19 18:58:51 +0000425
Tom Roeder44cb65f2014-06-05 19:29:43 +0000426 void
427 getUnconditionalBranch(MCInst &Branch,
428 const MCSymbolRefExpr *BranchTarget) const override;
429
430 void getTrap(MCInst &MI) const override;
431
Tom Roedereb7a3032014-11-11 21:08:02 +0000432 unsigned getJumpInstrTableEntryBound() const override;
433
Craig Topper2d9361e2014-03-09 07:44:38 +0000434 bool isHighLatencyDef(int opc) const override;
Andrew Trick641e2d42011-03-05 08:00:22 +0000435
Evan Cheng63c76082010-10-19 18:58:51 +0000436 bool hasHighOperandLatency(const InstrItineraryData *ItinData,
437 const MachineRegisterInfo *MRI,
438 const MachineInstr *DefMI, unsigned DefIdx,
Craig Topper2d9361e2014-03-09 07:44:38 +0000439 const MachineInstr *UseMI,
440 unsigned UseIdx) const override;
Andrew Trick27c079e2011-03-05 06:31:54 +0000441
Sanjay Patel08829ba2015-06-10 20:32:21 +0000442
443 bool useMachineCombiner() const override {
444 return true;
445 }
446
447 /// Return true when there is potentially a faster code sequence
448 /// for an instruction chain ending in <Root>. All potential patterns are
449 /// output in the <Pattern> array.
450 bool hasPattern(
451 MachineInstr &Root,
452 SmallVectorImpl<MachineCombinerPattern::MC_PATTERN> &P) const override;
453
454 /// When hasPattern() finds a pattern, this function generates the
455 /// instructions that could replace the original code sequence.
456 void genAlternativeCodeSequence(
457 MachineInstr &Root, MachineCombinerPattern::MC_PATTERN P,
458 SmallVectorImpl<MachineInstr *> &InsInstrs,
459 SmallVectorImpl<MachineInstr *> &DelInstrs,
460 DenseMap<unsigned, unsigned> &InstrIdxForVirtReg) const override;
461
Manman Renc9656732012-07-06 17:36:20 +0000462 /// analyzeCompare - For a comparison instruction, return the source registers
463 /// in SrcReg and SrcReg2 if having two register operands, and the value it
464 /// compares against in CmpValue. Return true if the comparison instruction
465 /// can be analyzed.
Craig Topper2d9361e2014-03-09 07:44:38 +0000466 bool analyzeCompare(const MachineInstr *MI, unsigned &SrcReg,
467 unsigned &SrcReg2, int &CmpMask,
468 int &CmpValue) const override;
Manman Renc9656732012-07-06 17:36:20 +0000469
470 /// optimizeCompareInstr - Check if there exists an earlier instruction that
471 /// operates on the same source operands and sets flags in the same way as
472 /// Compare; remove Compare if possible.
Craig Topper2d9361e2014-03-09 07:44:38 +0000473 bool optimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg,
474 unsigned SrcReg2, int CmpMask, int CmpValue,
475 const MachineRegisterInfo *MRI) const override;
Manman Renc9656732012-07-06 17:36:20 +0000476
Manman Ren5759d012012-08-02 00:56:42 +0000477 /// optimizeLoadInstr - Try to remove the load by folding it to a register
478 /// operand at the use. We fold the load instructions if and only if the
Manman Renba8122c2012-08-02 19:37:32 +0000479 /// def and use are in the same BB. We only look at one load and see
480 /// whether it can be folded into MI. FoldAsLoadDefReg is the virtual register
481 /// defined by the load we are trying to fold. DefMI returns the machine
482 /// instruction that defines FoldAsLoadDefReg, and the function returns
483 /// the machine instruction generated due to folding.
Craig Topper2d9361e2014-03-09 07:44:38 +0000484 MachineInstr* optimizeLoadInstr(MachineInstr *MI,
485 const MachineRegisterInfo *MRI,
486 unsigned &FoldAsLoadDefReg,
487 MachineInstr *&DefMI) const override;
Manman Ren5759d012012-08-02 00:56:42 +0000488
Owen Anderson2a3be7b2008-01-07 01:35:02 +0000489private:
Evan Cheng766a73f2009-12-11 06:01:48 +0000490 MachineInstr * convertToThreeAddressWithLEA(unsigned MIOpc,
491 MachineFunction::iterator &MFI,
492 MachineBasicBlock::iterator &MBBI,
493 LiveVariables *LV) const;
494
David Greene70fdd572009-11-12 20:55:29 +0000495 /// isFrameOperand - Return true and the FrameIndex if the specified
496 /// operand and follow operands form a reference to the stack frame.
497 bool isFrameOperand(const MachineInstr *MI, unsigned int Op,
498 int &FrameIndex) const;
Chris Lattnerd92fb002002-10-25 22:55:53 +0000499};
500
Brian Gaeke960707c2003-11-11 22:41:34 +0000501} // End llvm namespace
502
Chris Lattnerd92fb002002-10-25 22:55:53 +0000503#endif