blob: 22716e3477ca1face6ba50ea22868d572ae44daf [file] [log] [blame]
Bob Wilson2e076c42009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc7baee32010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson2e076c42009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc7baee32010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson2e076c42009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilsonbad47f62010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Anderson07473072010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson30c48922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Anderson07473072010-11-03 22:44:51 +000082
Bob Wilsoneb54d512009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilsoncce31f62009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson2e076c42009-06-22 23:27:02 +000090
Bob Wilson32cd8552009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsonea3a4022009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9e899072010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov232b19c2009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovce3ff1b2009-08-21 12:40:50 +0000106
Bob Wilson38ab35a2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsona3f19012010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar727be432010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsona3f19012010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar727be432010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsona3f19012010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson2e076c42009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson6eae5202010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilsond95ccd62009-11-06 23:33:28 +0000137}
138
Bob Wilson2e076c42009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson6b853c32010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000153
Bob Wilson6b853c32010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng9de7cfe2010-05-13 01:12:06 +0000164
Bob Wilson75a64082010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilsondd29db52010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilson75a64082010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilson75a64082010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilson75a64082010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilson75a64082010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilson35fafca2010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson35fafca2010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilson75a64082010-09-02 16:00:54 +0000183
Bob Wilsonc92eea02010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson340861d2010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersonad402342010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersonad402342010-11-02 00:05:05 +0000193}
Bob Wilson340861d2010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersonad402342010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersonad402342010-11-02 00:05:05 +0000200}
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000201
Owen Andersonad402342010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilsonf731a2d2009-07-08 18:11:30 +0000206
Owen Andersonad402342010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000211
Evan Cheng05f13e92010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000216
Bob Wilson496766c2010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000224}
Bob Wilson496766c2010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000231}
Bob Wilson496766c2010-03-20 17:59:03 +0000232
Owen Andersonb3ca2062010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000237
Owen Andersonb3ca2062010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000242
Evan Cheng05f13e92010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000247
Bob Wilsonc286c882010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilsona7f236a2010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000255}
Bob Wilson496766c2010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000261}
Bob Wilsonc286c882010-03-22 18:22:06 +0000262
Owen Andersonb3ca2062010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000267
Owen Andersonb3ca2062010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000272
Evan Cheng05f13e92010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000275
Bob Wilsonc286c882010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersonb3ca2062010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000283}
Bob Wilson496766c2010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersonb3ca2062010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersonb3ca2062010-11-02 00:24:52 +0000289 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersonb3ca2062010-11-02 00:24:52 +0000291}
Johnny Chenb14a5c52010-02-23 20:51:23 +0000292
Owen Andersonb3ca2062010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson496766c2010-03-20 17:59:03 +0000297
Owen Andersonb3ca2062010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson25cae662009-08-12 17:04:56 +0000302
Evan Cheng05f13e92010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000305
Bob Wilson20f79e32009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000313}
Bob Wilsona7f236a2010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilsond0926692010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000321}
Bob Wilson20f79e32009-08-05 00:49:09 +0000322
Owen Anderson526ffd52010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000326
Owen Anderson526ffd52010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilsone6b778d2009-10-06 22:01:59 +0000330
Bob Wilsondd29db52010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000334
Evan Cheng05f13e92010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilson75a64082010-09-02 16:00:54 +0000338
Bob Wilsoncf324652010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000346}
Bob Wilsoncf324652010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000354}
Bob Wilsoncf324652010-03-20 20:10:51 +0000355
Owen Anderson526ffd52010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000359
Owen Anderson526ffd52010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000363
Evan Cheng05f13e92010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000367
Evan Cheng05f13e92010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilson75a64082010-09-02 16:00:54 +0000371
Bob Wilsond0926692010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenb14a5c52010-02-23 20:51:23 +0000379
Bob Wilson20f79e32009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson526ffd52010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000387}
Bob Wilson20f79e32009-08-05 00:49:09 +0000388
Owen Anderson526ffd52010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson20f79e32009-08-05 00:49:09 +0000392
Bob Wilsondd29db52010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000396
Bob Wilsoncf324652010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000405}
Bob Wilsoncf324652010-03-20 20:10:51 +0000406
Owen Anderson526ffd52010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000410
Evan Chenga7624002010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000414
Bob Wilsoncf324652010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilsond0926692010-03-20 18:14:26 +0000422
Evan Chenga7624002010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000426
Bob Wilsoncf324652010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Chenga7624002010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilson6bbefc22009-10-07 17:24:55 +0000431
Bob Wilson20f79e32009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsond0926692010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000440}
Bob Wilson20f79e32009-08-05 00:49:09 +0000441
Owen Anderson526ffd52010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000445
Bob Wilsondd29db52010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000449
Bob Wilsoncf324652010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Anderson526ffd52010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Anderson526ffd52010-11-02 01:24:55 +0000458}
Bob Wilsoncf324652010-03-20 20:10:51 +0000459
Owen Anderson526ffd52010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilsoncf324652010-03-20 20:10:51 +0000463
Bob Wilsondd29db52010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000467
Bob Wilsoncf324652010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Anderson526ffd52010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilsond0926692010-03-20 18:14:26 +0000475
Bob Wilsondd29db52010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilson35fafca2010-09-03 18:16:02 +0000479
Bob Wilsoncf324652010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilsondd29db52010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilson50820a22009-10-07 21:53:04 +0000484
Bob Wilsondc449902010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilsond5c57a52010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilson50820a22009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsondc449902010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersona8385952010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000525}
Bob Wilsondc449902010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersona8385952010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000543}
Bob Wilsondc449902010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
549let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
550
551// ...with address register writeback:
552class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000553 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000554 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsondc449902010-11-01 22:04:05 +0000555 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000556 "\\{$Vd[$lane]\\}, $Rn$Rm",
557 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsondc449902010-11-01 22:04:05 +0000558
Owen Andersona8385952010-11-02 20:40:59 +0000559def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
560 let Inst{7-5} = lane{2-0};
561}
562def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
563 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000564 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000565}
566def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
567 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000568 let Inst{5} = Rn{4};
569 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000570}
Bob Wilsondc449902010-11-01 22:04:05 +0000571
572def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
573def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
574def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilsonab3a9472009-10-07 18:09:32 +0000575
Bob Wilsonda9817c2009-09-01 04:26:28 +0000576// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000577class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000578 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000579 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
580 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000581 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000582 let Rm = 0b1111;
583 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000584}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000585
Owen Andersona8385952010-11-02 20:40:59 +0000586def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
587 let Inst{7-5} = lane{2-0};
588}
589def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
590 let Inst{7-6} = lane{1-0};
591}
592def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
593 let Inst{7} = lane{0};
594}
Bob Wilsonc2728f42009-10-08 18:56:10 +0000595
Evan Cheng05f13e92010-10-09 01:03:04 +0000596def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
597def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
598def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000599
Bob Wilson9b158422010-03-20 20:39:53 +0000600// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000601def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
602 let Inst{7-6} = lane{1-0};
603}
604def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
605 let Inst{7} = lane{0};
606}
Bob Wilsonc2728f42009-10-08 18:56:10 +0000607
Evan Cheng05f13e92010-10-09 01:03:04 +0000608def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
609def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000610
Bob Wilson9152d962010-03-20 20:47:18 +0000611// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000612class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000613 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000614 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Cheng05f13e92010-10-09 01:03:04 +0000615 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000616 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
617 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
618 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000619}
Bob Wilson9152d962010-03-20 20:47:18 +0000620
Owen Andersona8385952010-11-02 20:40:59 +0000621def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
622 let Inst{7-5} = lane{2-0};
623}
624def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
625 let Inst{7-6} = lane{1-0};
626}
627def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
628 let Inst{7} = lane{0};
629}
Bob Wilson9152d962010-03-20 20:47:18 +0000630
Evan Cheng05f13e92010-10-09 01:03:04 +0000631def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
632def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
633def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000634
Owen Andersona8385952010-11-02 20:40:59 +0000635def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
636 let Inst{7-6} = lane{1-0};
637}
638def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
639 let Inst{7} = lane{0};
640}
Bob Wilson9152d962010-03-20 20:47:18 +0000641
Evan Cheng05f13e92010-10-09 01:03:04 +0000642def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
643def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000644
Bob Wilsonda9817c2009-09-01 04:26:28 +0000645// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000646class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000647 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000648 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Chenga7624002010-10-09 01:45:34 +0000649 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000650 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000651 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000652 let Rm = 0b1111;
Owen Andersona8385952010-11-02 20:40:59 +0000653}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000654
Owen Andersona8385952010-11-02 20:40:59 +0000655def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
656 let Inst{7-5} = lane{2-0};
657}
658def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
659 let Inst{7-6} = lane{1-0};
660}
661def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
662 let Inst{7} = lane{0};
663}
Bob Wilsoncf54e932009-10-08 22:27:33 +0000664
Evan Chenga7624002010-10-09 01:45:34 +0000665def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
666def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
667def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000668
Bob Wilson9b158422010-03-20 20:39:53 +0000669// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000670def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
671 let Inst{7-6} = lane{1-0};
672}
673def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
674 let Inst{7} = lane{0};
675}
Bob Wilsoncf54e932009-10-08 22:27:33 +0000676
Evan Chenga7624002010-10-09 01:45:34 +0000677def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
678def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilsonda9817c2009-09-01 04:26:28 +0000679
Bob Wilson9152d962010-03-20 20:47:18 +0000680// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000681class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000682 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000683 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000684 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilson9152d962010-03-20 20:47:18 +0000685 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Chenga7624002010-10-09 01:45:34 +0000686 IIC_VLD3lnu, "vld3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000687 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
688 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson9f20daf2010-11-02 20:47:39 +0000689 []>;
Bob Wilson9152d962010-03-20 20:47:18 +0000690
Owen Andersona8385952010-11-02 20:40:59 +0000691def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
692 let Inst{7-5} = lane{2-0};
693}
694def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
695 let Inst{7-6} = lane{1-0};
696}
697def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
698 let Inst{7} = lane{0};
699}
Bob Wilson9152d962010-03-20 20:47:18 +0000700
Evan Chenga7624002010-10-09 01:45:34 +0000701def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
702def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
703def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000704
Owen Andersona8385952010-11-02 20:40:59 +0000705def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
706 let Inst{7-6} = lane{1-0};
707}
708def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
709 let Inst{7} = lane{0};
710}
Bob Wilson9152d962010-03-20 20:47:18 +0000711
Evan Chenga7624002010-10-09 01:45:34 +0000712def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
713def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000714
Bob Wilsonda9817c2009-09-01 04:26:28 +0000715// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000716class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000717 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000718 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000719 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Chengd7a404d2010-10-09 04:07:58 +0000720 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000721 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersona8385952010-11-02 20:40:59 +0000722 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000723 let Rm = 0b1111;
724 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000725}
Bob Wilsonda9817c2009-09-01 04:26:28 +0000726
Owen Andersona8385952010-11-02 20:40:59 +0000727def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
728 let Inst{7-5} = lane{2-0};
729}
730def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
731 let Inst{7-6} = lane{1-0};
732}
733def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
734 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000735 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000736}
Bob Wilson38ba4722009-10-08 22:53:57 +0000737
Evan Chengd7a404d2010-10-09 04:07:58 +0000738def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
739def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
740def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000741
Bob Wilson9b158422010-03-20 20:39:53 +0000742// ...with double-spaced registers:
Owen Andersona8385952010-11-02 20:40:59 +0000743def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
744 let Inst{7-6} = lane{1-0};
745}
746def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
747 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000748 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000749}
Bob Wilson38ba4722009-10-08 22:53:57 +0000750
Evan Chengd7a404d2010-10-09 04:07:58 +0000751def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
752def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilson50820a22009-10-07 21:53:04 +0000753
Bob Wilson9152d962010-03-20 20:47:18 +0000754// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +0000755class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Anderson9f20daf2010-11-02 20:47:39 +0000756 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersona8385952010-11-02 20:40:59 +0000757 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000758 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilson9152d962010-03-20 20:47:18 +0000759 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Chengd7a404d2010-10-09 04:07:58 +0000760 IIC_VLD4ln, "vld4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000761"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
762"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersona8385952010-11-02 20:40:59 +0000763 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000764 let Inst{4} = Rn{4};
Owen Andersona8385952010-11-02 20:40:59 +0000765}
Bob Wilson9152d962010-03-20 20:47:18 +0000766
Owen Andersona8385952010-11-02 20:40:59 +0000767def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
771 let Inst{7-6} = lane{1-0};
772}
773def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
774 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000775 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000776}
Bob Wilson9152d962010-03-20 20:47:18 +0000777
Evan Chengd7a404d2010-10-09 04:07:58 +0000778def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
779def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
780def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000781
Owen Andersona8385952010-11-02 20:40:59 +0000782def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
786 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000787 let Inst{5} = Rn{5};
Owen Andersona8385952010-11-02 20:40:59 +0000788}
Bob Wilson9152d962010-03-20 20:47:18 +0000789
Evan Chengd7a404d2010-10-09 04:07:58 +0000790def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
791def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000792
Bob Wilsonc92eea02010-11-27 06:35:16 +0000793} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
794
Bob Wilson50820a22009-10-07 21:53:04 +0000795// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonc92eea02010-11-27 06:35:16 +0000796class VLD1DUP<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
797 PatFrag LoadOp>
798 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), (ins addrmode6:$Rn),
799 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
800 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6:$Rn)))))]> {
801 let Rm = 0b1111;
802}
803class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
804 let Pattern = [(set QPR:$dst,
805 (Ty (NEONvdup (i32 (LoadOp addrmode6:$addr)))))];
806}
807
808def VLD1DUPd8 : VLD1DUP<0b1100, {0,0,0,?}, "8", v8i8, extloadi8> {
809 let Inst{4} = Rn{4};
810}
811def VLD1DUPd16 : VLD1DUP<0b1100, {0,1,0,?}, "16", v4i16, extloadi16> {
812 let Inst{4} = Rn{4};
813}
814def VLD1DUPd32 : VLD1DUP<0b1100, {1,0,0,?}, "32", v2i32, load> {
815 let Inst{4} = Rn{4};
816}
817
818def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
819def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
820def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
821
822let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
823
824class VLD1QDUP<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
825 PatFrag LoadOp>
826 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
827 (ins addrmode6:$Rn), IIC_VLD1dup,
828 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
829 let Rm = 0b1111;
830}
831
832def VLD1DUPq8 : VLD1QDUP<0b1100, {0,0,1,0}, "8", v16i8, extloadi8>;
833def VLD1DUPq16 : VLD1QDUP<0b1100, {0,1,1,?}, "16", v8i16, extloadi16> {
834 let Inst{4} = Rn{4};
835}
836def VLD1DUPq32 : VLD1QDUP<0b1100, {1,0,1,?}, "32", v4i32, load> {
837 let Inst{4} = Rn{4};
838}
839
840// ...with address register writeback:
841class VLD1DUPWB<bits<4> op11_8, bits<4> op7_4, string Dt>
842 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
843 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
844 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []>;
845class VLD1QDUPWB<bits<4> op11_8, bits<4> op7_4, string Dt>
846 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
847 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
848 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []>;
849
850def VLD1DUPd8_UPD : VLD1DUPWB<0b1100, {0,0,0,0}, "8">;
851def VLD1DUPd16_UPD : VLD1DUPWB<0b1100, {0,1,0,?}, "16"> { let Inst{4} = Rn{4}; }
852def VLD1DUPd32_UPD : VLD1DUPWB<0b1100, {1,0,0,?}, "32"> { let Inst{4} = Rn{4}; }
853
854def VLD1DUPq8_UPD : VLD1QDUPWB<0b1100, {0,0,1,0}, "8">;
855def VLD1DUPq16_UPD : VLD1QDUPWB<0b1100, {0,1,1,?}, "16"> {
856 let Inst{4} = Rn{4};
857}
858def VLD1DUPq32_UPD : VLD1QDUPWB<0b1100, {1,0,1,?}, "32"> {
859 let Inst{4} = Rn{4};
860}
861
862def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
863def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
864def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
865
Bob Wilson50820a22009-10-07 21:53:04 +0000866// VLD2DUP : Vector Load (single 2-element structure to all lanes)
867// VLD3DUP : Vector Load (single 3-element structure to all lanes)
868// VLD4DUP : Vector Load (single 4-element structure to all lanes)
869// FIXME: Not yet implemented.
Evan Chengdd7f5662010-05-19 06:07:03 +0000870} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsonf042ead2009-08-12 00:49:01 +0000871
Evan Chengdd7f5662010-05-19 06:07:03 +0000872let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson322cbff2010-03-20 20:54:36 +0000873
Bob Wilson9392b0e2010-08-25 23:27:42 +0000874// Classes for VST* pseudo-instructions with multi-register operands.
875// These are expanded to real instructions after register allocation.
Bob Wilsondd29db52010-09-14 20:59:49 +0000876class VSTQPseudo<InstrItinClass itin>
877 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
878class VSTQWBPseudo<InstrItinClass itin>
Bob Wilson950882b2010-08-28 05:12:57 +0000879 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000880 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilson950882b2010-08-28 05:12:57 +0000881 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000882class VSTQQPseudo<InstrItinClass itin>
883 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
884class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson9392b0e2010-08-25 23:27:42 +0000885 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilsondd29db52010-09-14 20:59:49 +0000886 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson9392b0e2010-08-25 23:27:42 +0000887 "$addr.addr = $wb">;
Bob Wilsondd29db52010-09-14 20:59:49 +0000888class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson9392b0e2010-08-25 23:27:42 +0000889 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng94ad0082010-10-11 22:03:18 +0000890 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson9392b0e2010-08-25 23:27:42 +0000891 "$addr.addr = $wb">;
892
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000893// VST1 : Vector Store (multiple single elements)
894class VST1D<bits<4> op7_4, string Dt>
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000895 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
896 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
897 let Rm = 0b1111;
898 let Inst{4} = Rn{4};
Owen Anderson87c62e52010-11-02 21:06:06 +0000899}
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000900class VST1Q<bits<4> op7_4, string Dt>
901 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000902 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
903 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
904 let Rm = 0b1111;
905 let Inst{5-4} = Rn{5-4};
Owen Anderson87c62e52010-11-02 21:06:06 +0000906}
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000907
Owen Anderson87c62e52010-11-02 21:06:06 +0000908def VST1d8 : VST1D<{0,0,0,?}, "8">;
909def VST1d16 : VST1D<{0,1,0,?}, "16">;
910def VST1d32 : VST1D<{1,0,0,?}, "32">;
911def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000912
Owen Anderson87c62e52010-11-02 21:06:06 +0000913def VST1q8 : VST1Q<{0,0,?,?}, "8">;
914def VST1q16 : VST1Q<{0,1,?,?}, "16">;
915def VST1q32 : VST1Q<{1,0,?,?}, "32">;
916def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilsoncc0a2a72010-03-23 06:20:33 +0000917
Evan Cheng94ad0082010-10-11 22:03:18 +0000918def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
919def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
920def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
921def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilson950882b2010-08-28 05:12:57 +0000922
Bob Wilson322cbff2010-03-20 20:54:36 +0000923// ...with address register writeback:
924class VST1DWB<bits<4> op7_4, string Dt>
925 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000926 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
927 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
928 let Inst{4} = Rn{4};
Owen Anderson87c62e52010-11-02 21:06:06 +0000929}
Bob Wilson322cbff2010-03-20 20:54:36 +0000930class VST1QWB<bits<4> op7_4, string Dt>
931 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000932 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
933 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
934 "$Rn.addr = $wb", []> {
935 let Inst{5-4} = Rn{5-4};
Owen Anderson87c62e52010-11-02 21:06:06 +0000936}
Bob Wilson322cbff2010-03-20 20:54:36 +0000937
Owen Anderson87c62e52010-11-02 21:06:06 +0000938def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
939def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
940def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
941def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +0000942
Owen Anderson87c62e52010-11-02 21:06:06 +0000943def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
944def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
945def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
946def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +0000947
Evan Cheng94ad0082010-10-11 22:03:18 +0000948def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
949def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
950def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
951def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilson950882b2010-08-28 05:12:57 +0000952
Bob Wilsonc286c882010-03-22 18:22:06 +0000953// ...with 3 registers (some of these are only for the disassembler):
Bob Wilsona7f236a2010-03-18 20:18:39 +0000954class VST1D3<bits<4> op7_4, string Dt>
Johnny Chend5c472d2010-02-24 02:57:20 +0000955 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000956 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
957 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
958 let Rm = 0b1111;
959 let Inst{4} = Rn{4};
Owen Anderson87c62e52010-11-02 21:06:06 +0000960}
Bob Wilson322cbff2010-03-20 20:54:36 +0000961class VST1D3WB<bits<4> op7_4, string Dt>
962 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000963 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Anderson87c62e52010-11-02 21:06:06 +0000964 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000965 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
966 "$Rn.addr = $wb", []> {
967 let Inst{4} = Rn{4};
Owen Anderson87c62e52010-11-02 21:06:06 +0000968}
Bob Wilsonc286c882010-03-22 18:22:06 +0000969
Owen Anderson87c62e52010-11-02 21:06:06 +0000970def VST1d8T : VST1D3<{0,0,0,?}, "8">;
971def VST1d16T : VST1D3<{0,1,0,?}, "16">;
972def VST1d32T : VST1D3<{1,0,0,?}, "32">;
973def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000974
Owen Anderson87c62e52010-11-02 21:06:06 +0000975def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
976def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
977def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
978def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilsonc286c882010-03-22 18:22:06 +0000979
Evan Cheng94ad0082010-10-11 22:03:18 +0000980def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
981def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson97919e92010-08-26 18:51:29 +0000982
Bob Wilsonc286c882010-03-22 18:22:06 +0000983// ...with 4 registers (some of these are only for the disassembler):
984class VST1D4<bits<4> op7_4, string Dt>
985 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000986 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
987 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Anderson87c62e52010-11-02 21:06:06 +0000988 []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000989 let Rm = 0b1111;
990 let Inst{5-4} = Rn{5-4};
Owen Anderson87c62e52010-11-02 21:06:06 +0000991}
Bob Wilson322cbff2010-03-20 20:54:36 +0000992class VST1D4WB<bits<4> op7_4, string Dt>
993 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000994 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Anderson87c62e52010-11-02 21:06:06 +0000995 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +0000996 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
997 "$Rn.addr = $wb", []> {
998 let Inst{5-4} = Rn{5-4};
Owen Anderson87c62e52010-11-02 21:06:06 +0000999}
Bob Wilson322cbff2010-03-20 20:54:36 +00001000
Owen Anderson87c62e52010-11-02 21:06:06 +00001001def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1002def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1003def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1004def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson322cbff2010-03-20 20:54:36 +00001005
Owen Anderson87c62e52010-11-02 21:06:06 +00001006def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1007def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1008def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1009def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson25cae662009-08-12 17:04:56 +00001010
Evan Cheng94ad0082010-10-11 22:03:18 +00001011def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1012def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson4cec4492010-08-26 05:33:30 +00001013
Bob Wilson01270312009-08-06 18:47:44 +00001014// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001015class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1016 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001017 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1018 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1019 let Rm = 0b1111;
1020 let Inst{5-4} = Rn{5-4};
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001021}
Bob Wilsona7f236a2010-03-18 20:18:39 +00001022class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson89ba42c2010-03-20 21:15:48 +00001023 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001024 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1025 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001026 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001027 let Rm = 0b1111;
1028 let Inst{5-4} = Rn{5-4};
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001029}
Bob Wilson01270312009-08-06 18:47:44 +00001030
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001031def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1032def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1033def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson01270312009-08-06 18:47:44 +00001034
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001035def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1036def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1037def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilson3dcb5372009-10-07 18:47:39 +00001038
Evan Cheng94ad0082010-10-11 22:03:18 +00001039def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1040def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1041def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilson950882b2010-08-28 05:12:57 +00001042
Evan Cheng94ad0082010-10-11 22:03:18 +00001043def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1044def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1045def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilson950882b2010-08-28 05:12:57 +00001046
Bob Wilsonb18adef2010-03-20 21:45:18 +00001047// ...with address register writeback:
1048class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1049 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001050 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1051 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1052 "$Rn.addr = $wb", []> {
1053 let Inst{5-4} = Rn{5-4};
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001054}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001055class VST2QWB<bits<4> op7_4, string Dt>
1056 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001057 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001058 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001059 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1060 "$Rn.addr = $wb", []> {
1061 let Inst{5-4} = Rn{5-4};
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001062}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001063
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001064def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1065def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1066def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001067
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001068def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1069def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1070def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001071
Evan Cheng94ad0082010-10-11 22:03:18 +00001072def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1073def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1074def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilson950882b2010-08-28 05:12:57 +00001075
Evan Cheng94ad0082010-10-11 22:03:18 +00001076def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1077def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1078def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilson950882b2010-08-28 05:12:57 +00001079
Bob Wilson89ba42c2010-03-20 21:15:48 +00001080// ...with double-spaced registers (for disassembly only):
Owen Andersonfa08e1e2010-11-02 21:16:58 +00001081def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1082def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1083def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1084def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1085def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1086def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend5c472d2010-02-24 02:57:20 +00001087
Bob Wilson01270312009-08-06 18:47:44 +00001088// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001089class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1090 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001091 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1092 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1093 let Rm = 0b1111;
1094 let Inst{4} = Rn{4};
Owen Andersonb95618c2010-11-02 21:47:03 +00001095}
Bob Wilson01270312009-08-06 18:47:44 +00001096
Owen Andersonb95618c2010-11-02 21:47:03 +00001097def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1098def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1099def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson01270312009-08-06 18:47:44 +00001100
Evan Cheng94ad0082010-10-11 22:03:18 +00001101def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1102def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1103def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson97919e92010-08-26 18:51:29 +00001104
Bob Wilsonb18adef2010-03-20 21:45:18 +00001105// ...with address register writeback:
1106class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1107 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001108 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb95618c2010-11-02 21:47:03 +00001109 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001110 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1111 "$Rn.addr = $wb", []> {
1112 let Inst{4} = Rn{4};
Owen Andersonb95618c2010-11-02 21:47:03 +00001113}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001114
Owen Andersonb95618c2010-11-02 21:47:03 +00001115def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1116def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1117def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001118
Evan Cheng94ad0082010-10-11 22:03:18 +00001119def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1120def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1121def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001122
Bob Wilsonb18adef2010-03-20 21:45:18 +00001123// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersonb95618c2010-11-02 21:47:03 +00001124def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1125def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1126def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1127def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1128def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1129def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson89ba42c2010-03-20 21:15:48 +00001130
Evan Cheng94ad0082010-10-11 22:03:18 +00001131def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1132def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1133def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson97919e92010-08-26 18:51:29 +00001134
Bob Wilsonb18adef2010-03-20 21:45:18 +00001135// ...alternate versions to be allocated odd register numbers:
Evan Cheng94ad0082010-10-11 22:03:18 +00001136def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1137def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1138def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson23464862009-10-07 20:30:08 +00001139
Bob Wilson01270312009-08-06 18:47:44 +00001140// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson89ba42c2010-03-20 21:15:48 +00001141class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1142 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001143 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1144 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersonb95618c2010-11-02 21:47:03 +00001145 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001146 let Rm = 0b1111;
1147 let Inst{5-4} = Rn{5-4};
Owen Andersonb95618c2010-11-02 21:47:03 +00001148}
Bob Wilson01270312009-08-06 18:47:44 +00001149
Owen Andersonb95618c2010-11-02 21:47:03 +00001150def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1151def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1152def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilsond7797752009-09-01 18:51:56 +00001153
Evan Cheng94ad0082010-10-11 22:03:18 +00001154def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1155def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1156def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001157
Bob Wilsonb18adef2010-03-20 21:45:18 +00001158// ...with address register writeback:
1159class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1160 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001161 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb95618c2010-11-02 21:47:03 +00001162 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001163 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1164 "$Rn.addr = $wb", []> {
1165 let Inst{5-4} = Rn{5-4};
Owen Andersonb95618c2010-11-02 21:47:03 +00001166}
Bob Wilsonb18adef2010-03-20 21:45:18 +00001167
Owen Andersonb95618c2010-11-02 21:47:03 +00001168def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1169def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1170def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilsonb18adef2010-03-20 21:45:18 +00001171
Evan Cheng94ad0082010-10-11 22:03:18 +00001172def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1173def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1174def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001175
Bob Wilsonb18adef2010-03-20 21:45:18 +00001176// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersonb95618c2010-11-02 21:47:03 +00001177def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1178def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1179def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1180def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1181def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1182def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson89ba42c2010-03-20 21:15:48 +00001183
Evan Cheng94ad0082010-10-11 22:03:18 +00001184def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1185def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1186def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson9392b0e2010-08-25 23:27:42 +00001187
Bob Wilsonb18adef2010-03-20 21:45:18 +00001188// ...alternate versions to be allocated odd register numbers:
Evan Cheng94ad0082010-10-11 22:03:18 +00001189def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1190def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1191def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson50820a22009-10-07 21:53:04 +00001192
Bob Wilsond80b29d2010-11-02 21:18:25 +00001193} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1194
Bob Wilsond5c57a52010-09-13 23:01:35 +00001195// Classes for VST*LN pseudo-instructions with multi-register operands.
1196// These are expanded to real instructions after register allocation.
1197class VSTQLNPseudo<InstrItinClass itin>
1198 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1199 itin, "">;
1200class VSTQLNWBPseudo<InstrItinClass itin>
1201 : PseudoNLdSt<(outs GPR:$wb),
1202 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1203 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1204class VSTQQLNPseudo<InstrItinClass itin>
1205 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1206 itin, "">;
1207class VSTQQLNWBPseudo<InstrItinClass itin>
1208 : PseudoNLdSt<(outs GPR:$wb),
1209 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1210 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1211class VSTQQQQLNPseudo<InstrItinClass itin>
1212 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1213 itin, "">;
1214class VSTQQQQLNWBPseudo<InstrItinClass itin>
1215 : PseudoNLdSt<(outs GPR:$wb),
1216 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1217 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1218
Bob Wilson50820a22009-10-07 21:53:04 +00001219// VST1LN : Vector Store (single element from one lane)
Bob Wilson7d0ac842010-11-03 16:24:53 +00001220class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1221 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersonadf88d42010-11-02 21:54:45 +00001222 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001223 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilson7d0ac842010-11-03 16:24:53 +00001224 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1225 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001226 let Rm = 0b1111;
Owen Andersonadf88d42010-11-02 21:54:45 +00001227}
Bob Wilson7d0ac842010-11-03 16:24:53 +00001228class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1229 : VSTQLNPseudo<IIC_VST1ln> {
1230 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1231 addrmode6:$addr)];
1232}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001233
Bob Wilson7d0ac842010-11-03 16:24:53 +00001234def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1235 NEONvgetlaneu> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001236 let Inst{7-5} = lane{2-0};
1237}
Bob Wilson7d0ac842010-11-03 16:24:53 +00001238def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1239 NEONvgetlaneu> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001240 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001241 let Inst{4} = Rn{5};
Owen Andersonadf88d42010-11-02 21:54:45 +00001242}
Bob Wilson7d0ac842010-11-03 16:24:53 +00001243def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersonadf88d42010-11-02 21:54:45 +00001244 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001245 let Inst{5-4} = Rn{5-4};
Owen Andersonadf88d42010-11-02 21:54:45 +00001246}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001247
Bob Wilson7d0ac842010-11-03 16:24:53 +00001248def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1249def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1250def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond80b29d2010-11-02 21:18:25 +00001251
1252let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1253
1254// ...with address register writeback:
1255class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonadf88d42010-11-02 21:54:45 +00001256 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001257 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonadf88d42010-11-02 21:54:45 +00001258 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001259 "\\{$Vd[$lane]\\}, $Rn$Rm",
1260 "$Rn.addr = $wb", []>;
Bob Wilsond80b29d2010-11-02 21:18:25 +00001261
Owen Andersonadf88d42010-11-02 21:54:45 +00001262def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1263 let Inst{7-5} = lane{2-0};
1264}
1265def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1266 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001267 let Inst{4} = Rn{5};
Owen Andersonadf88d42010-11-02 21:54:45 +00001268}
1269def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1270 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001271 let Inst{5-4} = Rn{5-4};
Owen Andersonadf88d42010-11-02 21:54:45 +00001272}
Bob Wilsond80b29d2010-11-02 21:18:25 +00001273
1274def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1275def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1276def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilsone7ef4a92009-10-07 20:49:18 +00001277
Bob Wilsond7797752009-09-01 18:51:56 +00001278// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001279class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001280 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001281 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1282 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersondec87e12010-11-02 22:18:18 +00001283 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001284 let Rm = 0b1111;
1285 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001286}
Bob Wilsond7797752009-09-01 18:51:56 +00001287
Owen Andersondec87e12010-11-02 22:18:18 +00001288def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1289 let Inst{7-5} = lane{2-0};
1290}
1291def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1292 let Inst{7-6} = lane{1-0};
1293}
1294def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1295 let Inst{7} = lane{0};
1296}
Bob Wilsonb851eb32009-10-08 23:38:24 +00001297
Evan Cheng94ad0082010-10-11 22:03:18 +00001298def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1299def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1300def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001301
Bob Wilson9b158422010-03-20 20:39:53 +00001302// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001303def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1304 let Inst{7-6} = lane{1-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001305 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001306}
1307def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1308 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001309 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001310}
Bob Wilsonb851eb32009-10-08 23:38:24 +00001311
Evan Cheng94ad0082010-10-11 22:03:18 +00001312def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1313def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilsond7797752009-09-01 18:51:56 +00001314
Bob Wilson59e51412010-03-20 21:57:36 +00001315// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001316class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001317 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilsonae08a732010-03-20 22:13:40 +00001318 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng94ad0082010-10-11 22:03:18 +00001319 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilsonae08a732010-03-20 22:13:40 +00001320 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersondec87e12010-11-02 22:18:18 +00001321 "$addr.addr = $wb", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001322 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001323}
Bob Wilson59e51412010-03-20 21:57:36 +00001324
Owen Andersondec87e12010-11-02 22:18:18 +00001325def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1326 let Inst{7-5} = lane{2-0};
1327}
1328def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1329 let Inst{7-6} = lane{1-0};
1330}
1331def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1332 let Inst{7} = lane{0};
1333}
Bob Wilson59e51412010-03-20 21:57:36 +00001334
Evan Cheng94ad0082010-10-11 22:03:18 +00001335def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1336def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1337def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001338
Owen Andersondec87e12010-11-02 22:18:18 +00001339def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1340 let Inst{7-6} = lane{1-0};
1341}
1342def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1343 let Inst{7} = lane{0};
1344}
Bob Wilson59e51412010-03-20 21:57:36 +00001345
Evan Cheng94ad0082010-10-11 22:03:18 +00001346def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1347def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001348
Bob Wilsond7797752009-09-01 18:51:56 +00001349// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001350class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001351 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001352 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng94ad0082010-10-11 22:03:18 +00001353 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001354 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1355 let Rm = 0b1111;
Owen Andersondec87e12010-11-02 22:18:18 +00001356}
Bob Wilsond7797752009-09-01 18:51:56 +00001357
Owen Andersondec87e12010-11-02 22:18:18 +00001358def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1359 let Inst{7-5} = lane{2-0};
1360}
1361def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1362 let Inst{7-6} = lane{1-0};
1363}
1364def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1365 let Inst{7} = lane{0};
1366}
Bob Wilsonc40903082009-10-08 23:51:31 +00001367
Evan Cheng94ad0082010-10-11 22:03:18 +00001368def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1369def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1370def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001371
Bob Wilson9b158422010-03-20 20:39:53 +00001372// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001373def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1374 let Inst{7-6} = lane{1-0};
1375}
1376def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1377 let Inst{7} = lane{0};
1378}
Bob Wilsonc40903082009-10-08 23:51:31 +00001379
Evan Cheng94ad0082010-10-11 22:03:18 +00001380def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1381def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilsond7797752009-09-01 18:51:56 +00001382
Bob Wilson59e51412010-03-20 21:57:36 +00001383// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001384class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001385 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001386 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersondec87e12010-11-02 22:18:18 +00001387 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001388 IIC_VST3lnu, "vst3", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001389 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1390 "$Rn.addr = $wb", []>;
Bob Wilson59e51412010-03-20 21:57:36 +00001391
Owen Andersondec87e12010-11-02 22:18:18 +00001392def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1393 let Inst{7-5} = lane{2-0};
1394}
1395def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1396 let Inst{7-6} = lane{1-0};
1397}
1398def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1399 let Inst{7} = lane{0};
1400}
Bob Wilson59e51412010-03-20 21:57:36 +00001401
Evan Cheng94ad0082010-10-11 22:03:18 +00001402def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1403def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1404def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001405
Owen Andersondec87e12010-11-02 22:18:18 +00001406def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1407 let Inst{7-6} = lane{1-0};
1408}
1409def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1410 let Inst{7} = lane{0};
1411}
Bob Wilson59e51412010-03-20 21:57:36 +00001412
Evan Cheng94ad0082010-10-11 22:03:18 +00001413def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1414def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001415
Bob Wilsond7797752009-09-01 18:51:56 +00001416// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001417class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001418 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001419 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng94ad0082010-10-11 22:03:18 +00001420 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001421 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersondec87e12010-11-02 22:18:18 +00001422 "", []> {
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001423 let Rm = 0b1111;
1424 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001425}
Bob Wilsond7797752009-09-01 18:51:56 +00001426
Owen Andersondec87e12010-11-02 22:18:18 +00001427def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1428 let Inst{7-5} = lane{2-0};
1429}
1430def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1431 let Inst{7-6} = lane{1-0};
1432}
1433def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1434 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001435 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001436}
Bob Wilson84e79672009-10-09 00:01:36 +00001437
Evan Cheng94ad0082010-10-11 22:03:18 +00001438def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1439def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1440def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001441
Bob Wilson9b158422010-03-20 20:39:53 +00001442// ...with double-spaced registers:
Owen Andersondec87e12010-11-02 22:18:18 +00001443def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1444 let Inst{7-6} = lane{1-0};
1445}
1446def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1447 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001448 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001449}
Bob Wilson84e79672009-10-09 00:01:36 +00001450
Evan Cheng94ad0082010-10-11 22:03:18 +00001451def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1452def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson84e79672009-10-09 00:01:36 +00001453
Bob Wilson59e51412010-03-20 21:57:36 +00001454// ...with address register writeback:
Bob Wilsondebe0bd2010-03-22 16:43:10 +00001455class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersondec87e12010-11-02 22:18:18 +00001456 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001457 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersondec87e12010-11-02 22:18:18 +00001458 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng94ad0082010-10-11 22:03:18 +00001459 IIC_VST4lnu, "vst4", Dt,
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001460 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1461 "$Rn.addr = $wb", []> {
1462 let Inst{4} = Rn{4};
Owen Andersondec87e12010-11-02 22:18:18 +00001463}
Bob Wilson59e51412010-03-20 21:57:36 +00001464
Owen Andersondec87e12010-11-02 22:18:18 +00001465def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1466 let Inst{7-5} = lane{2-0};
1467}
1468def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1469 let Inst{7-6} = lane{1-0};
1470}
1471def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1472 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001473 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001474}
Bob Wilson59e51412010-03-20 21:57:36 +00001475
Evan Cheng94ad0082010-10-11 22:03:18 +00001476def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1477def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1478def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001479
Owen Andersondec87e12010-11-02 22:18:18 +00001480def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1481 let Inst{7-6} = lane{1-0};
1482}
1483def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1484 let Inst{7} = lane{0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001485 let Inst{5} = Rn{5};
Owen Andersondec87e12010-11-02 22:18:18 +00001486}
Bob Wilson59e51412010-03-20 21:57:36 +00001487
Evan Cheng94ad0082010-10-11 22:03:18 +00001488def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1489def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001490
Evan Chengdd7f5662010-05-19 06:07:03 +00001491} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilson01270312009-08-06 18:47:44 +00001492
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001493
Bob Wilson2e076c42009-06-22 23:27:02 +00001494//===----------------------------------------------------------------------===//
1495// NEON pattern fragments
1496//===----------------------------------------------------------------------===//
1497
1498// Extract D sub-registers of Q registers.
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001499def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001500 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1501 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001502}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001503def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001504 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1505 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001506}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001507def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001508 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1509 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001510}]>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001511def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001512 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1513 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001514}]>;
1515
Anton Korobeynikovcd41d072009-08-28 23:41:26 +00001516// Extract S sub-registers of Q/D registers.
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001517def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen8d042c02010-05-24 17:13:28 +00001518 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1519 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov7167f332009-08-08 14:06:07 +00001520}]>;
1521
Bob Wilson2e076c42009-06-22 23:27:02 +00001522// Translate lane numbers from Q registers to D subregs.
1523def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001524 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001525}]>;
1526def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001527 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001528}]>;
1529def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +00001530 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00001531}]>;
1532
1533//===----------------------------------------------------------------------===//
1534// Instruction Classes
1535//===----------------------------------------------------------------------===//
1536
Bob Wilson004d2802010-02-17 22:23:11 +00001537// Basic 2-register operations: single-, double- and quad-register.
1538class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1539 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1540 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chene99953c2010-03-24 19:47:14 +00001541 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1542 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1543 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001544class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson004d2802010-02-17 22:23:11 +00001545 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1546 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chene99953c2010-03-24 19:47:14 +00001547 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1548 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1549 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001550class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson004d2802010-02-17 22:23:11 +00001551 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1552 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chene99953c2010-03-24 19:47:14 +00001553 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1554 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1555 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001556
Bob Wilsoncb2deb22010-02-17 22:42:54 +00001557// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson2e076c42009-06-22 23:27:02 +00001558class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chend82f9002010-03-25 20:39:04 +00001559 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001560 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001561 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1562 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001563 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001564 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1565class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwinafcaf792009-09-23 21:38:08 +00001566 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001567 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00001568 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1569 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001570 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001571 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1572
Bob Wilson4cd8a122010-08-30 20:02:30 +00001573// Narrow 2-register operations.
1574class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1575 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1576 InstrItinClass itin, string OpcodeStr, string Dt,
1577 ValueType TyD, ValueType TyQ, SDNode OpNode>
1578 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1579 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1580 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1581
Bob Wilson2e076c42009-06-22 23:27:02 +00001582// Narrow 2-register intrinsics.
1583class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1584 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001585 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinafcaf792009-09-23 21:38:08 +00001586 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00001587 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001588 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00001589 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1590
Bob Wilson9a511c02010-08-20 04:54:02 +00001591// Long 2-register operations (currently only used for VMOVL).
1592class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1593 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1594 InstrItinClass itin, string OpcodeStr, string Dt,
1595 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001596 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00001597 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson9a511c02010-08-20 04:54:02 +00001598 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001599
Bob Wilsone2231072009-08-08 06:13:25 +00001600// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Cheng738a97a2009-11-23 21:57:23 +00001601class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsone2231072009-08-08 06:13:25 +00001602 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001603 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Cheng738a97a2009-11-23 21:57:23 +00001604 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen274a0d32010-03-17 23:26:50 +00001605 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwinafcaf792009-09-23 21:38:08 +00001606class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Cheng738a97a2009-11-23 21:57:23 +00001607 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsone2231072009-08-08 06:13:25 +00001608 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9e899072010-02-17 00:31:29 +00001609 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen274a0d32010-03-17 23:26:50 +00001610 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsone2231072009-08-08 06:13:25 +00001611
Bob Wilson004d2802010-02-17 22:23:11 +00001612// Basic 3-register operations: single-, double- and quad-register.
1613class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1614 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1615 SDNode OpNode, bit Commutable>
1616 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001617 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1618 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson004d2802010-02-17 22:23:11 +00001619 let isCommutable = Commutable;
1620}
1621
Bob Wilson2e076c42009-06-22 23:27:02 +00001622class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001623 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001624 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001625 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001626 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1627 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1628 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001629 let isCommutable = Commutable;
1630}
1631// Same as N3VD but no data type.
1632class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1633 InstrItinClass itin, string OpcodeStr,
1634 ValueType ResTy, ValueType OpTy,
1635 SDNode OpNode, bit Commutable>
1636 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbach7d8df312010-11-19 22:36:02 +00001637 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1638 OpcodeStr, "$Vd, $Vn, $Vm", "",
1639 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson2e076c42009-06-22 23:27:02 +00001640 let isCommutable = Commutable;
1641}
Johnny Chen6094cda2010-03-27 01:03:13 +00001642
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001643class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001644 InstrItinClass itin, string OpcodeStr, string Dt,
1645 ValueType Ty, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001646 : N3V<0, 1, op21_20, op11_8, 1, 0,
1647 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1648 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1649 [(set (Ty DPR:$dst),
1650 (Ty (ShOp (Ty DPR:$src1),
1651 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001652 let isCommutable = 0;
1653}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001654class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001655 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001656 : N3V<0, 1, op21_20, op11_8, 1, 0,
1657 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1658 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1659 [(set (Ty DPR:$dst),
1660 (Ty (ShOp (Ty DPR:$src1),
1661 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001662 let isCommutable = 0;
1663}
1664
Bob Wilson2e076c42009-06-22 23:27:02 +00001665class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001666 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001667 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00001668 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001669 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
Owen Anderson15c97702010-10-21 18:09:17 +00001670 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1671 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001672 let isCommutable = Commutable;
1673}
1674class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1675 InstrItinClass itin, string OpcodeStr,
Bob Wilson9e899072010-02-17 00:31:29 +00001676 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Cheng738a97a2009-11-23 21:57:23 +00001677 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001678 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9e899072010-02-17 00:31:29 +00001679 OpcodeStr, "$dst, $src1, $src2", "",
1680 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson2e076c42009-06-22 23:27:02 +00001681 let isCommutable = Commutable;
1682}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001683class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00001684 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001685 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001686 : N3V<1, 1, op21_20, op11_8, 1, 0,
1687 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1688 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1689 [(set (ResTy QPR:$dst),
1690 (ResTy (ShOp (ResTy QPR:$src1),
1691 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1692 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001693 let isCommutable = 0;
1694}
Bob Wilson9e899072010-02-17 00:31:29 +00001695class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00001696 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001697 : N3V<1, 1, op21_20, op11_8, 1, 0,
1698 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1699 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1700 [(set (ResTy QPR:$dst),
1701 (ResTy (ShOp (ResTy QPR:$src1),
1702 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1703 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001704 let isCommutable = 0;
1705}
Bob Wilson2e076c42009-06-22 23:27:02 +00001706
1707// Basic 3-register intrinsics, both double- and quad-register.
1708class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen93acfbf2010-03-26 23:49:07 +00001709 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001710 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001711 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001712 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1713 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1714 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001715 let isCommutable = Commutable;
1716}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001717class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001718 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001719 : N3V<0, 1, op21_20, op11_8, 1, 0,
1720 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1721 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1722 [(set (Ty DPR:$dst),
1723 (Ty (IntOp (Ty DPR:$src1),
1724 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1725 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001726 let isCommutable = 0;
1727}
David Goodwinbea68482009-09-25 18:38:29 +00001728class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001729 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001730 : N3V<0, 1, op21_20, op11_8, 1, 0,
1731 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1732 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1733 [(set (Ty DPR:$dst),
1734 (Ty (IntOp (Ty DPR:$src1),
1735 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001736 let isCommutable = 0;
1737}
Owen Anderson3665fee2010-10-26 20:56:57 +00001738class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1739 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00001740 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00001741 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1742 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1743 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1744 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersone1857992010-10-26 21:13:59 +00001745 let isCommutable = 0;
Owen Anderson3665fee2010-10-26 20:56:57 +00001746}
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001747
Bob Wilson2e076c42009-06-22 23:27:02 +00001748class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen93acfbf2010-03-26 23:49:07 +00001749 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9e899072010-02-17 00:31:29 +00001750 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001751 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson9e44cf22010-10-21 20:21:49 +00001752 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1753 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1754 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001755 let isCommutable = Commutable;
1756}
Jim Grosbach9c335bf2010-11-18 01:39:50 +00001757class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001758 string OpcodeStr, string Dt,
1759 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001760 : N3V<1, 1, op21_20, op11_8, 1, 0,
1761 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1762 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1763 [(set (ResTy QPR:$dst),
1764 (ResTy (IntOp (ResTy QPR:$src1),
1765 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1766 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001767 let isCommutable = 0;
1768}
David Goodwinbea68482009-09-25 18:38:29 +00001769class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001770 string OpcodeStr, string Dt,
1771 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001772 : N3V<1, 1, op21_20, op11_8, 1, 0,
1773 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1774 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1775 [(set (ResTy QPR:$dst),
1776 (ResTy (IntOp (ResTy QPR:$src1),
1777 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1778 imm:$lane)))))]> {
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001779 let isCommutable = 0;
1780}
Owen Anderson3665fee2010-10-26 20:56:57 +00001781class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1782 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00001783 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00001784 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1785 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1786 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1787 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersone1857992010-10-26 21:13:59 +00001788 let isCommutable = 0;
Owen Anderson3665fee2010-10-26 20:56:57 +00001789}
Bob Wilson2e076c42009-06-22 23:27:02 +00001790
Bob Wilson004d2802010-02-17 22:23:11 +00001791// Multiply-Add/Sub operations: single-, double- and quad-register.
1792class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1793 InstrItinClass itin, string OpcodeStr, string Dt,
1794 ValueType Ty, SDNode MulOp, SDNode OpNode>
1795 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1796 (outs DPR_VFP2:$dst),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001797 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson004d2802010-02-17 22:23:11 +00001798 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1799
Bob Wilson2e076c42009-06-22 23:27:02 +00001800class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001801 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001802 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson2e076c42009-06-22 23:27:02 +00001803 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonf48719f2010-10-22 18:54:37 +00001804 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1805 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1806 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1807 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1808
David Goodwinbea68482009-09-25 18:38:29 +00001809class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001810 string OpcodeStr, string Dt,
1811 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001812 : N3V<0, 1, op21_20, op11_8, 1, 0,
1813 (outs DPR:$dst),
1814 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1815 NVMulSLFrm, itin,
1816 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1817 [(set (Ty DPR:$dst),
1818 (Ty (ShOp (Ty DPR:$src1),
1819 (Ty (MulOp DPR:$src2,
1820 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1821 imm:$lane)))))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001822class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001823 string OpcodeStr, string Dt,
1824 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001825 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonf48719f2010-10-22 18:54:37 +00001826 (outs DPR:$Vd),
1827 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001828 NVMulSLFrm, itin,
Owen Andersonf48719f2010-10-22 18:54:37 +00001829 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1830 [(set (Ty DPR:$Vd),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001831 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonf48719f2010-10-22 18:54:37 +00001832 (Ty (MulOp DPR:$Vn,
1833 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001834 imm:$lane)))))))]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001835
Bob Wilson2e076c42009-06-22 23:27:02 +00001836class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001837 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwinbea68482009-09-25 18:38:29 +00001838 SDNode MulOp, SDNode OpNode>
Bob Wilson2e076c42009-06-22 23:27:02 +00001839 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonf48719f2010-10-22 18:54:37 +00001840 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1841 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1842 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1843 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001844class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001845 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001846 SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001847 : N3V<1, 1, op21_20, op11_8, 1, 0,
1848 (outs QPR:$dst),
1849 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1850 NVMulSLFrm, itin,
1851 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1852 [(set (ResTy QPR:$dst),
1853 (ResTy (ShOp (ResTy QPR:$src1),
1854 (ResTy (MulOp QPR:$src2,
1855 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1856 imm:$lane)))))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001857class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001858 string OpcodeStr, string Dt,
1859 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001860 SDNode MulOp, SDNode ShOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001861 : N3V<1, 1, op21_20, op11_8, 1, 0,
1862 (outs QPR:$dst),
1863 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1864 NVMulSLFrm, itin,
1865 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1866 [(set (ResTy QPR:$dst),
1867 (ResTy (ShOp (ResTy QPR:$src1),
1868 (ResTy (MulOp QPR:$src2,
1869 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1870 imm:$lane)))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001871
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001872// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1873class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1874 InstrItinClass itin, string OpcodeStr, string Dt,
1875 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1876 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonb9c91672010-10-25 20:52:57 +00001877 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1878 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1879 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1880 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001881class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1882 InstrItinClass itin, string OpcodeStr, string Dt,
1883 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1884 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonb9c91672010-10-25 20:52:57 +00001885 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1886 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1887 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1888 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001889
Bob Wilson2e076c42009-06-22 23:27:02 +00001890// Neon 3-argument intrinsics, both double- and quad-register.
1891// The destination register is also used as the first source operand register.
1892class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001893 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001894 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00001895 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001896 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001897 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson2e076c42009-06-22 23:27:02 +00001898 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1899 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1900class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001901 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001902 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00001903 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001904 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001905 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson2e076c42009-06-22 23:27:02 +00001906 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1907 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1908
Bob Wilson38ab35a2010-09-01 23:50:19 +00001909// Long Multiply-Add/Sub operations.
1910class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1911 InstrItinClass itin, string OpcodeStr, string Dt,
1912 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1913 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson3d026462010-10-22 19:05:25 +00001914 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1915 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1916 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1917 (TyQ (MulOp (TyD DPR:$Vn),
1918 (TyD DPR:$Vm)))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00001919class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1920 InstrItinClass itin, string OpcodeStr, string Dt,
1921 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1922 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1923 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1924 NVMulSLFrm, itin,
1925 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1926 [(set QPR:$dst,
1927 (OpNode (TyQ QPR:$src1),
1928 (TyQ (MulOp (TyD DPR:$src2),
1929 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1930 imm:$lane))))))]>;
1931class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1932 InstrItinClass itin, string OpcodeStr, string Dt,
1933 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1934 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1935 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1936 NVMulSLFrm, itin,
1937 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1938 [(set QPR:$dst,
1939 (OpNode (TyQ QPR:$src1),
1940 (TyQ (MulOp (TyD DPR:$src2),
1941 (TyD (NEONvduplane (TyD DPR_8:$src3),
1942 imm:$lane))))))]>;
1943
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00001944// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1945class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1946 InstrItinClass itin, string OpcodeStr, string Dt,
1947 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1948 SDNode OpNode>
1949 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson1f6aad02010-10-25 21:29:04 +00001950 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1951 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1952 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1953 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1954 (TyD DPR:$Vm)))))))]>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00001955
Bob Wilson2e076c42009-06-22 23:27:02 +00001956// Neon Long 3-argument intrinsic. The destination register is
1957// a quad-register and is also used as the first source operand register.
1958class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001959 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00001960 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson2e076c42009-06-22 23:27:02 +00001961 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d0122a2010-10-22 19:35:48 +00001962 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1963 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1964 [(set QPR:$Vd,
1965 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwinbea68482009-09-25 18:38:29 +00001966class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001967 string OpcodeStr, string Dt,
1968 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001969 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1970 (outs QPR:$dst),
1971 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1972 NVMulSLFrm, itin,
1973 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1974 [(set (ResTy QPR:$dst),
1975 (ResTy (IntOp (ResTy QPR:$src1),
1976 (OpTy DPR:$src2),
1977 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1978 imm:$lane)))))]>;
Bob Wilson9e899072010-02-17 00:31:29 +00001979class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1980 InstrItinClass itin, string OpcodeStr, string Dt,
1981 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001982 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1983 (outs QPR:$dst),
1984 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1985 NVMulSLFrm, itin,
1986 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1987 [(set (ResTy QPR:$dst),
1988 (ResTy (IntOp (ResTy QPR:$src1),
1989 (OpTy DPR:$src2),
1990 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1991 imm:$lane)))))]>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00001992
Bob Wilson2e076c42009-06-22 23:27:02 +00001993// Narrowing 3-register intrinsics.
1994class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00001995 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson2e076c42009-06-22 23:27:02 +00001996 Intrinsic IntOp, bit Commutable>
1997 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001998 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Cheng738a97a2009-11-23 21:57:23 +00001999 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00002000 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
2001 let isCommutable = Commutable;
2002}
2003
Bob Wilsond0c05482010-08-29 05:57:34 +00002004// Long 3-register operations.
2005class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2006 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002007 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2008 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2009 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2010 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2011 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2012 let isCommutable = Commutable;
2013}
2014class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2015 InstrItinClass itin, string OpcodeStr, string Dt,
2016 ValueType TyQ, ValueType TyD, SDNode OpNode>
2017 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2018 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2019 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2020 [(set QPR:$dst,
2021 (TyQ (OpNode (TyD DPR:$src1),
2022 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
2023class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2024 InstrItinClass itin, string OpcodeStr, string Dt,
2025 ValueType TyQ, ValueType TyD, SDNode OpNode>
2026 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002027 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002028 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2029 [(set QPR:$dst,
2030 (TyQ (OpNode (TyD DPR:$src1),
2031 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
2032
2033// Long 3-register operations with explicitly extended operands.
2034class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2035 InstrItinClass itin, string OpcodeStr, string Dt,
2036 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2037 bit Commutable>
Bob Wilsond0c05482010-08-29 05:57:34 +00002038 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson15c97702010-10-21 18:09:17 +00002039 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
2040 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
2041 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
2042 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
2043 let isCommutable = Commutable;
Bob Wilsond0c05482010-08-29 05:57:34 +00002044}
2045
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002046// Long 3-register intrinsics with explicit extend (VABDL).
2047class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2048 InstrItinClass itin, string OpcodeStr, string Dt,
2049 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2050 bit Commutable>
2051 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2052 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2053 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2054 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
2055 (TyD DPR:$src2))))))]> {
2056 let isCommutable = Commutable;
2057}
2058
Bob Wilson2e076c42009-06-22 23:27:02 +00002059// Long 3-register intrinsics.
2060class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002061 InstrItinClass itin, string OpcodeStr, string Dt,
2062 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00002063 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002064 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002065 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00002066 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2067 let isCommutable = Commutable;
2068}
David Goodwinbea68482009-09-25 18:38:29 +00002069class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002070 string OpcodeStr, string Dt,
2071 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002072 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2073 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2074 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2075 [(set (ResTy QPR:$dst),
2076 (ResTy (IntOp (OpTy DPR:$src1),
2077 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
2078 imm:$lane)))))]>;
Bob Wilson9e899072010-02-17 00:31:29 +00002079class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2080 InstrItinClass itin, string OpcodeStr, string Dt,
2081 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002082 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002083 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00002084 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2085 [(set (ResTy QPR:$dst),
2086 (ResTy (IntOp (OpTy DPR:$src1),
2087 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
2088 imm:$lane)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002089
Bob Wilsond0c05482010-08-29 05:57:34 +00002090// Wide 3-register operations.
2091class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2092 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2093 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson2e076c42009-06-22 23:27:02 +00002094 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson95610842010-10-21 18:20:25 +00002095 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2096 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2097 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2098 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002099 let isCommutable = Commutable;
2100}
2101
2102// Pairwise long 2-register intrinsics, both double- and quad-register.
2103class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002104 bits<2> op17_16, bits<5> op11_7, bit op4,
2105 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002106 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2107 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00002108 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00002109 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2110class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002111 bits<2> op17_16, bits<5> op11_7, bit op4,
2112 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002113 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2114 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Cheng738a97a2009-11-23 21:57:23 +00002115 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00002116 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2117
2118// Pairwise long 2-register accumulate intrinsics,
2119// both double- and quad-register.
2120// The destination register is also used as the first source operand register.
2121class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002122 bits<2> op17_16, bits<5> op11_7, bit op4,
2123 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002124 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2125 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Anderson691ce682010-10-26 18:18:03 +00002126 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2127 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2128 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002129class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Cheng738a97a2009-11-23 21:57:23 +00002130 bits<2> op17_16, bits<5> op11_7, bit op4,
2131 string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002132 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2133 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Anderson691ce682010-10-26 18:18:03 +00002134 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2135 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2136 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002137
2138// Shift by immediate,
2139// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002140class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002141 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00002142 ValueType Ty, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002143 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002144 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002145 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00002146 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002147class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002148 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00002149 ValueType Ty, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002150 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002151 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002152 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00002153 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2154
Johnny Chen274a0d32010-03-17 23:26:50 +00002155// Long shift by immediate.
2156class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2157 string OpcodeStr, string Dt,
2158 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2159 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002160 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chend82f9002010-03-25 20:39:04 +00002161 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen274a0d32010-03-17 23:26:50 +00002162 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2163 (i32 imm:$SIMM))))]>;
2164
Bob Wilson2e076c42009-06-22 23:27:02 +00002165// Narrow shift by immediate.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002166class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002167 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002168 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002169 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002170 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002171 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00002172 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2173 (i32 imm:$SIMM))))]>;
2174
2175// Shift right by immediate and accumulate,
2176// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002177class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002178 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersond7e81352010-10-27 17:29:29 +00002179 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2180 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2181 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2182 [(set DPR:$Vd, (Ty (add DPR:$src1,
2183 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002184class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002185 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersond7e81352010-10-27 17:29:29 +00002186 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2187 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2188 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2189 [(set QPR:$Vd, (Ty (add QPR:$src1,
2190 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002191
2192// Shift by immediate and insert,
2193// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002194class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002195 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson8576a422010-10-27 17:40:08 +00002196 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2197 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2198 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2199 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002200class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002201 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson8576a422010-10-27 17:40:08 +00002202 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2203 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2204 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2205 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002206
2207// Convert, with fractional bits immediate,
2208// both double- and quad-register.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002209class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002210 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson2e076c42009-06-22 23:27:02 +00002211 Intrinsic IntOp>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002212 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Andersonfadb9512010-10-27 22:49:00 +00002213 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2214 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2215 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002216class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002217 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson2e076c42009-06-22 23:27:02 +00002218 Intrinsic IntOp>
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002219 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Andersonfadb9512010-10-27 22:49:00 +00002220 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2221 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2222 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002223
2224//===----------------------------------------------------------------------===//
2225// Multiclasses
2226//===----------------------------------------------------------------------===//
2227
Bob Wilsond76b9b72009-10-03 04:44:16 +00002228// Abbreviations used in multiclass suffixes:
2229// Q = quarter int (8 bit) elements
2230// H = half int (16 bit) elements
2231// S = single int (32 bit) elements
2232// D = double int (64 bit) elements
2233
Johnny Chen886915e2010-02-23 00:33:12 +00002234// Neon 2-register vector operations -- for disassembly only.
2235
2236// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen21dbd6f2010-02-23 01:42:58 +00002237multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2238 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc7baee32010-11-08 23:21:22 +00002239 string asm, SDNode OpNode> {
Johnny Chen886915e2010-02-23 00:33:12 +00002240 // 64-bit vector types.
2241 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2242 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002243 opc, !strconcat(Dt, "8"), asm, "",
2244 [(set DPR:$dst, (v8i8 (OpNode (v8i8 DPR:$src))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002245 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2246 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002247 opc, !strconcat(Dt, "16"), asm, "",
2248 [(set DPR:$dst, (v4i16 (OpNode (v4i16 DPR:$src))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002249 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2250 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002251 opc, !strconcat(Dt, "32"), asm, "",
2252 [(set DPR:$dst, (v2i32 (OpNode (v2i32 DPR:$src))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002253 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2254 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002255 opc, "f32", asm, "",
2256 [(set DPR:$dst, (v2f32 (OpNode (v2f32 DPR:$src))))]> {
Johnny Chen886915e2010-02-23 00:33:12 +00002257 let Inst{10} = 1; // overwrite F = 1
2258 }
2259
2260 // 128-bit vector types.
2261 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2262 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002263 opc, !strconcat(Dt, "8"), asm, "",
2264 [(set QPR:$dst, (v16i8 (OpNode (v16i8 QPR:$src))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002265 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2266 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002267 opc, !strconcat(Dt, "16"), asm, "",
2268 [(set QPR:$dst, (v8i16 (OpNode (v8i16 QPR:$src))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002269 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2270 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002271 opc, !strconcat(Dt, "32"), asm, "",
2272 [(set QPR:$dst, (v4i32 (OpNode (v4i32 QPR:$src))))]>;
Johnny Chen886915e2010-02-23 00:33:12 +00002273 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2274 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc7baee32010-11-08 23:21:22 +00002275 opc, "f32", asm, "",
2276 [(set QPR:$dst, (v4f32 (OpNode (v4f32 QPR:$src))))]> {
Johnny Chen886915e2010-02-23 00:33:12 +00002277 let Inst{10} = 1; // overwrite F = 1
2278 }
2279}
2280
Bob Wilson2e076c42009-06-22 23:27:02 +00002281// Neon 3-register vector operations.
2282
2283// First with only element sizes of 8, 16 and 32 bits:
2284multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinafcaf792009-09-23 21:38:08 +00002285 InstrItinClass itinD16, InstrItinClass itinD32,
2286 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002287 string OpcodeStr, string Dt,
2288 SDNode OpNode, bit Commutable = 0> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002289 // 64-bit vector types.
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002290 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002291 OpcodeStr, !strconcat(Dt, "8"),
2292 v8i8, v8i8, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002293 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9e899072010-02-17 00:31:29 +00002294 OpcodeStr, !strconcat(Dt, "16"),
2295 v4i16, v4i16, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002296 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9e899072010-02-17 00:31:29 +00002297 OpcodeStr, !strconcat(Dt, "32"),
2298 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002299
2300 // 128-bit vector types.
David Goodwinafcaf792009-09-23 21:38:08 +00002301 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002302 OpcodeStr, !strconcat(Dt, "8"),
2303 v16i8, v16i8, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002304 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002305 OpcodeStr, !strconcat(Dt, "16"),
2306 v8i16, v8i16, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002307 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002308 OpcodeStr, !strconcat(Dt, "32"),
2309 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002310}
2311
Evan Cheng738a97a2009-11-23 21:57:23 +00002312multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2313 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2314 v4i16, ShOp>;
2315 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chenga33fc862009-11-21 06:21:52 +00002316 v2i32, ShOp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002317 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chenga33fc862009-11-21 06:21:52 +00002318 v8i16, v4i16, ShOp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002319 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chenga33fc862009-11-21 06:21:52 +00002320 v4i32, v2i32, ShOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002321}
2322
Bob Wilson2e076c42009-06-22 23:27:02 +00002323// ....then also with element size 64 bits:
2324multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinafcaf792009-09-23 21:38:08 +00002325 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002326 string OpcodeStr, string Dt,
2327 SDNode OpNode, bit Commutable = 0>
David Goodwinafcaf792009-09-23 21:38:08 +00002328 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002329 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwinafcaf792009-09-23 21:38:08 +00002330 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Cheng738a97a2009-11-23 21:57:23 +00002331 OpcodeStr, !strconcat(Dt, "64"),
2332 v1i64, v1i64, OpNode, Commutable>;
David Goodwinafcaf792009-09-23 21:38:08 +00002333 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002334 OpcodeStr, !strconcat(Dt, "64"),
2335 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002336}
2337
2338
Bob Wilson4cd8a122010-08-30 20:02:30 +00002339// Neon Narrowing 2-register vector operations,
2340// source operand element sizes of 16, 32 and 64 bits:
2341multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002342 bits<5> op11_7, bit op6, bit op4,
Bob Wilson4cd8a122010-08-30 20:02:30 +00002343 InstrItinClass itin, string OpcodeStr, string Dt,
2344 SDNode OpNode> {
2345 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2346 itin, OpcodeStr, !strconcat(Dt, "16"),
2347 v8i8, v8i16, OpNode>;
2348 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2349 itin, OpcodeStr, !strconcat(Dt, "32"),
2350 v4i16, v4i32, OpNode>;
2351 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2352 itin, OpcodeStr, !strconcat(Dt, "64"),
2353 v2i32, v2i64, OpNode>;
2354}
2355
Bob Wilson2e076c42009-06-22 23:27:02 +00002356// Neon Narrowing 2-register vector intrinsics,
2357// source operand element sizes of 16, 32 and 64 bits:
2358multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002359 bits<5> op11_7, bit op6, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002360 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson2e076c42009-06-22 23:27:02 +00002361 Intrinsic IntOp> {
2362 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002363 itin, OpcodeStr, !strconcat(Dt, "16"),
2364 v8i8, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002365 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002366 itin, OpcodeStr, !strconcat(Dt, "32"),
2367 v4i16, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002368 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002369 itin, OpcodeStr, !strconcat(Dt, "64"),
2370 v2i32, v2i64, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002371}
2372
2373
2374// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2375// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson9a511c02010-08-20 04:54:02 +00002376multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2377 string OpcodeStr, string Dt, SDNode OpNode> {
2378 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2379 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2380 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2381 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2382 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2383 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002384}
2385
2386
2387// Neon 3-register vector intrinsics.
2388
2389// First with only element sizes of 16 and 32 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002390multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002391 InstrItinClass itinD16, InstrItinClass itinD32,
2392 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002393 string OpcodeStr, string Dt,
2394 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002395 // 64-bit vector types.
Johnny Chen93acfbf2010-03-26 23:49:07 +00002396 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002397 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002398 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002399 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002400 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002401 v2i32, v2i32, IntOp, Commutable>;
2402
2403 // 128-bit vector types.
Johnny Chen93acfbf2010-03-26 23:49:07 +00002404 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002405 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002406 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002407 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002408 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002409 v4i32, v4i32, IntOp, Commutable>;
2410}
Owen Anderson3665fee2010-10-26 20:56:57 +00002411multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2412 InstrItinClass itinD16, InstrItinClass itinD32,
2413 InstrItinClass itinQ16, InstrItinClass itinQ32,
2414 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002415 Intrinsic IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002416 // 64-bit vector types.
2417 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2418 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersone1857992010-10-26 21:13:59 +00002419 v4i16, v4i16, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002420 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2421 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersone1857992010-10-26 21:13:59 +00002422 v2i32, v2i32, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002423
2424 // 128-bit vector types.
2425 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2426 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersone1857992010-10-26 21:13:59 +00002427 v8i16, v8i16, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002428 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2429 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersone1857992010-10-26 21:13:59 +00002430 v4i32, v4i32, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002431}
Bob Wilson2e076c42009-06-22 23:27:02 +00002432
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002433multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwinbea68482009-09-25 18:38:29 +00002434 InstrItinClass itinD16, InstrItinClass itinD32,
2435 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002436 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chenga33fc862009-11-21 06:21:52 +00002437 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002438 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002439 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002440 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002441 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002442 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chenga33fc862009-11-21 06:21:52 +00002443 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002444 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002445}
2446
Bob Wilson2e076c42009-06-22 23:27:02 +00002447// ....then also with element size of 8 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002448multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002449 InstrItinClass itinD16, InstrItinClass itinD32,
2450 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002451 string OpcodeStr, string Dt,
2452 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen93acfbf2010-03-26 23:49:07 +00002453 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002454 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen93acfbf2010-03-26 23:49:07 +00002455 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9e899072010-02-17 00:31:29 +00002456 OpcodeStr, !strconcat(Dt, "8"),
2457 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002458 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002459 OpcodeStr, !strconcat(Dt, "8"),
2460 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002461}
Owen Anderson3665fee2010-10-26 20:56:57 +00002462multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2463 InstrItinClass itinD16, InstrItinClass itinD32,
2464 InstrItinClass itinQ16, InstrItinClass itinQ32,
2465 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002466 Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002467 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersone1857992010-10-26 21:13:59 +00002468 OpcodeStr, Dt, IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002469 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2470 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersone1857992010-10-26 21:13:59 +00002471 v8i8, v8i8, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002472 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2473 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersone1857992010-10-26 21:13:59 +00002474 v16i8, v16i8, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002475}
2476
Bob Wilson2e076c42009-06-22 23:27:02 +00002477
2478// ....then also with element size of 64 bits:
Johnny Chen93acfbf2010-03-26 23:49:07 +00002479multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwinbea68482009-09-25 18:38:29 +00002480 InstrItinClass itinD16, InstrItinClass itinD32,
2481 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002482 string OpcodeStr, string Dt,
2483 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen93acfbf2010-03-26 23:49:07 +00002484 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002485 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen93acfbf2010-03-26 23:49:07 +00002486 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9e899072010-02-17 00:31:29 +00002487 OpcodeStr, !strconcat(Dt, "64"),
2488 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00002489 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002490 OpcodeStr, !strconcat(Dt, "64"),
2491 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002492}
Owen Anderson3665fee2010-10-26 20:56:57 +00002493multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2494 InstrItinClass itinD16, InstrItinClass itinD32,
2495 InstrItinClass itinQ16, InstrItinClass itinQ32,
2496 string OpcodeStr, string Dt,
Owen Andersone1857992010-10-26 21:13:59 +00002497 Intrinsic IntOp>
Owen Anderson3665fee2010-10-26 20:56:57 +00002498 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersone1857992010-10-26 21:13:59 +00002499 OpcodeStr, Dt, IntOp> {
Owen Anderson3665fee2010-10-26 20:56:57 +00002500 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2501 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersone1857992010-10-26 21:13:59 +00002502 v1i64, v1i64, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002503 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2504 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersone1857992010-10-26 21:13:59 +00002505 v2i64, v2i64, IntOp>;
Owen Anderson3665fee2010-10-26 20:56:57 +00002506}
Bob Wilson2e076c42009-06-22 23:27:02 +00002507
Bob Wilson2e076c42009-06-22 23:27:02 +00002508// Neon Narrowing 3-register vector intrinsics,
2509// source operand element sizes of 16, 32 and 64 bits:
2510multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002511 string OpcodeStr, string Dt,
2512 Intrinsic IntOp, bit Commutable = 0> {
2513 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2514 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002515 v8i8, v8i16, IntOp, Commutable>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002516 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2517 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002518 v4i16, v4i32, IntOp, Commutable>;
Evan Cheng738a97a2009-11-23 21:57:23 +00002519 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2520 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson2e076c42009-06-22 23:27:02 +00002521 v2i32, v2i64, IntOp, Commutable>;
2522}
2523
2524
Bob Wilsond0c05482010-08-29 05:57:34 +00002525// Neon Long 3-register vector operations.
2526
2527multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2528 InstrItinClass itin16, InstrItinClass itin32,
2529 string OpcodeStr, string Dt,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002530 SDNode OpNode, bit Commutable = 0> {
Bob Wilsond0c05482010-08-29 05:57:34 +00002531 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2532 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson38ab35a2010-09-01 23:50:19 +00002533 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002534 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002535 OpcodeStr, !strconcat(Dt, "16"),
2536 v4i32, v4i16, OpNode, Commutable>;
2537 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2538 OpcodeStr, !strconcat(Dt, "32"),
2539 v2i64, v2i32, OpNode, Commutable>;
2540}
2541
2542multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2543 InstrItinClass itin, string OpcodeStr, string Dt,
2544 SDNode OpNode> {
2545 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2546 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2547 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2548 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2549}
2550
2551multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2552 InstrItinClass itin16, InstrItinClass itin32,
2553 string OpcodeStr, string Dt,
2554 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2555 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2556 OpcodeStr, !strconcat(Dt, "8"),
2557 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002558 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilson38ab35a2010-09-01 23:50:19 +00002559 OpcodeStr, !strconcat(Dt, "16"),
2560 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2561 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2562 OpcodeStr, !strconcat(Dt, "32"),
2563 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilsond0c05482010-08-29 05:57:34 +00002564}
2565
Bob Wilson2e076c42009-06-22 23:27:02 +00002566// Neon Long 3-register vector intrinsics.
2567
2568// First with only element sizes of 16 and 32 bits:
2569multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002570 InstrItinClass itin16, InstrItinClass itin32,
2571 string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002572 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002573 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002574 OpcodeStr, !strconcat(Dt, "16"),
2575 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002576 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002577 OpcodeStr, !strconcat(Dt, "32"),
2578 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002579}
2580
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002581multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00002582 InstrItinClass itin, string OpcodeStr, string Dt,
2583 Intrinsic IntOp> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002584 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002585 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002586 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002587 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002588}
2589
Bob Wilson2e076c42009-06-22 23:27:02 +00002590// ....then also with element size of 8 bits:
2591multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002592 InstrItinClass itin16, InstrItinClass itin32,
2593 string OpcodeStr, string Dt,
David Goodwinbea68482009-09-25 18:38:29 +00002594 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002595 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Cheng738a97a2009-11-23 21:57:23 +00002596 IntOp, Commutable> {
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00002597 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002598 OpcodeStr, !strconcat(Dt, "8"),
2599 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002600}
2601
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002602// ....with explicit extend (VABDL).
2603multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2604 InstrItinClass itin, string OpcodeStr, string Dt,
2605 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2606 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2607 OpcodeStr, !strconcat(Dt, "8"),
2608 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002609 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002610 OpcodeStr, !strconcat(Dt, "16"),
2611 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2612 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2613 OpcodeStr, !strconcat(Dt, "32"),
2614 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2615}
2616
Bob Wilson2e076c42009-06-22 23:27:02 +00002617
2618// Neon Wide 3-register vector intrinsics,
2619// source operand element sizes of 8, 16 and 32 bits:
Bob Wilsond0c05482010-08-29 05:57:34 +00002620multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2621 string OpcodeStr, string Dt,
2622 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2623 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2624 OpcodeStr, !strconcat(Dt, "8"),
2625 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2626 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2627 OpcodeStr, !strconcat(Dt, "16"),
2628 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2629 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2630 OpcodeStr, !strconcat(Dt, "32"),
2631 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002632}
2633
2634
2635// Neon Multiply-Op vector operations,
2636// element sizes of 8, 16 and 32 bits:
2637multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwinbea68482009-09-25 18:38:29 +00002638 InstrItinClass itinD16, InstrItinClass itinD32,
2639 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002640 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002641 // 64-bit vector types.
David Goodwinbea68482009-09-25 18:38:29 +00002642 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002643 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002644 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002645 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002646 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002647 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002648
2649 // 128-bit vector types.
David Goodwinbea68482009-09-25 18:38:29 +00002650 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002651 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002652 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002653 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwinbea68482009-09-25 18:38:29 +00002654 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002655 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002656}
2657
Jim Grosbach9c335bf2010-11-18 01:39:50 +00002658multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwinbea68482009-09-25 18:38:29 +00002659 InstrItinClass itinD16, InstrItinClass itinD32,
2660 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002661 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002662 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002663 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002664 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002665 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002666 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9e899072010-02-17 00:31:29 +00002667 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2668 mul, ShOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002669 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9e899072010-02-17 00:31:29 +00002670 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2671 mul, ShOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002672}
Bob Wilson2e076c42009-06-22 23:27:02 +00002673
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002674// Neon Intrinsic-Op vector operations,
2675// element sizes of 8, 16 and 32 bits:
2676multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2677 InstrItinClass itinD, InstrItinClass itinQ,
2678 string OpcodeStr, string Dt, Intrinsic IntOp,
2679 SDNode OpNode> {
2680 // 64-bit vector types.
2681 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2682 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2683 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2684 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2685 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2686 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2687
2688 // 128-bit vector types.
2689 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2690 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2691 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2692 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2693 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2694 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2695}
2696
Bob Wilson2e076c42009-06-22 23:27:02 +00002697// Neon 3-argument intrinsics,
2698// element sizes of 8, 16 and 32 bits:
2699multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002700 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002701 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002702 // 64-bit vector types.
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002703 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002704 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002705 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002706 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002707 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9e899072010-02-17 00:31:29 +00002708 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002709
2710 // 128-bit vector types.
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002711 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002712 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002713 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002714 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikova248bec2010-04-07 18:20:42 +00002715 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9e899072010-02-17 00:31:29 +00002716 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002717}
2718
2719
Bob Wilson38ab35a2010-09-01 23:50:19 +00002720// Neon Long Multiply-Op vector operations,
2721// element sizes of 8, 16 and 32 bits:
2722multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2723 InstrItinClass itin16, InstrItinClass itin32,
2724 string OpcodeStr, string Dt, SDNode MulOp,
2725 SDNode OpNode> {
2726 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2727 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2728 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2729 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2730 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2731 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2732}
2733
2734multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2735 string Dt, SDNode MulOp, SDNode OpNode> {
2736 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2737 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2738 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2739 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2740}
2741
2742
Bob Wilson2e076c42009-06-22 23:27:02 +00002743// Neon Long 3-argument intrinsics.
2744
2745// First with only element sizes of 16 and 32 bits:
2746multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002747 InstrItinClass itin16, InstrItinClass itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002748 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002749 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002750 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002751 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002752 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002753}
2754
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002755multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Cheng738a97a2009-11-23 21:57:23 +00002756 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwinbea68482009-09-25 18:38:29 +00002757 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002758 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwinbea68482009-09-25 18:38:29 +00002759 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00002760 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00002761}
2762
Bob Wilson2e076c42009-06-22 23:27:02 +00002763// ....then also with element size of 8 bits:
2764multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002765 InstrItinClass itin16, InstrItinClass itin32,
Evan Cheng738a97a2009-11-23 21:57:23 +00002766 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00002767 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2768 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Cheng738a97a2009-11-23 21:57:23 +00002769 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002770}
2771
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00002772// ....with explicit extend (VABAL).
2773multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2774 InstrItinClass itin, string OpcodeStr, string Dt,
2775 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2776 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2777 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2778 IntOp, ExtOp, OpNode>;
2779 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2780 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2781 IntOp, ExtOp, OpNode>;
2782 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2783 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2784 IntOp, ExtOp, OpNode>;
2785}
2786
Bob Wilson2e076c42009-06-22 23:27:02 +00002787
2788// Neon 2-register vector intrinsics,
2789// element sizes of 8, 16 and 32 bits:
2790multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwinafcaf792009-09-23 21:38:08 +00002791 bits<5> op11_7, bit op4,
2792 InstrItinClass itinD, InstrItinClass itinQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00002793 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002794 // 64-bit vector types.
2795 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002796 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002797 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002798 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002799 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002800 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002801
2802 // 128-bit vector types.
2803 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002804 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002805 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002806 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002807 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9e899072010-02-17 00:31:29 +00002808 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002809}
2810
2811
2812// Neon Pairwise long 2-register intrinsics,
2813// element sizes of 8, 16 and 32 bits:
2814multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2815 bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002816 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002817 // 64-bit vector types.
2818 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002819 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002820 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002821 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002822 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002823 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002824
2825 // 128-bit vector types.
2826 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002827 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002828 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002829 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002830 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002831 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002832}
2833
2834
2835// Neon Pairwise long 2-register accumulate intrinsics,
2836// element sizes of 8, 16 and 32 bits:
2837multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2838 bits<5> op11_7, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002839 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002840 // 64-bit vector types.
2841 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002842 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002843 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002844 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002845 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002846 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002847
2848 // 128-bit vector types.
2849 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002850 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002851 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002852 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002853 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002854 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00002855}
2856
2857
2858// Neon 2-register vector shift by immediate,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002859// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson2e076c42009-06-22 23:27:02 +00002860// element sizes of 8, 16, 32 and 64 bits:
2861multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002862 InstrItinClass itin, string OpcodeStr, string Dt,
2863 SDNode OpNode, Format f> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002864 // 64-bit vector types.
Johnny Chen5d4e9172010-03-26 01:07:59 +00002865 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002866 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002867 let Inst{21-19} = 0b001; // imm6 = 001xxx
2868 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002869 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002870 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002871 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2872 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002873 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002874 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002875 let Inst{21} = 0b1; // imm6 = 1xxxxx
2876 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002877 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002878 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002879 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002880
2881 // 128-bit vector types.
Johnny Chen5d4e9172010-03-26 01:07:59 +00002882 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002884 let Inst{21-19} = 0b001; // imm6 = 001xxx
2885 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002886 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002887 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002888 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2889 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002890 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002891 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002892 let Inst{21} = 0b1; // imm6 = 1xxxxx
2893 }
Johnny Chen5d4e9172010-03-26 01:07:59 +00002894 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00002895 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002896 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002897}
2898
Bob Wilson2e076c42009-06-22 23:27:02 +00002899// Neon Shift-Accumulate vector operations,
2900// element sizes of 8, 16, 32 and 64 bits:
2901multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002902 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002903 // 64-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002904 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002905 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002906 let Inst{21-19} = 0b001; // imm6 = 001xxx
2907 }
2908 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002909 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002910 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2911 }
2912 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002913 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002914 let Inst{21} = 0b1; // imm6 = 1xxxxx
2915 }
2916 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002917 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002918 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002919
2920 // 128-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002921 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002922 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002923 let Inst{21-19} = 0b001; // imm6 = 001xxx
2924 }
2925 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002926 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002927 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2928 }
2929 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002930 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002931 let Inst{21} = 0b1; // imm6 = 1xxxxx
2932 }
2933 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002934 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002935 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002936}
2937
2938
2939// Neon Shift-Insert vector operations,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002940// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson2e076c42009-06-22 23:27:02 +00002941// element sizes of 8, 16, 32 and 64 bits:
2942multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002943 string OpcodeStr, SDNode ShOp,
2944 Format f> {
Bob Wilson2e076c42009-06-22 23:27:02 +00002945 // 64-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002946 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002947 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002948 let Inst{21-19} = 0b001; // imm6 = 001xxx
2949 }
2950 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002951 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002952 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2953 }
2954 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002955 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002956 let Inst{21} = 0b1; // imm6 = 1xxxxx
2957 }
2958 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002959 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002960 // imm6 = xxxxxx
Bob Wilson2e076c42009-06-22 23:27:02 +00002961
2962 // 128-bit vector types.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002963 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002964 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002965 let Inst{21-19} = 0b001; // imm6 = 001xxx
2966 }
2967 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002968 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002969 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2970 }
2971 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002972 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002973 let Inst{21} = 0b1; // imm6 = 1xxxxx
2974 }
2975 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen5d4e9172010-03-26 01:07:59 +00002976 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002977 // imm6 = xxxxxx
2978}
2979
2980// Neon Shift Long operations,
2981// element sizes of 8, 16, 32 bits:
2982multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Cheng738a97a2009-11-23 21:57:23 +00002983 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002984 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002986 let Inst{21-19} = 0b001; // imm6 = 001xxx
2987 }
2988 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002989 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002990 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2991 }
2992 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Cheng738a97a2009-11-23 21:57:23 +00002993 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00002994 let Inst{21} = 0b1; // imm6 = 1xxxxx
2995 }
2996}
2997
2998// Neon Shift Narrow operations,
2999// element sizes of 16, 32, 64 bits:
3000multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Cheng738a97a2009-11-23 21:57:23 +00003001 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003002 SDNode OpNode> {
3003 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003004 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003005 let Inst{21-19} = 0b001; // imm6 = 001xxx
3006 }
3007 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003008 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003009 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3010 }
3011 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00003012 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003013 let Inst{21} = 0b1; // imm6 = 1xxxxx
3014 }
Bob Wilson2e076c42009-06-22 23:27:02 +00003015}
3016
3017//===----------------------------------------------------------------------===//
3018// Instruction Definitions.
3019//===----------------------------------------------------------------------===//
3020
3021// Vector Add Operations.
3022
3023// VADD : Vector Add (integer and floating-point)
Evan Cheng738a97a2009-11-23 21:57:23 +00003024defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chenga33fc862009-11-21 06:21:52 +00003025 add, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003026def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003027 v2f32, v2f32, fadd, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003028def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003029 v4f32, v4f32, fadd, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003030// VADDL : Vector Add Long (Q = D + D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003031defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3032 "vaddl", "s", add, sext, 1>;
3033defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3034 "vaddl", "u", add, zext, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003035// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilsond0c05482010-08-29 05:57:34 +00003036defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3037defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003038// VHADD : Vector Halving Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003039defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3040 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3041 "vhadd", "s", int_arm_neon_vhadds, 1>;
3042defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3043 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3044 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003045// VRHADD : Vector Rounding Halving Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003046defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3047 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3048 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3049defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3050 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3051 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003052// VQADD : Vector Saturating Add
Johnny Chen93acfbf2010-03-26 23:49:07 +00003053defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3054 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3055 "vqadd", "s", int_arm_neon_vqadds, 1>;
3056defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3057 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3058 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003059// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003060defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3061 int_arm_neon_vaddhn, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003062// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003063defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3064 int_arm_neon_vraddhn, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003065
3066// Vector Multiply Operations.
3067
3068// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chenga33fc862009-11-21 06:21:52 +00003069defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003070 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003071def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3072 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3073def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3074 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chenge790afc2010-10-11 23:41:41 +00003075def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9e899072010-02-17 00:31:29 +00003076 v2f32, v2f32, fmul, 1>;
Evan Chenge790afc2010-10-11 23:41:41 +00003077def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9e899072010-02-17 00:31:29 +00003078 v4f32, v4f32, fmul, 1>;
3079defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3080def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3081def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3082 v2f32, fmul>;
3083
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003084def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3085 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3086 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3087 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003088 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003089 (SubReg_i16_lane imm:$lane)))>;
3090def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3091 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3092 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3093 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003094 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003095 (SubReg_i32_lane imm:$lane)))>;
3096def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3097 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3098 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3099 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003100 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003101 (SubReg_i32_lane imm:$lane)))>;
3102
Bob Wilson2e076c42009-06-22 23:27:02 +00003103// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen93acfbf2010-03-26 23:49:07 +00003104defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003105 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003106 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwinbea68482009-09-25 18:38:29 +00003107defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3108 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003109 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003110def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003111 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3112 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003113 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3114 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003115 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003116 (SubReg_i16_lane imm:$lane)))>;
3117def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003118 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3119 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003120 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3121 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003122 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003123 (SubReg_i32_lane imm:$lane)))>;
3124
Bob Wilson2e076c42009-06-22 23:27:02 +00003125// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen93acfbf2010-03-26 23:49:07 +00003126defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3127 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003128 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwinbea68482009-09-25 18:38:29 +00003129defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3130 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003131 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003132def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003133 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3134 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003135 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3136 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003137 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003138 (SubReg_i16_lane imm:$lane)))>;
3139def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chenga33fc862009-11-21 06:21:52 +00003140 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3141 imm:$lane)))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003142 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3143 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9e899072010-02-17 00:31:29 +00003144 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003145 (SubReg_i32_lane imm:$lane)))>;
3146
Bob Wilson2e076c42009-06-22 23:27:02 +00003147// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003148defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3149 "vmull", "s", NEONvmulls, 1>;
3150defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3151 "vmull", "u", NEONvmullu, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003152def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chenga33fc862009-11-21 06:21:52 +00003153 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilson38ab35a2010-09-01 23:50:19 +00003154defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3155defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003156
Bob Wilson2e076c42009-06-22 23:27:02 +00003157// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikov4d36f882010-04-07 18:21:10 +00003158defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3159 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3160defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3161 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003162
3163// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3164
3165// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwinbea68482009-09-25 18:38:29 +00003166defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003167 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3168def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003169 v2f32, fmul, fadd>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003170def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003171 v4f32, fmul, fadd>;
David Goodwinbea68482009-09-25 18:38:29 +00003172defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003173 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3174def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003175 v2f32, fmul, fadd>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003176def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003177 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003178
3179def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003180 (mul (v8i16 QPR:$src2),
3181 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3182 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003183 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003184 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003185 (SubReg_i16_lane imm:$lane)))>;
3186
3187def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003188 (mul (v4i32 QPR:$src2),
3189 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3190 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003191 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003192 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003193 (SubReg_i32_lane imm:$lane)))>;
3194
3195def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003196 (fmul (v4f32 QPR:$src2),
3197 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003198 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3199 (v4f32 QPR:$src2),
3200 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003201 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003202 (SubReg_i32_lane imm:$lane)))>;
3203
Bob Wilson2e076c42009-06-22 23:27:02 +00003204// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003205defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3206 "vmlal", "s", NEONvmulls, add>;
3207defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3208 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003209
Bob Wilson38ab35a2010-09-01 23:50:19 +00003210defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3211defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003212
Bob Wilson2e076c42009-06-22 23:27:02 +00003213// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003214defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00003215 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003216defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003217
Bob Wilson2e076c42009-06-22 23:27:02 +00003218// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilsona9abf572009-10-03 04:41:21 +00003219defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003220 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3221def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003222 v2f32, fmul, fsub>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003223def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003224 v4f32, fmul, fsub>;
David Goodwinbea68482009-09-25 18:38:29 +00003225defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Cheng738a97a2009-11-23 21:57:23 +00003226 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3227def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003228 v2f32, fmul, fsub>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003229def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003230 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003231
3232def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003233 (mul (v8i16 QPR:$src2),
3234 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3235 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003236 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003237 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003238 (SubReg_i16_lane imm:$lane)))>;
3239
3240def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003241 (mul (v4i32 QPR:$src2),
3242 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3243 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003244 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003245 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003246 (SubReg_i32_lane imm:$lane)))>;
3247
3248def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9e899072010-02-17 00:31:29 +00003249 (fmul (v4f32 QPR:$src2),
3250 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3251 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003252 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9e899072010-02-17 00:31:29 +00003253 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003254 (SubReg_i32_lane imm:$lane)))>;
3255
Bob Wilson2e076c42009-06-22 23:27:02 +00003256// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003257defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3258 "vmlsl", "s", NEONvmulls, sub>;
3259defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3260 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003261
Bob Wilson38ab35a2010-09-01 23:50:19 +00003262defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3263defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov59e2b8e2009-09-08 15:22:32 +00003264
Bob Wilson2e076c42009-06-22 23:27:02 +00003265// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikovceb54d52010-04-07 18:21:04 +00003266defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikova248bec2010-04-07 18:20:42 +00003267 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003268defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003269
3270// Vector Subtract Operations.
3271
3272// VSUB : Vector Subtract (integer and floating-point)
Evan Chenga33fc862009-11-21 06:21:52 +00003273defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00003274 "vsub", "i", sub, 0>;
3275def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003276 v2f32, v2f32, fsub, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003277def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chenga33fc862009-11-21 06:21:52 +00003278 v4f32, v4f32, fsub, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003279// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilson38ab35a2010-09-01 23:50:19 +00003280defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3281 "vsubl", "s", sub, sext, 0>;
3282defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3283 "vsubl", "u", sub, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003284// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilsond0c05482010-08-29 05:57:34 +00003285defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3286defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003287// VHSUB : Vector Halving Subtract
Johnny Chen93acfbf2010-03-26 23:49:07 +00003288defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003289 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003290 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003291defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003292 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003293 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003294// VQSUB : Vector Saturing Subtract
Johnny Chen93acfbf2010-03-26 23:49:07 +00003295defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003296 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003297 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003298defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003299 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Cheng738a97a2009-11-23 21:57:23 +00003300 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003301// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003302defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3303 int_arm_neon_vsubhn, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003304// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Cheng738a97a2009-11-23 21:57:23 +00003305defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3306 int_arm_neon_vrsubhn, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003307
3308// Vector Comparisons.
3309
3310// VCEQ : Vector Compare Equal
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003311defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3312 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003313def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003314 NEONvceq, 1>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003315def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003316 NEONvceq, 1>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003317
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003318defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonc7baee32010-11-08 23:21:22 +00003319 "$dst, $src, #0", NEONvceqz>;
Johnny Chen886915e2010-02-23 00:33:12 +00003320
Bob Wilson2e076c42009-06-22 23:27:02 +00003321// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003322defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3323 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003324defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003325 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chenbff23ca2010-03-24 21:25:07 +00003326def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3327 NEONvcge, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003328def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003329 NEONvcge, 0>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003330
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003331defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonc7baee32010-11-08 23:21:22 +00003332 "$dst, $src, #0", NEONvcgez>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003333defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonc7baee32010-11-08 23:21:22 +00003334 "$dst, $src, #0", NEONvclez>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003335
Bob Wilson2e076c42009-06-22 23:27:02 +00003336// VCGT : Vector Compare Greater Than
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003337defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3338 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3339defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3340 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003341def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003342 NEONvcgt, 0>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003343def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chenga33fc862009-11-21 06:21:52 +00003344 NEONvcgt, 0>;
Owen Andersonc7baee32010-11-08 23:21:22 +00003345
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003346defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonc7baee32010-11-08 23:21:22 +00003347 "$dst, $src, #0", NEONvcgtz>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003348defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonc7baee32010-11-08 23:21:22 +00003349 "$dst, $src, #0", NEONvcltz>;
Johnny Chen21dbd6f2010-02-23 01:42:58 +00003350
Bob Wilson2e076c42009-06-22 23:27:02 +00003351// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen93acfbf2010-03-26 23:49:07 +00003352def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3353 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3354def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3355 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003356// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen93acfbf2010-03-26 23:49:07 +00003357def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3358 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3359def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3360 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003361// VTST : Vector Test Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003362defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson93494372010-01-17 06:35:17 +00003363 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003364
3365// Vector Bitwise Operations.
3366
Bob Wilsona3f19012010-07-13 21:16:48 +00003367def vnotd : PatFrag<(ops node:$in),
3368 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3369def vnotq : PatFrag<(ops node:$in),
3370 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattner6c223ee2010-03-28 08:08:07 +00003371
3372
Bob Wilson2e076c42009-06-22 23:27:02 +00003373// VAND : Vector Bitwise AND
Evan Cheng738a97a2009-11-23 21:57:23 +00003374def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3375 v2i32, v2i32, and, 1>;
3376def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3377 v4i32, v4i32, and, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003378
3379// VEOR : Vector Bitwise Exclusive OR
Evan Cheng738a97a2009-11-23 21:57:23 +00003380def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3381 v2i32, v2i32, xor, 1>;
3382def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3383 v4i32, v4i32, xor, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003384
3385// VORR : Vector Bitwise OR
Evan Cheng738a97a2009-11-23 21:57:23 +00003386def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3387 v2i32, v2i32, or, 1>;
3388def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3389 v4i32, v4i32, or, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003390
Owen Anderson07473072010-11-03 22:44:51 +00003391def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3392 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3393 IIC_VMOVImm,
3394 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3395 [(set DPR:$Vd,
3396 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3397 let Inst{9} = SIMM{9};
3398}
3399
Owen Anderson30c48922010-11-05 19:27:46 +00003400def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Anderson07473072010-11-03 22:44:51 +00003401 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3402 IIC_VMOVImm,
3403 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3404 [(set DPR:$Vd,
3405 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson30c48922010-11-05 19:27:46 +00003406 let Inst{10-9} = SIMM{10-9};
Owen Anderson07473072010-11-03 22:44:51 +00003407}
3408
3409def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3410 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3411 IIC_VMOVImm,
3412 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3413 [(set QPR:$Vd,
3414 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3415 let Inst{9} = SIMM{9};
3416}
3417
Owen Anderson30c48922010-11-05 19:27:46 +00003418def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Anderson07473072010-11-03 22:44:51 +00003419 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3420 IIC_VMOVImm,
3421 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3422 [(set QPR:$Vd,
3423 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson30c48922010-11-05 19:27:46 +00003424 let Inst{10-9} = SIMM{10-9};
Owen Anderson07473072010-11-03 22:44:51 +00003425}
3426
3427
Bob Wilson2e076c42009-06-22 23:27:02 +00003428// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Cheng738a97a2009-11-23 21:57:23 +00003429def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003430 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3431 "vbic", "$dst, $src1, $src2", "",
3432 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsona3f19012010-07-13 21:16:48 +00003433 (vnotd DPR:$src2))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003434def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003435 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3436 "vbic", "$dst, $src1, $src2", "",
3437 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsona3f19012010-07-13 21:16:48 +00003438 (vnotq QPR:$src2))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003439
Owen Anderson30c48922010-11-05 19:27:46 +00003440def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3441 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3442 IIC_VMOVImm,
3443 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3444 [(set DPR:$Vd,
3445 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3446 let Inst{9} = SIMM{9};
3447}
3448
3449def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3450 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3451 IIC_VMOVImm,
3452 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3453 [(set DPR:$Vd,
3454 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3455 let Inst{10-9} = SIMM{10-9};
3456}
3457
3458def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3459 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3460 IIC_VMOVImm,
3461 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3462 [(set QPR:$Vd,
3463 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3464 let Inst{9} = SIMM{9};
3465}
3466
3467def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3468 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3469 IIC_VMOVImm,
3470 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3471 [(set QPR:$Vd,
3472 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3473 let Inst{10-9} = SIMM{10-9};
3474}
3475
Bob Wilson2e076c42009-06-22 23:27:02 +00003476// VORN : Vector Bitwise OR NOT
Evan Cheng738a97a2009-11-23 21:57:23 +00003477def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003478 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3479 "vorn", "$dst, $src1, $src2", "",
3480 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsona3f19012010-07-13 21:16:48 +00003481 (vnotd DPR:$src2))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003482def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003483 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3484 "vorn", "$dst, $src1, $src2", "",
3485 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsona3f19012010-07-13 21:16:48 +00003486 (vnotq QPR:$src2))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003487
Bob Wilsonbad47f62010-07-14 06:31:50 +00003488// VMVN : Vector Bitwise NOT (Immediate)
3489
3490let isReMaterializable = 1 in {
Owen Anderson284cb362010-10-26 17:40:54 +00003491
Bob Wilsonbad47f62010-07-14 06:31:50 +00003492def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3493 (ins nModImm:$SIMM), IIC_VMOVImm,
3494 "vmvn", "i16", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003495 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3496 let Inst{9} = SIMM{9};
3497}
3498
Bob Wilsonbad47f62010-07-14 06:31:50 +00003499def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3500 (ins nModImm:$SIMM), IIC_VMOVImm,
3501 "vmvn", "i16", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003502 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3503 let Inst{9} = SIMM{9};
3504}
3505
Bob Wilsonbad47f62010-07-14 06:31:50 +00003506def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3507 (ins nModImm:$SIMM), IIC_VMOVImm,
3508 "vmvn", "i32", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003509 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3510 let Inst{11-8} = SIMM{11-8};
3511}
3512
Bob Wilsonbad47f62010-07-14 06:31:50 +00003513def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3514 (ins nModImm:$SIMM), IIC_VMOVImm,
3515 "vmvn", "i32", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003516 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3517 let Inst{11-8} = SIMM{11-8};
3518}
Bob Wilsonbad47f62010-07-14 06:31:50 +00003519}
3520
Bob Wilson2e076c42009-06-22 23:27:02 +00003521// VMVN : Vector Bitwise NOT
Evan Cheng738a97a2009-11-23 21:57:23 +00003522def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikova3e49892010-04-07 18:20:36 +00003523 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson0f8a0282010-03-27 04:01:23 +00003524 "vmvn", "$dst, $src", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003525 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003526def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikova3e49892010-04-07 18:20:36 +00003527 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson0f8a0282010-03-27 04:01:23 +00003528 "vmvn", "$dst, $src", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003529 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3530def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3531def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003532
3533// VBSL : Vector Bitwise Select
Owen Andersondea09c72010-10-25 20:13:13 +00003534def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3535 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003536 N3RegFrm, IIC_VCNTiD,
Owen Andersondea09c72010-10-25 20:13:13 +00003537 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3538 [(set DPR:$Vd,
3539 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3540 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3541def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3542 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson0f8a0282010-03-27 04:01:23 +00003543 N3RegFrm, IIC_VCNTiQ,
Owen Andersondea09c72010-10-25 20:13:13 +00003544 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3545 [(set QPR:$Vd,
3546 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3547 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003548
3549// VBIF : Vector Bitwise Insert if False
Evan Cheng738a97a2009-11-23 21:57:23 +00003550// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Andersondd001b82010-10-25 20:17:22 +00003551// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen1215c772010-02-09 23:05:23 +00003552def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003553 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003554 N3RegFrm, IIC_VBINiD,
Owen Andersondd001b82010-10-25 20:17:22 +00003555 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003556 [/* For disassembly only; pattern left blank */]>;
3557def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003558 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003559 N3RegFrm, IIC_VBINiQ,
Owen Andersondd001b82010-10-25 20:17:22 +00003560 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003561 [/* For disassembly only; pattern left blank */]>;
3562
Bob Wilson2e076c42009-06-22 23:27:02 +00003563// VBIT : Vector Bitwise Insert if True
Evan Cheng738a97a2009-11-23 21:57:23 +00003564// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Andersondd001b82010-10-25 20:17:22 +00003565// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen1215c772010-02-09 23:05:23 +00003566def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003567 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003568 N3RegFrm, IIC_VBINiD,
Owen Andersondd001b82010-10-25 20:17:22 +00003569 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003570 [/* For disassembly only; pattern left blank */]>;
3571def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Andersondd001b82010-10-25 20:17:22 +00003572 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00003573 N3RegFrm, IIC_VBINiQ,
Owen Andersondd001b82010-10-25 20:17:22 +00003574 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen1215c772010-02-09 23:05:23 +00003575 [/* For disassembly only; pattern left blank */]>;
3576
3577// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson2e076c42009-06-22 23:27:02 +00003578// for equivalent operations with different register constraints; it just
3579// inserts copies.
3580
3581// Vector Absolute Differences.
3582
3583// VABD : Vector Absolute Difference
Johnny Chen93acfbf2010-03-26 23:49:07 +00003584defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4650fd52010-04-07 18:20:18 +00003585 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003586 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003587defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4650fd52010-04-07 18:20:18 +00003588 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003589 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003590def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003591 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003592def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003593 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003594
3595// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003596defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3597 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3598defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3599 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003600
3601// VABA : Vector Absolute Difference and Accumulate
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003602defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3603 "vaba", "s", int_arm_neon_vabds, add>;
3604defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3605 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003606
3607// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsonf65c9ef2010-09-03 01:35:08 +00003608defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3609 "vabal", "s", int_arm_neon_vabds, zext, add>;
3610defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3611 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003612
3613// Vector Maximum and Minimum.
3614
3615// VMAX : Vector Maximum
Johnny Chen93acfbf2010-03-26 23:49:07 +00003616defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003617 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003618 "vmax", "s", int_arm_neon_vmaxs, 1>;
3619defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003620 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003621 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003622def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3623 "vmax", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003624 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003625def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3626 "vmax", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003627 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3628
3629// VMIN : Vector Minimum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003630defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3631 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3632 "vmin", "s", int_arm_neon_vmins, 1>;
3633defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3634 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3635 "vmin", "u", int_arm_neon_vminu, 1>;
3636def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3637 "vmin", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003638 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003639def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3640 "vmin", "f32",
Anton Korobeynikov7d4fad52010-04-07 18:20:13 +00003641 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003642
3643// Vector Pairwise Operations.
3644
3645// VPADD : Vector Pairwise Add
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003646def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3647 "vpadd", "i8",
3648 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3649def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3650 "vpadd", "i16",
3651 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3652def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3653 "vpadd", "i32",
3654 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003655def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Chenge790afc2010-10-11 23:41:41 +00003656 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003657 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003658
3659// VPADDL : Vector Pairwise Add Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003660defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003661 int_arm_neon_vpaddls>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003662defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson2e076c42009-06-22 23:27:02 +00003663 int_arm_neon_vpaddlu>;
3664
3665// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003666defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003667 int_arm_neon_vpadals>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003668defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson2e076c42009-06-22 23:27:02 +00003669 int_arm_neon_vpadalu>;
3670
3671// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003672def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003673 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003674def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003675 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003676def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003677 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003678def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003679 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003680def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003681 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003682def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003683 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Chenge790afc2010-10-11 23:41:41 +00003684def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003685 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003686
3687// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003688def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003689 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003690def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003691 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003692def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003693 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003694def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003695 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003696def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003697 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1a1af5a2010-04-07 18:20:24 +00003698def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003699 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Chenge790afc2010-10-11 23:41:41 +00003700def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen93acfbf2010-03-26 23:49:07 +00003701 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003702
3703// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3704
3705// VRECPE : Vector Reciprocal Estimate
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003706def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003707 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00003708 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003709def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003710 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00003711 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00003712def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003713 IIC_VUNAD, "vrecpe", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003714 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwinafcaf792009-09-23 21:38:08 +00003715def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003716 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003717 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003718
3719// VRECPS : Vector Reciprocal Step
Johnny Chen93acfbf2010-03-26 23:49:07 +00003720def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003721 IIC_VRECSD, "vrecps", "f32",
3722 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003723def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003724 IIC_VRECSQ, "vrecps", "f32",
3725 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003726
3727// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwinafcaf792009-09-23 21:38:08 +00003728def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003729 IIC_VUNAD, "vrsqrte", "u32",
David Goodwinafcaf792009-09-23 21:38:08 +00003730 v2i32, v2i32, int_arm_neon_vrsqrte>;
3731def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003732 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwinafcaf792009-09-23 21:38:08 +00003733 v4i32, v4i32, int_arm_neon_vrsqrte>;
3734def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003735 IIC_VUNAD, "vrsqrte", "f32",
David Goodwinafcaf792009-09-23 21:38:08 +00003736 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003737def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003738 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwinafcaf792009-09-23 21:38:08 +00003739 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003740
3741// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen93acfbf2010-03-26 23:49:07 +00003742def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003743 IIC_VRECSD, "vrsqrts", "f32",
3744 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen93acfbf2010-03-26 23:49:07 +00003745def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003746 IIC_VRECSQ, "vrsqrts", "f32",
3747 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003748
3749// Vector Shifts.
3750
3751// VSHL : Vector Shift
Owen Anderson3665fee2010-10-26 20:56:57 +00003752defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003753 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersone1857992010-10-26 21:13:59 +00003754 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3665fee2010-10-26 20:56:57 +00003755defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003756 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersone1857992010-10-26 21:13:59 +00003757 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003758// VSHL : Vector Shift Left (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003759defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3760 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003761// VSHR : Vector Shift Right (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003762defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3763 N2RegVShRFrm>;
3764defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3765 N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003766
3767// VSHLL : Vector Shift Left Long
Evan Cheng738a97a2009-11-23 21:57:23 +00003768defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3769defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003770
3771// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003772class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Cheng738a97a2009-11-23 21:57:23 +00003773 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003774 ValueType OpTy, SDNode OpNode>
Evan Cheng738a97a2009-11-23 21:57:23 +00003775 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3776 ResTy, OpTy, OpNode> {
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003777 let Inst{21-16} = op21_16;
3778}
Evan Cheng738a97a2009-11-23 21:57:23 +00003779def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003780 v8i16, v8i8, NEONvshlli>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003781def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003782 v4i32, v4i16, NEONvshlli>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003783def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003784 v2i64, v2i32, NEONvshlli>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003785
3786// VSHRN : Vector Shift Right and Narrow
Evan Cheng19698872010-10-01 21:48:06 +00003787defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9e899072010-02-17 00:31:29 +00003788 NEONvshrn>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003789
3790// VRSHL : Vector Rounding Shift
Owen Anderson2888e2c2010-10-26 21:58:41 +00003791defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003792 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson2888e2c2010-10-26 21:58:41 +00003793 "vrshl", "s", int_arm_neon_vrshifts>;
3794defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003795 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson2888e2c2010-10-26 21:58:41 +00003796 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003797// VRSHR : Vector Rounding Shift Right
Johnny Chen5d4e9172010-03-26 01:07:59 +00003798defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3799 N2RegVShRFrm>;
3800defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3801 N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003802
3803// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003804defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003805 NEONvrshrn>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003806
3807// VQSHL : Vector Saturating Shift
Owen Anderson825b2d12010-10-26 22:50:46 +00003808defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003809 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003810 "vqshl", "s", int_arm_neon_vqshifts>;
3811defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003812 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003813 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003814// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003815defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3816 N2RegVShLFrm>;
3817defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3818 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003819// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen5d4e9172010-03-26 01:07:59 +00003820defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3821 N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003822
3823// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003824defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003825 NEONvqshrns>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003826defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003827 NEONvqshrnu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003828
3829// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Cheng738a97a2009-11-23 21:57:23 +00003830defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003831 NEONvqshrnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003832
3833// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson825b2d12010-10-26 22:50:46 +00003834defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003835 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003836 "vqrshl", "s", int_arm_neon_vqrshifts>;
3837defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen93acfbf2010-03-26 23:49:07 +00003838 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson825b2d12010-10-26 22:50:46 +00003839 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003840
3841// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Cheng738a97a2009-11-23 21:57:23 +00003842defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003843 NEONvqrshrns>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003844defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003845 NEONvqrshrnu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003846
3847// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Cheng738a97a2009-11-23 21:57:23 +00003848defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilsonbd3650c2009-10-21 02:15:46 +00003849 NEONvqrshrnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003850
3851// VSRA : Vector Shift Right and Accumulate
Evan Cheng738a97a2009-11-23 21:57:23 +00003852defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3853defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003854// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Cheng738a97a2009-11-23 21:57:23 +00003855defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3856defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003857
3858// VSLI : Vector Shift Left and Insert
Johnny Chen5d4e9172010-03-26 01:07:59 +00003859defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003860// VSRI : Vector Shift Right and Insert
Johnny Chen5d4e9172010-03-26 01:07:59 +00003861defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003862
3863// Vector Absolute and Saturating Absolute.
3864
3865// VABS : Vector Absolute Value
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003866defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003867 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003868 int_arm_neon_vabs>;
David Goodwinafcaf792009-09-23 21:38:08 +00003869def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003870 IIC_VUNAD, "vabs", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003871 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwinafcaf792009-09-23 21:38:08 +00003872def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003873 IIC_VUNAQ, "vabs", "f32",
Bob Wilson12842f92009-08-11 05:39:44 +00003874 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003875
3876// VQABS : Vector Saturating Absolute Value
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003877defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003878 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003879 int_arm_neon_vqabs>;
3880
3881// Vector Negate.
3882
Bob Wilsona3f19012010-07-13 21:16:48 +00003883def vnegd : PatFrag<(ops node:$in),
3884 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3885def vnegq : PatFrag<(ops node:$in),
3886 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003887
Evan Cheng738a97a2009-11-23 21:57:23 +00003888class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson2e076c42009-06-22 23:27:02 +00003889 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00003890 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003891 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00003892class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson2e076c42009-06-22 23:27:02 +00003893 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Cheng2a5d7642010-10-01 20:50:58 +00003894 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003895 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003896
Chris Lattner3dad5fb2010-03-28 08:39:10 +00003897// VNEG : Vector Negate (integer)
Evan Cheng738a97a2009-11-23 21:57:23 +00003898def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3899def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3900def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3901def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3902def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3903def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003904
3905// VNEG : Vector Negate (floating-point)
Bob Wilson004d2802010-02-17 22:23:11 +00003906def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwinbea68482009-09-25 18:38:29 +00003907 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Cheng738a97a2009-11-23 21:57:23 +00003908 "vneg", "f32", "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00003909 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3910def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwinbea68482009-09-25 18:38:29 +00003911 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Cheng738a97a2009-11-23 21:57:23 +00003912 "vneg", "f32", "$dst, $src", "",
Bob Wilson2e076c42009-06-22 23:27:02 +00003913 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3914
Bob Wilsona3f19012010-07-13 21:16:48 +00003915def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3916def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3917def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3918def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3919def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3920def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003921
3922// VQNEG : Vector Saturating Negate
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003923defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003924 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003925 int_arm_neon_vqneg>;
3926
3927// Vector Bit Counting Operations.
3928
3929// VCLS : Vector Count Leading Sign Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003930defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003931 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson2e076c42009-06-22 23:27:02 +00003932 int_arm_neon_vcls>;
3933// VCLZ : Vector Count Leading Zeros
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003934defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003935 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson2e076c42009-06-22 23:27:02 +00003936 int_arm_neon_vclz>;
3937// VCNT : Vector Count One Bits
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003938def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003939 IIC_VCNTiD, "vcnt", "8",
Bob Wilson2e076c42009-06-22 23:27:02 +00003940 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwinafcaf792009-09-23 21:38:08 +00003941def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Cheng738a97a2009-11-23 21:57:23 +00003942 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson2e076c42009-06-22 23:27:02 +00003943 v16i8, v16i8, int_arm_neon_vcnt>;
3944
Johnny Chen86ba44a2010-02-24 20:06:07 +00003945// Vector Swap -- for disassembly only.
3946def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3947 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3948 "vswp", "$dst, $src", "", []>;
3949def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3950 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3951 "vswp", "$dst, $src", "", []>;
3952
Bob Wilson2e076c42009-06-22 23:27:02 +00003953// Vector Move Operations.
3954
3955// VMOV : Vector Move (Register)
3956
Evan Cheng79efd712010-05-13 00:16:46 +00003957let neverHasSideEffects = 1 in {
Jim Grosbach785952e2010-11-19 22:43:08 +00003958def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb4fd2c92010-11-19 23:12:43 +00003959 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
3960 let Vn{4-0} = Vm{4-0};
3961}
Jim Grosbach785952e2010-11-19 22:43:08 +00003962def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb4fd2c92010-11-19 23:12:43 +00003963 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
3964 let Vn{4-0} = Vm{4-0};
3965}
Bob Wilson2e076c42009-06-22 23:27:02 +00003966
Evan Chengcd67c212010-05-14 02:13:41 +00003967// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Cheng31cdcd42010-05-06 06:36:08 +00003968// be expanded after register allocation is completed.
3969def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003970 NoItinerary, []>;
Evan Chengcd67c212010-05-14 02:13:41 +00003971
3972def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003973 NoItinerary, []>;
Evan Cheng79efd712010-05-13 00:16:46 +00003974} // neverHasSideEffects
Evan Cheng31cdcd42010-05-06 06:36:08 +00003975
Bob Wilson2e076c42009-06-22 23:27:02 +00003976// VMOV : Vector Move (Immediate)
3977
Evan Chengcd04ed32010-05-17 21:54:50 +00003978let isReMaterializable = 1 in {
Bob Wilson2e076c42009-06-22 23:27:02 +00003979def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00003980 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003981 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003982 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003983def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00003984 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003985 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00003986 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00003987
Bob Wilson6eae5202010-06-11 21:34:50 +00003988def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3989 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003990 "vmov", "i16", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003991 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach9c335bf2010-11-18 01:39:50 +00003992 let Inst{9} = SIMM{9};
Owen Anderson284cb362010-10-26 17:40:54 +00003993}
3994
Bob Wilson6eae5202010-06-11 21:34:50 +00003995def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3996 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00003997 "vmov", "i16", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00003998 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3999 let Inst{9} = SIMM{9};
4000}
Bob Wilson2e076c42009-06-22 23:27:02 +00004001
Bob Wilsonbd54a532010-07-14 06:30:44 +00004002def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00004003 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00004004 "vmov", "i32", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00004005 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
4006 let Inst{11-8} = SIMM{11-8};
4007}
4008
Bob Wilsonbd54a532010-07-14 06:30:44 +00004009def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00004010 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00004011 "vmov", "i32", "$dst, $SIMM", "",
Owen Anderson284cb362010-10-26 17:40:54 +00004012 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
4013 let Inst{11-8} = SIMM{11-8};
4014}
Bob Wilson2e076c42009-06-22 23:27:02 +00004015
4016def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00004017 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00004018 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00004019 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004020def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson6eae5202010-06-11 21:34:50 +00004021 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Cheng738a97a2009-11-23 21:57:23 +00004022 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsona3f19012010-07-13 21:16:48 +00004023 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengcd04ed32010-05-17 21:54:50 +00004024} // isReMaterializable
Bob Wilson2e076c42009-06-22 23:27:02 +00004025
4026// VMOV : Vector Get Lane (move scalar to ARM core register)
4027
Johnny Chenebc60ef2009-11-23 17:48:17 +00004028def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersoned9652f2010-10-27 21:28:09 +00004029 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4030 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4031 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4032 imm:$lane))]> {
4033 let Inst{21} = lane{2};
4034 let Inst{6-5} = lane{1-0};
4035}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004036def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersoned9652f2010-10-27 21:28:09 +00004037 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4038 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4039 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4040 imm:$lane))]> {
4041 let Inst{21} = lane{1};
4042 let Inst{6} = lane{0};
4043}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004044def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersoned9652f2010-10-27 21:28:09 +00004045 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4046 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4047 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4048 imm:$lane))]> {
4049 let Inst{21} = lane{2};
4050 let Inst{6-5} = lane{1-0};
4051}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004052def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersoned9652f2010-10-27 21:28:09 +00004053 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4054 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4055 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4056 imm:$lane))]> {
4057 let Inst{21} = lane{1};
4058 let Inst{6} = lane{0};
4059}
Johnny Chenebc60ef2009-11-23 17:48:17 +00004060def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersoned9652f2010-10-27 21:28:09 +00004061 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4062 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4063 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4064 imm:$lane))]> {
4065 let Inst{21} = lane{0};
4066}
Bob Wilson2e076c42009-06-22 23:27:02 +00004067// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4068def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4069 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004070 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004071 (SubReg_i8_lane imm:$lane))>;
4072def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4073 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004074 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004075 (SubReg_i16_lane imm:$lane))>;
4076def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4077 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004078 (DSubReg_i8_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004079 (SubReg_i8_lane imm:$lane))>;
4080def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4081 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004082 (DSubReg_i16_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004083 (SubReg_i16_lane imm:$lane))>;
4084def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4085 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004086 (DSubReg_i32_reg imm:$lane))),
Bob Wilson2e076c42009-06-22 23:27:02 +00004087 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikovcd41d072009-08-28 23:41:26 +00004088def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00004089 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikov8d0fbeb2009-09-12 22:21:08 +00004090 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004091def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9e899072010-02-17 00:31:29 +00004092 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikov8d0fbeb2009-09-12 22:21:08 +00004093 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004094//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004095// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004096def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004097 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004098
4099
4100// VMOV : Vector Set Lane (move ARM core register to scalar)
4101
Owen Andersoned9652f2010-10-27 21:28:09 +00004102let Constraints = "$src1 = $V" in {
4103def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4104 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4105 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4106 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4107 GPR:$R, imm:$lane))]> {
4108 let Inst{21} = lane{2};
4109 let Inst{6-5} = lane{1-0};
4110}
4111def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4112 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4113 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4114 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4115 GPR:$R, imm:$lane))]> {
4116 let Inst{21} = lane{1};
4117 let Inst{6} = lane{0};
4118}
4119def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4120 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4121 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4122 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4123 GPR:$R, imm:$lane))]> {
4124 let Inst{21} = lane{0};
4125}
Bob Wilson2e076c42009-06-22 23:27:02 +00004126}
4127def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004128 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004129 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004130 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004131 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004132 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004133def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004134 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004135 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004136 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004137 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004138 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004139def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach9c335bf2010-11-18 01:39:50 +00004140 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerb8a74272010-03-08 18:51:21 +00004141 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004142 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004143 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004144 (DSubReg_i32_reg imm:$lane)))>;
4145
Anton Korobeynikov36811442009-08-30 19:06:39 +00004146def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov0f38d982009-11-02 00:11:39 +00004147 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4148 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004149def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov0f38d982009-11-02 00:11:39 +00004150 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4151 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004152
4153//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004154// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004155def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov7167f332009-08-08 14:06:07 +00004156 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004157
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004158def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004159 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattnerce81b3c2010-03-15 00:52:43 +00004160def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004161 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004162def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004163 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikov58ebae42009-08-27 14:38:44 +00004164
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004165def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4166 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4167def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4168 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4169def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4170 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4171
4172def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4173 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4174 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004175 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004176def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4177 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4178 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004179 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004180def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4181 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4182 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004183 dsub_0)>;
Anton Korobeynikov076f1052009-08-27 16:10:17 +00004184
Bob Wilson2e076c42009-06-22 23:27:02 +00004185// VDUP : Vector Duplicate (from ARM core register to all elements)
4186
Evan Cheng738a97a2009-11-23 21:57:23 +00004187class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson2e076c42009-06-22 23:27:02 +00004188 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00004189 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsoneb54d512009-08-14 05:13:08 +00004190 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004191class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson2e076c42009-06-22 23:27:02 +00004192 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00004193 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsoneb54d512009-08-14 05:13:08 +00004194 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004195
Evan Cheng738a97a2009-11-23 21:57:23 +00004196def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4197def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4198def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4199def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4200def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4201def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004202
4203def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00004204 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsoneb54d512009-08-14 05:13:08 +00004205 [(set DPR:$dst, (v2f32 (NEONvdup
4206 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004207def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Cheng738a97a2009-11-23 21:57:23 +00004208 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsoneb54d512009-08-14 05:13:08 +00004209 [(set QPR:$dst, (v4f32 (NEONvdup
4210 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004211
4212// VDUP : Vector Duplicate Lane (from scalar to all elements)
4213
Johnny Chen45ab3f32010-03-25 17:01:27 +00004214class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4215 ValueType Ty>
4216 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4217 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4218 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004219
Johnny Chen45ab3f32010-03-25 17:01:27 +00004220class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenb6528d32009-11-23 21:00:43 +00004221 ValueType ResTy, ValueType OpTy>
Johnny Chen45ab3f32010-03-25 17:01:27 +00004222 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Cheng2a5d7642010-10-01 20:50:58 +00004223 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chen45ab3f32010-03-25 17:01:27 +00004224 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4225 imm:$lane)))]>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004226
Bob Wilsonbd3650c2009-10-21 02:15:46 +00004227// Inst{19-16} is partially specified depending on the element size.
4228
Owen Anderson40d24a42010-10-27 19:25:54 +00004229def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4230 let Inst{19-17} = lane{2-0};
4231}
4232def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4233 let Inst{19-18} = lane{1-0};
4234}
4235def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4236 let Inst{19} = lane{0};
4237}
4238def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4239 let Inst{19} = lane{0};
4240}
4241def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4242 let Inst{19-17} = lane{2-0};
4243}
4244def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4245 let Inst{19-18} = lane{1-0};
4246}
4247def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4248 let Inst{19} = lane{0};
4249}
4250def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4251 let Inst{19} = lane{0};
4252}
Bob Wilson2e076c42009-06-22 23:27:02 +00004253
Bob Wilsoncce31f62009-08-14 05:08:32 +00004254def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4255 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4256 (DSubReg_i8_reg imm:$lane))),
4257 (SubReg_i8_lane imm:$lane)))>;
4258def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4259 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4260 (DSubReg_i16_reg imm:$lane))),
4261 (SubReg_i16_lane imm:$lane)))>;
4262def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4263 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4264 (DSubReg_i32_reg imm:$lane))),
4265 (SubReg_i32_lane imm:$lane)))>;
4266def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4267 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4268 (DSubReg_i32_reg imm:$lane))),
4269 (SubReg_i32_lane imm:$lane)))>;
4270
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00004271def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenb6528d32009-11-23 21:00:43 +00004272 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach2e3e2a02010-10-06 21:16:16 +00004273def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenb6528d32009-11-23 21:00:43 +00004274 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov23b28cb2009-08-07 22:36:50 +00004275
Bob Wilson2e076c42009-06-22 23:27:02 +00004276// VMOVN : Vector Narrowing Move
Evan Cheng2a5d7642010-10-01 20:50:58 +00004277defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson4cd8a122010-08-30 20:02:30 +00004278 "vmovn", "i", trunc>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004279// VQMOVN : Vector Saturating Narrowing Move
Evan Cheng738a97a2009-11-23 21:57:23 +00004280defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4281 "vqmovn", "s", int_arm_neon_vqmovns>;
4282defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4283 "vqmovn", "u", int_arm_neon_vqmovnu>;
4284defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4285 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004286// VMOVL : Vector Lengthening Move
Bob Wilson9a511c02010-08-20 04:54:02 +00004287defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4288defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004289
4290// Vector Conversions.
4291
Johnny Chen8f3004c2010-03-17 17:52:21 +00004292// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen274a0d32010-03-17 23:26:50 +00004293def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4294 v2i32, v2f32, fp_to_sint>;
4295def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4296 v2i32, v2f32, fp_to_uint>;
4297def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4298 v2f32, v2i32, sint_to_fp>;
4299def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4300 v2f32, v2i32, uint_to_fp>;
Johnny Chen8f3004c2010-03-17 17:52:21 +00004301
Johnny Chen274a0d32010-03-17 23:26:50 +00004302def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4303 v4i32, v4f32, fp_to_sint>;
4304def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4305 v4i32, v4f32, fp_to_uint>;
4306def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4307 v4f32, v4i32, sint_to_fp>;
4308def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4309 v4f32, v4i32, uint_to_fp>;
Bob Wilson2e076c42009-06-22 23:27:02 +00004310
4311// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Cheng738a97a2009-11-23 21:57:23 +00004312def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004313 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004314def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004315 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004316def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004317 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004318def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004319 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4320
Evan Cheng738a97a2009-11-23 21:57:23 +00004321def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004322 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004323def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004324 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004325def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004326 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004327def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson2e076c42009-06-22 23:27:02 +00004328 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4329
Bob Wilsonea3a4022009-08-12 22:31:50 +00004330// Vector Reverse.
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004331
4332// VREV64 : Vector Reverse elements within 64-bit doublewords
4333
Evan Cheng738a97a2009-11-23 21:57:23 +00004334class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004335 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4336 (ins DPR:$Vm), IIC_VMOVD,
4337 OpcodeStr, Dt, "$Vd, $Vm", "",
4338 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004339class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004340 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4341 (ins QPR:$Vm), IIC_VMOVQ,
4342 OpcodeStr, Dt, "$Vd, $Vm", "",
4343 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004344
Evan Cheng738a97a2009-11-23 21:57:23 +00004345def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4346def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4347def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4348def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004349
Evan Cheng738a97a2009-11-23 21:57:23 +00004350def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4351def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4352def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4353def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004354
4355// VREV32 : Vector Reverse elements within 32-bit words
4356
Evan Cheng738a97a2009-11-23 21:57:23 +00004357class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004358 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4359 (ins DPR:$Vm), IIC_VMOVD,
4360 OpcodeStr, Dt, "$Vd, $Vm", "",
4361 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004362class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004363 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4364 (ins QPR:$Vm), IIC_VMOVQ,
4365 OpcodeStr, Dt, "$Vd, $Vm", "",
4366 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004367
Evan Cheng738a97a2009-11-23 21:57:23 +00004368def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4369def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004370
Evan Cheng738a97a2009-11-23 21:57:23 +00004371def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4372def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004373
4374// VREV16 : Vector Reverse elements within 16-bit halfwords
4375
Evan Cheng738a97a2009-11-23 21:57:23 +00004376class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004377 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4378 (ins DPR:$Vm), IIC_VMOVD,
4379 OpcodeStr, Dt, "$Vd, $Vm", "",
4380 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Cheng738a97a2009-11-23 21:57:23 +00004381class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004382 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4383 (ins QPR:$Vm), IIC_VMOVQ,
4384 OpcodeStr, Dt, "$Vd, $Vm", "",
4385 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004386
Evan Cheng738a97a2009-11-23 21:57:23 +00004387def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4388def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004389
Bob Wilson32cd8552009-08-19 17:03:43 +00004390// Other Vector Shuffles.
4391
4392// VEXT : Vector Extract
4393
Evan Cheng738a97a2009-11-23 21:57:23 +00004394class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004395 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4396 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4397 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4398 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4399 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson14be9302010-10-27 23:56:39 +00004400 bits<4> index;
4401 let Inst{11-8} = index{3-0};
4402}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004403
Evan Cheng738a97a2009-11-23 21:57:23 +00004404class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Anderson7e484e02010-11-21 06:47:06 +00004405 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4406 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4407 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4408 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4409 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson14be9302010-10-27 23:56:39 +00004410 bits<4> index;
4411 let Inst{11-8} = index{3-0};
4412}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004413
Owen Andersonbb81f802010-11-03 18:16:27 +00004414def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4415 let Inst{11-8} = index{3-0};
4416}
4417def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4418 let Inst{11-9} = index{2-0};
4419 let Inst{8} = 0b0;
4420}
4421def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4422 let Inst{11-10} = index{1-0};
4423 let Inst{9-8} = 0b00;
4424}
4425def VEXTdf : VEXTd<"vext", "32", v2f32> {
4426 let Inst{11} = index{0};
4427 let Inst{10-8} = 0b000;
4428}
Anton Korobeynikov38f284f2009-08-21 12:40:21 +00004429
Owen Andersonbb81f802010-11-03 18:16:27 +00004430def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4431 let Inst{11-8} = index{3-0};
4432}
4433def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4434 let Inst{11-9} = index{2-0};
4435 let Inst{8} = 0b0;
4436}
4437def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4438 let Inst{11-10} = index{1-0};
4439 let Inst{9-8} = 0b00;
4440}
4441def VEXTqf : VEXTq<"vext", "32", v4f32> {
4442 let Inst{11} = index{0};
4443 let Inst{10-8} = 0b000;
4444}
Bob Wilson32cd8552009-08-19 17:03:43 +00004445
Bob Wilsondb46af02009-08-08 05:53:00 +00004446// VTRN : Vector Transpose
4447
Evan Cheng738a97a2009-11-23 21:57:23 +00004448def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4449def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4450def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004451
Evan Cheng738a97a2009-11-23 21:57:23 +00004452def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4453def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4454def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004455
Bob Wilsone2231072009-08-08 06:13:25 +00004456// VUZP : Vector Unzip (Deinterleave)
4457
Evan Cheng738a97a2009-11-23 21:57:23 +00004458def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4459def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4460def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004461
Evan Cheng738a97a2009-11-23 21:57:23 +00004462def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4463def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4464def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004465
4466// VZIP : Vector Zip (Interleave)
4467
Evan Cheng738a97a2009-11-23 21:57:23 +00004468def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4469def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4470def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsone2231072009-08-08 06:13:25 +00004471
Evan Cheng738a97a2009-11-23 21:57:23 +00004472def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4473def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4474def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilsondb46af02009-08-08 05:53:00 +00004475
Bob Wilson4b354482009-08-12 20:51:55 +00004476// Vector Table Lookup and Table Extension.
4477
4478// VTBL : Vector Table Lookup
4479def VTBL1
Owen Anderson2ef66882010-10-28 00:18:46 +00004480 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4481 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4482 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4483 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004484let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson4b354482009-08-12 20:51:55 +00004485def VTBL2
Owen Anderson2ef66882010-10-28 00:18:46 +00004486 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4487 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4488 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004489def VTBL3
Owen Anderson2ef66882010-10-28 00:18:46 +00004490 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4491 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4492 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004493def VTBL4
Owen Anderson2ef66882010-10-28 00:18:46 +00004494 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4495 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chenc86256f2010-03-29 01:14:22 +00004496 NVTBLFrm, IIC_VTB4,
Owen Anderson2ef66882010-10-28 00:18:46 +00004497 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004498} // hasExtraSrcRegAllocReq = 1
Bob Wilson4b354482009-08-12 20:51:55 +00004499
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004500def VTBL2Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004501 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004502def VTBL3Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004503 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004504def VTBL4Pseudo
Jim Grosbach233b3a22010-10-06 20:36:55 +00004505 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004506
Bob Wilson4b354482009-08-12 20:51:55 +00004507// VTBX : Vector Table Extension
4508def VTBX1
Owen Anderson2ef66882010-10-28 00:18:46 +00004509 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4510 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4511 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4512 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4513 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004514let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson4b354482009-08-12 20:51:55 +00004515def VTBX2
Owen Anderson2ef66882010-10-28 00:18:46 +00004516 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4517 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4518 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004519def VTBX3
Owen Anderson2ef66882010-10-28 00:18:46 +00004520 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4521 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chenc86256f2010-03-29 01:14:22 +00004522 NVTBLFrm, IIC_VTBX3,
Owen Anderson2ef66882010-10-28 00:18:46 +00004523 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4524 "$orig = $Vd", []>;
Bob Wilson4b354482009-08-12 20:51:55 +00004525def VTBX4
Owen Anderson2ef66882010-10-28 00:18:46 +00004526 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4527 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4528 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4529 "$orig = $Vd", []>;
Evan Cheng1b2b64f2009-10-01 08:22:27 +00004530} // hasExtraSrcRegAllocReq = 1
Bob Wilson4b354482009-08-12 20:51:55 +00004531
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004532def VTBX2Pseudo
4533 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004534 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004535def VTBX3Pseudo
4536 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004537 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004538def VTBX4Pseudo
4539 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach233b3a22010-10-06 20:36:55 +00004540 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00004541
Bob Wilson2e076c42009-06-22 23:27:02 +00004542//===----------------------------------------------------------------------===//
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004543// NEON instructions for single-precision FP math
4544//===----------------------------------------------------------------------===//
4545
Bob Wilson004d2802010-02-17 22:23:11 +00004546class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4547 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004548 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004549 SPR:$a, ssub_0))),
4550 ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004551
4552class N3VSPat<SDNode OpNode, NeonI Inst>
4553 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004554 (EXTRACT_SUBREG (v2f32
4555 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004556 SPR:$a, ssub_0),
Chris Lattnerb8a74272010-03-08 18:51:21 +00004557 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004558 SPR:$b, ssub_0))),
4559 ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004560
4561class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4562 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4563 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004564 SPR:$acc, ssub_0),
Bob Wilson004d2802010-02-17 22:23:11 +00004565 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004566 SPR:$a, ssub_0),
Bob Wilson004d2802010-02-17 22:23:11 +00004567 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen6c47d642010-05-24 16:54:32 +00004568 SPR:$b, ssub_0)),
4569 ssub_0)>;
Bob Wilson004d2802010-02-17 22:23:11 +00004570
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004571// These need separate instructions because they must use DPR_VFP2 register
4572// class which have SPR sub-registers.
4573
4574// Vector Add Operations used for single-precision FP
4575let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004576def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4577def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004578
David Goodwin85b5b022009-08-10 22:17:39 +00004579// Vector Sub Operations used for single-precision FP
4580let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004581def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4582def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004583
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004584// Vector Multiply Operations used for single-precision FP
4585let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004586def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4587def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004588
4589// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach5cba8de2009-10-31 22:57:36 +00004590// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4591// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004592
Jim Grosbach5cba8de2009-10-31 22:57:36 +00004593//let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004594//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004595// v2f32, fmul, fadd>;
Bob Wilson004d2802010-02-17 22:23:11 +00004596//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach5cba8de2009-10-31 22:57:36 +00004597
4598//let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004599//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004600// v2f32, fmul, fsub>;
Bob Wilson004d2802010-02-17 22:23:11 +00004601//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004602
David Goodwin85b5b022009-08-10 22:17:39 +00004603// Vector Absolute used for single-precision FP
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004604let neverHasSideEffects = 1 in
Bob Wilsoncb2deb22010-02-17 22:42:54 +00004605def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4606 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4607 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson004d2802010-02-17 22:23:11 +00004608def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004609
David Goodwin85b5b022009-08-10 22:17:39 +00004610// Vector Negate used for single-precision FP
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004611let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004612def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4613 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4614 "vneg", "f32", "$dst, $src", "", []>;
4615def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004616
Bob Wilsonc6c13a32010-02-18 06:05:53 +00004617// Vector Maximum used for single-precision FP
4618let neverHasSideEffects = 1 in
4619def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004620 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00004621 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4622def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4623
4624// Vector Minimum used for single-precision FP
4625let neverHasSideEffects = 1 in
4626def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilsoncf603fb2010-03-27 03:56:52 +00004627 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00004628 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4629def : N3VSPat<NEONfmin, VMINfd_sfp>;
4630
David Goodwin85b5b022009-08-10 22:17:39 +00004631// Vector Convert between single-precision FP and integer
4632let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004633def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4634 v2i32, v2f32, fp_to_sint>;
Bob Wilsone4191e72010-03-19 22:51:32 +00004635def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004636
4637let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004638def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4639 v2i32, v2f32, fp_to_uint>;
Bob Wilsone4191e72010-03-19 22:51:32 +00004640def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004641
4642let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004643def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4644 v2f32, v2i32, sint_to_fp>;
Bob Wilsone4191e72010-03-19 22:51:32 +00004645def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004646
4647let neverHasSideEffects = 1 in
Bob Wilson004d2802010-02-17 22:23:11 +00004648def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4649 v2f32, v2i32, uint_to_fp>;
Bob Wilsone4191e72010-03-19 22:51:32 +00004650def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin85b5b022009-08-10 22:17:39 +00004651
Evan Cheng4c3b1ca2009-08-07 19:30:41 +00004652//===----------------------------------------------------------------------===//
Bob Wilson2e076c42009-06-22 23:27:02 +00004653// Non-Instruction Patterns
4654//===----------------------------------------------------------------------===//
4655
4656// bit_convert
4657def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4658def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4659def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4660def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4661def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4662def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4663def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4664def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4665def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4666def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4667def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4668def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4669def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4670def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4671def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4672def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4673def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4674def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4675def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4676def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4677def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4678def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4679def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4680def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4681def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4682def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4683def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4684def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4685def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4686def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4687
4688def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4689def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4690def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4691def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4692def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4693def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4694def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4695def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4696def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4697def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4698def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4699def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4700def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4701def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4702def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4703def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4704def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4705def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4706def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4707def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4708def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4709def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4710def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4711def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4712def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4713def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4714def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4715def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4716def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4717def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;