blob: 91788ac4f8934064b9ca78bf837a87316a53e1e2 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information -------------===//
Anton Korobeynikov99152f32009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinade05a32009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikov99152f32009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Cheng207b2462009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000015#include "ARM.h"
Evan Cheng207b2462009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000017#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMAddressingModes.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng1a4492b2009-11-01 22:04:35 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Tim Northover798697d2013-04-21 11:57:07 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Grosbach617f84dd2012-02-28 23:53:30 +000023#include "llvm/MC/MCInst.h"
Evan Cheng02b184d2010-06-25 22:42:03 +000024#include "llvm/Support/CommandLine.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000025
26using namespace llvm;
27
Owen Anderson671d5782010-10-01 20:28:06 +000028static cl::opt<bool>
29OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
30 cl::desc("Use old-style Thumb2 if-conversion heuristics"),
31 cl::init(false));
32
Anton Korobeynikov14635da2009-11-02 00:10:38 +000033Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
Bill Wendlingf95178e2013-06-07 05:54:19 +000034 : ARMBaseInstrInfo(STI), RI(STI) {
Anton Korobeynikov99152f32009-06-26 21:28:53 +000035}
36
Jim Grosbach617f84dd2012-02-28 23:53:30 +000037/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
38void Thumb2InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
Richard Barton87dacc32013-10-18 14:09:49 +000039 NopInst.setOpcode(ARM::tHINT);
40 NopInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach617f84dd2012-02-28 23:53:30 +000041 NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
42 NopInst.addOperand(MCOperand::CreateReg(0));
43}
44
Evan Chengcd4cdd12009-07-11 06:43:01 +000045unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwinaf7451b2009-07-08 16:09:28 +000046 // FIXME
47 return 0;
48}
49
Evan Cheng2d51c7c2010-06-18 23:09:54 +000050void
51Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
52 MachineBasicBlock *NewDest) const {
53 MachineBasicBlock *MBB = Tail->getParent();
54 ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
55 if (!AFI->hasITBlocks()) {
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +000056 TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000057 return;
58 }
59
60 // If the first instruction of Tail is predicated, we may have to update
61 // the IT instruction.
62 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +000063 ARMCC::CondCodes CC = getInstrPredicate(Tail, PredReg);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000064 MachineBasicBlock::iterator MBBI = Tail;
65 if (CC != ARMCC::AL)
66 // Expecting at least the t2IT instruction before it.
67 --MBBI;
68
69 // Actually replace the tail.
Jakob Stoklund Olesen9de596e2012-11-28 02:35:17 +000070 TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
Evan Cheng2d51c7c2010-06-18 23:09:54 +000071
72 // Fix up IT.
73 if (CC != ARMCC::AL) {
74 MachineBasicBlock::iterator E = MBB->begin();
75 unsigned Count = 4; // At most 4 instructions in an IT block.
76 while (Count && MBBI != E) {
77 if (MBBI->isDebugValue()) {
78 --MBBI;
79 continue;
80 }
81 if (MBBI->getOpcode() == ARM::t2IT) {
82 unsigned Mask = MBBI->getOperand(1).getImm();
83 if (Count == 4)
84 MBBI->eraseFromParent();
85 else {
86 unsigned MaskOn = 1 << Count;
87 unsigned MaskOff = ~(MaskOn - 1);
88 MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
89 }
90 return;
91 }
92 --MBBI;
93 --Count;
94 }
95
96 // Ctrl flow can reach here if branch folding is run before IT block
97 // formation pass.
98 }
99}
100
David Goodwinaf7451b2009-07-08 16:09:28 +0000101bool
Evan Cheng37bb6172010-06-22 01:18:16 +0000102Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
103 MachineBasicBlock::iterator MBBI) const {
Evan Cheng666cf562011-02-22 07:07:59 +0000104 while (MBBI->isDebugValue()) {
Evan Cheng87a9f192011-02-21 23:40:47 +0000105 ++MBBI;
Evan Cheng666cf562011-02-22 07:07:59 +0000106 if (MBBI == MBB.end())
107 return false;
108 }
Evan Cheng87a9f192011-02-21 23:40:47 +0000109
Evan Cheng37bb6172010-06-22 01:18:16 +0000110 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000111 return getITInstrPredicate(MBBI, PredReg) == ARMCC::AL;
Evan Cheng37bb6172010-06-22 01:18:16 +0000112}
113
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000114void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator I, DebugLoc DL,
116 unsigned DestReg, unsigned SrcReg,
117 bool KillSrc) const {
Evan Cheng186332f2009-07-27 00:33:08 +0000118 // Handle SPR, DPR, and QPR copies.
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +0000119 if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
120 return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
121
Jim Grosbache9cc9012011-06-30 23:38:17 +0000122 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000123 .addReg(SrcReg, getKillRegState(KillSrc)));
Anton Korobeynikovc5df7e22009-07-16 23:26:06 +0000124}
Evan Chengc47e1092009-07-27 03:14:20 +0000125
126void Thumb2InstrInfo::
127storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
128 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000129 const TargetRegisterClass *RC,
130 const TargetRegisterInfo *TRI) const {
Tim Northover798697d2013-04-21 11:57:07 +0000131 DebugLoc DL;
132 if (I != MBB.end()) DL = I->getDebugLoc();
133
134 MachineFunction &MF = *MBB.getParent();
135 MachineFrameInfo &MFI = *MF.getFrameInfo();
136 MachineMemOperand *MMO =
137 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
138 MachineMemOperand::MOStore,
139 MFI.getObjectSize(FI),
140 MFI.getObjectAlignment(FI));
141
Craig Topperc7242e02012-04-20 07:30:17 +0000142 if (RC == &ARM::GPRRegClass || RC == &ARM::tGPRRegClass ||
143 RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass ||
144 RC == &ARM::GPRnopcRegClass) {
Evan Chengc47e1092009-07-27 03:14:20 +0000145 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
146 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng1a4492b2009-11-01 22:04:35 +0000147 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Chengc47e1092009-07-27 03:14:20 +0000148 return;
149 }
150
Tim Northover798697d2013-04-21 11:57:07 +0000151 if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
152 // Thumb2 STRD expects its dest-registers to be in rGPR. Not a problem for
153 // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
154 // otherwise).
155 MachineRegisterInfo *MRI = &MF.getRegInfo();
Tilmann Scheller841a9cc2013-09-05 11:59:43 +0000156 MRI->constrainRegClass(SrcReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass);
Tim Northover798697d2013-04-21 11:57:07 +0000157
158 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2STRDi8));
159 AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
160 AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
161 MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO);
162 AddDefaultPred(MIB);
163 return;
164 }
165
Evan Chengefb126a2010-05-06 19:06:44 +0000166 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Chengc47e1092009-07-27 03:14:20 +0000167}
168
169void Thumb2InstrInfo::
170loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
171 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +0000172 const TargetRegisterClass *RC,
173 const TargetRegisterInfo *TRI) const {
Tim Northover798697d2013-04-21 11:57:07 +0000174 MachineFunction &MF = *MBB.getParent();
175 MachineFrameInfo &MFI = *MF.getFrameInfo();
176 MachineMemOperand *MMO =
177 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
178 MachineMemOperand::MOLoad,
179 MFI.getObjectSize(FI),
180 MFI.getObjectAlignment(FI));
181 DebugLoc DL;
182 if (I != MBB.end()) DL = I->getDebugLoc();
183
Craig Topperc7242e02012-04-20 07:30:17 +0000184 if (RC == &ARM::GPRRegClass || RC == &ARM::tGPRRegClass ||
185 RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass ||
186 RC == &ARM::GPRnopcRegClass) {
Evan Chengc47e1092009-07-27 03:14:20 +0000187 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Cheng1a4492b2009-11-01 22:04:35 +0000188 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Chengc47e1092009-07-27 03:14:20 +0000189 return;
190 }
191
Tim Northover798697d2013-04-21 11:57:07 +0000192 if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
193 // Thumb2 LDRD expects its dest-registers to be in rGPR. Not a problem for
194 // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
195 // otherwise).
196 MachineRegisterInfo *MRI = &MF.getRegInfo();
Tilmann Scheller841a9cc2013-09-05 11:59:43 +0000197 MRI->constrainRegClass(DestReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass);
Tim Northover798697d2013-04-21 11:57:07 +0000198
199 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2LDRDi8));
200 AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
201 AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
202 MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO);
203 AddDefaultPred(MIB);
204
205 if (TargetRegisterInfo::isPhysicalRegister(DestReg))
206 MIB.addReg(DestReg, RegState::ImplicitDefine);
207 return;
208 }
209
Evan Chengefb126a2010-05-06 19:06:44 +0000210 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Chengc47e1092009-07-27 03:14:20 +0000211}
Evan Cheng780748d2009-07-28 05:48:47 +0000212
Evan Cheng780748d2009-07-28 05:48:47 +0000213void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
214 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
215 unsigned DestReg, unsigned BaseReg, int NumBytes,
216 ARMCC::CondCodes Pred, unsigned PredReg,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000217 const ARMBaseInstrInfo &TII, unsigned MIFlags) {
Tim Northoverc9432eb2013-11-04 23:04:15 +0000218 if (NumBytes == 0 && DestReg != BaseReg) {
219 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), DestReg)
220 .addReg(BaseReg, RegState::Kill)
221 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
222 return;
223 }
224
Evan Cheng780748d2009-07-28 05:48:47 +0000225 bool isSub = NumBytes < 0;
226 if (isSub) NumBytes = -NumBytes;
227
228 // If profitable, use a movw or movt to materialize the offset.
229 // FIXME: Use the scavenger to grab a scratch register.
230 if (DestReg != ARM::SP && DestReg != BaseReg &&
231 NumBytes >= 4096 &&
232 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
233 bool Fits = false;
234 if (NumBytes < 65536) {
235 // Use a movw to materialize the 16-bit constant.
236 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
237 .addImm(NumBytes)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000238 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000239 Fits = true;
240 } else if ((NumBytes & 0xffff) == 0) {
241 // Use a movt to materialize the 32-bit constant.
242 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
243 .addReg(DestReg)
244 .addImm(NumBytes >> 16)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000245 .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000246 Fits = true;
247 }
248
249 if (Fits) {
250 if (isSub) {
251 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
252 .addReg(BaseReg, RegState::Kill)
253 .addReg(DestReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000254 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
255 .setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000256 } else {
257 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
258 .addReg(DestReg, RegState::Kill)
259 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000260 .addImm((unsigned)Pred).addReg(PredReg).addReg(0)
261 .setMIFlags(MIFlags);
Evan Cheng780748d2009-07-28 05:48:47 +0000262 }
263 return;
264 }
265 }
266
267 while (NumBytes) {
Evan Cheng780748d2009-07-28 05:48:47 +0000268 unsigned ThisVal = NumBytes;
Evan Chengb972e562009-08-07 00:34:42 +0000269 unsigned Opc = 0;
270 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
271 // mov sp, rn. Note t2MOVr cannot be used.
Jim Grosbache9cc9012011-06-30 23:38:17 +0000272 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),DestReg)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000273 .addReg(BaseReg).setMIFlags(MIFlags));
Evan Chengb972e562009-08-07 00:34:42 +0000274 BaseReg = ARM::SP;
275 continue;
276 }
277
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000278 bool HasCCOut = true;
Evan Chengb972e562009-08-07 00:34:42 +0000279 if (BaseReg == ARM::SP) {
280 // sub sp, sp, #imm7
281 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
282 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
283 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000284 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
285 .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags));
Evan Chengb972e562009-08-07 00:34:42 +0000286 NumBytes = 0;
287 continue;
288 }
289
290 // sub rd, sp, so_imm
Jim Grosbacha8a80672011-06-29 23:25:04 +0000291 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
Evan Chengb972e562009-08-07 00:34:42 +0000292 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
293 NumBytes = 0;
294 } else {
295 // FIXME: Move this to ARMAddressingModes.h?
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000296 unsigned RotAmt = countLeadingZeros(ThisVal);
Evan Chengb972e562009-08-07 00:34:42 +0000297 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
298 NumBytes &= ~ThisVal;
299 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
300 "Bit extraction didn't work?");
301 }
Evan Cheng780748d2009-07-28 05:48:47 +0000302 } else {
Evan Chengb972e562009-08-07 00:34:42 +0000303 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
304 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
305 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
306 NumBytes = 0;
307 } else if (ThisVal < 4096) {
308 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000309 HasCCOut = false;
Evan Chengb972e562009-08-07 00:34:42 +0000310 NumBytes = 0;
311 } else {
312 // FIXME: Move this to ARMAddressingModes.h?
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000313 unsigned RotAmt = countLeadingZeros(ThisVal);
Evan Chengb972e562009-08-07 00:34:42 +0000314 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
315 NumBytes &= ~ThisVal;
316 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
317 "Bit extraction didn't work?");
318 }
Evan Cheng780748d2009-07-28 05:48:47 +0000319 }
320
321 // Build the new ADD / SUB.
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000322 MachineInstrBuilder MIB =
323 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
324 .addReg(BaseReg, RegState::Kill)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000325 .addImm(ThisVal)).setMIFlags(MIFlags);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000326 if (HasCCOut)
327 AddDefaultCC(MIB);
Evan Chengb972e562009-08-07 00:34:42 +0000328
Evan Cheng780748d2009-07-28 05:48:47 +0000329 BaseReg = DestReg;
330 }
331}
332
333static unsigned
334negativeOffsetOpcode(unsigned opcode)
335{
336 switch (opcode) {
337 case ARM::t2LDRi12: return ARM::t2LDRi8;
338 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
339 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
340 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
341 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
342 case ARM::t2STRi12: return ARM::t2STRi8;
343 case ARM::t2STRBi12: return ARM::t2STRBi8;
344 case ARM::t2STRHi12: return ARM::t2STRHi8;
Weiming Zhao286304a2013-09-26 17:25:10 +0000345 case ARM::t2PLDi12: return ARM::t2PLDi8;
Evan Cheng780748d2009-07-28 05:48:47 +0000346
347 case ARM::t2LDRi8:
348 case ARM::t2LDRHi8:
349 case ARM::t2LDRBi8:
350 case ARM::t2LDRSHi8:
351 case ARM::t2LDRSBi8:
352 case ARM::t2STRi8:
353 case ARM::t2STRBi8:
354 case ARM::t2STRHi8:
Weiming Zhao286304a2013-09-26 17:25:10 +0000355 case ARM::t2PLDi8:
Evan Cheng780748d2009-07-28 05:48:47 +0000356 return opcode;
357
358 default:
359 break;
360 }
361
362 return 0;
363}
364
365static unsigned
366positiveOffsetOpcode(unsigned opcode)
367{
368 switch (opcode) {
369 case ARM::t2LDRi8: return ARM::t2LDRi12;
370 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
371 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
372 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
373 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
374 case ARM::t2STRi8: return ARM::t2STRi12;
375 case ARM::t2STRBi8: return ARM::t2STRBi12;
376 case ARM::t2STRHi8: return ARM::t2STRHi12;
Weiming Zhao286304a2013-09-26 17:25:10 +0000377 case ARM::t2PLDi8: return ARM::t2PLDi12;
Evan Cheng780748d2009-07-28 05:48:47 +0000378
379 case ARM::t2LDRi12:
380 case ARM::t2LDRHi12:
381 case ARM::t2LDRBi12:
382 case ARM::t2LDRSHi12:
383 case ARM::t2LDRSBi12:
384 case ARM::t2STRi12:
385 case ARM::t2STRBi12:
386 case ARM::t2STRHi12:
Weiming Zhao286304a2013-09-26 17:25:10 +0000387 case ARM::t2PLDi12:
Evan Cheng780748d2009-07-28 05:48:47 +0000388 return opcode;
389
390 default:
391 break;
392 }
393
394 return 0;
395}
396
397static unsigned
398immediateOffsetOpcode(unsigned opcode)
399{
400 switch (opcode) {
401 case ARM::t2LDRs: return ARM::t2LDRi12;
402 case ARM::t2LDRHs: return ARM::t2LDRHi12;
403 case ARM::t2LDRBs: return ARM::t2LDRBi12;
404 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
405 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
406 case ARM::t2STRs: return ARM::t2STRi12;
407 case ARM::t2STRBs: return ARM::t2STRBi12;
408 case ARM::t2STRHs: return ARM::t2STRHi12;
Weiming Zhao286304a2013-09-26 17:25:10 +0000409 case ARM::t2PLDs: return ARM::t2PLDi12;
Evan Cheng780748d2009-07-28 05:48:47 +0000410
411 case ARM::t2LDRi12:
412 case ARM::t2LDRHi12:
413 case ARM::t2LDRBi12:
414 case ARM::t2LDRSHi12:
415 case ARM::t2LDRSBi12:
416 case ARM::t2STRi12:
417 case ARM::t2STRBi12:
418 case ARM::t2STRHi12:
Weiming Zhao286304a2013-09-26 17:25:10 +0000419 case ARM::t2PLDi12:
Evan Cheng780748d2009-07-28 05:48:47 +0000420 case ARM::t2LDRi8:
421 case ARM::t2LDRHi8:
422 case ARM::t2LDRBi8:
423 case ARM::t2LDRSHi8:
424 case ARM::t2LDRSBi8:
425 case ARM::t2STRi8:
426 case ARM::t2STRBi8:
427 case ARM::t2STRHi8:
Weiming Zhao286304a2013-09-26 17:25:10 +0000428 case ARM::t2PLDi8:
Evan Cheng780748d2009-07-28 05:48:47 +0000429 return opcode;
430
431 default:
432 break;
433 }
434
435 return 0;
436}
437
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000438bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
439 unsigned FrameReg, int &Offset,
440 const ARMBaseInstrInfo &TII) {
Evan Cheng780748d2009-07-28 05:48:47 +0000441 unsigned Opcode = MI.getOpcode();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000442 const MCInstrDesc &Desc = MI.getDesc();
Evan Cheng780748d2009-07-28 05:48:47 +0000443 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
444 bool isSub = false;
445
446 // Memory operands in inline assembly always use AddrModeT2_i12.
447 if (Opcode == ARM::INLINEASM)
448 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000449
Evan Cheng780748d2009-07-28 05:48:47 +0000450 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
451 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Chengb972e562009-08-07 00:34:42 +0000452
Jakob Stoklund Olesenbdc17f62010-01-19 21:08:28 +0000453 unsigned PredReg;
454 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng780748d2009-07-28 05:48:47 +0000455 // Turn it into a move.
Jim Grosbache9cc9012011-06-30 23:38:17 +0000456 MI.setDesc(TII.get(ARM::tMOVr));
Evan Cheng780748d2009-07-28 05:48:47 +0000457 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesenbdc17f62010-01-19 21:08:28 +0000458 // Remove offset and remaining explicit predicate operands.
459 do MI.RemoveOperand(FrameRegIdx+1);
Jim Grosbachb98ab912011-06-30 22:10:46 +0000460 while (MI.getNumOperands() > FrameRegIdx+1);
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +0000461 MachineInstrBuilder MIB(*MI.getParent()->getParent(), &MI);
Jim Grosbachb98ab912011-06-30 22:10:46 +0000462 AddDefaultPred(MIB);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000463 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000464 }
465
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000466 bool HasCCOut = Opcode != ARM::t2ADDri12;
467
Evan Cheng780748d2009-07-28 05:48:47 +0000468 if (Offset < 0) {
469 Offset = -Offset;
470 isSub = true;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000471 MI.setDesc(TII.get(ARM::t2SUBri));
Evan Chengb972e562009-08-07 00:34:42 +0000472 } else {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000473 MI.setDesc(TII.get(ARM::t2ADDri));
Evan Cheng780748d2009-07-28 05:48:47 +0000474 }
475
476 // Common case: small offset, fits into instruction.
477 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng780748d2009-07-28 05:48:47 +0000478 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
479 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000480 // Add cc_out operand if the original instruction did not have one.
481 if (!HasCCOut)
482 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000483 Offset = 0;
484 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000485 }
486 // Another common case: imm12.
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000487 if (Offset < 4096 &&
488 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000489 unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Evan Chengb972e562009-08-07 00:34:42 +0000490 MI.setDesc(TII.get(NewOpc));
Evan Cheng780748d2009-07-28 05:48:47 +0000491 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
492 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000493 // Remove the cc_out operand.
494 if (HasCCOut)
495 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000496 Offset = 0;
497 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000498 }
499
500 // Otherwise, extract 8 adjacent bits from the immediate into this
501 // t2ADDri/t2SUBri.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000502 unsigned RotAmt = countLeadingZeros<unsigned>(Offset);
Evan Cheng780748d2009-07-28 05:48:47 +0000503 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
504
505 // We will handle these bits from offset, clear them.
506 Offset &= ~ThisImmVal;
507
508 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
509 "Bit extraction didn't work?");
510 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilson0bfbd9b2010-03-08 22:56:15 +0000511 // Add cc_out operand if the original instruction did not have one.
512 if (!HasCCOut)
513 MI.addOperand(MachineOperand::CreateReg(0, false));
514
Evan Cheng780748d2009-07-28 05:48:47 +0000515 } else {
Bob Wilson967bf272009-09-15 17:56:18 +0000516
Bob Wilson5638c362010-02-06 00:24:38 +0000517 // AddrMode4 and AddrMode6 cannot handle any offset.
518 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilson967bf272009-09-15 17:56:18 +0000519 return false;
520
Evan Cheng780748d2009-07-28 05:48:47 +0000521 // AddrModeT2_so cannot handle any offset. If there is no offset
522 // register then we change to an immediate version.
Evan Chengb972e562009-08-07 00:34:42 +0000523 unsigned NewOpc = Opcode;
Evan Cheng780748d2009-07-28 05:48:47 +0000524 if (AddrMode == ARMII::AddrModeT2_so) {
525 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
526 if (OffsetReg != 0) {
527 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000528 return Offset == 0;
Evan Cheng780748d2009-07-28 05:48:47 +0000529 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000530
Evan Cheng780748d2009-07-28 05:48:47 +0000531 MI.RemoveOperand(FrameRegIdx+1);
532 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
533 NewOpc = immediateOffsetOpcode(Opcode);
534 AddrMode = ARMII::AddrModeT2_i12;
535 }
536
537 unsigned NumBits = 0;
538 unsigned Scale = 1;
539 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
540 // i8 supports only negative, and i12 supports only positive, so
541 // based on Offset sign convert Opcode to the appropriate
542 // instruction
543 Offset += MI.getOperand(FrameRegIdx+1).getImm();
544 if (Offset < 0) {
545 NewOpc = negativeOffsetOpcode(Opcode);
546 NumBits = 8;
547 isSub = true;
548 Offset = -Offset;
549 } else {
550 NewOpc = positiveOffsetOpcode(Opcode);
551 NumBits = 12;
552 }
Bob Wilson5638c362010-02-06 00:24:38 +0000553 } else if (AddrMode == ARMII::AddrMode5) {
554 // VFP address mode.
555 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
556 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
557 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
558 InstrOffs *= -1;
Evan Cheng780748d2009-07-28 05:48:47 +0000559 NumBits = 8;
560 Scale = 4;
561 Offset += InstrOffs * 4;
562 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
563 if (Offset < 0) {
564 Offset = -Offset;
565 isSub = true;
566 }
Tim Northover798697d2013-04-21 11:57:07 +0000567 } else if (AddrMode == ARMII::AddrModeT2_i8s4) {
568 Offset += MI.getOperand(FrameRegIdx + 1).getImm() * 4;
569 NumBits = 8;
570 // MCInst operand has already scaled value.
571 Scale = 1;
572 if (Offset < 0) {
573 isSub = true;
574 Offset = -Offset;
575 }
Bob Wilson5638c362010-02-06 00:24:38 +0000576 } else {
577 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng780748d2009-07-28 05:48:47 +0000578 }
579
580 if (NewOpc != Opcode)
581 MI.setDesc(TII.get(NewOpc));
582
583 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
584
585 // Attempt to fold address computation
586 // Common case: small offset, fits into instruction.
587 int ImmedOffset = Offset / Scale;
588 unsigned Mask = (1 << NumBits) - 1;
589 if ((unsigned)Offset <= Mask * Scale) {
590 // Replace the FrameIndex with fp/sp
591 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
592 if (isSub) {
593 if (AddrMode == ARMII::AddrMode5)
594 // FIXME: Not consistent.
595 ImmedOffset |= 1 << NumBits;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000596 else
Evan Cheng780748d2009-07-28 05:48:47 +0000597 ImmedOffset = -ImmedOffset;
598 }
599 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000600 Offset = 0;
601 return true;
Evan Cheng780748d2009-07-28 05:48:47 +0000602 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000603
Evan Cheng780748d2009-07-28 05:48:47 +0000604 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwin08309802009-07-28 23:52:33 +0000605 ImmedOffset = ImmedOffset & Mask;
Evan Cheng780748d2009-07-28 05:48:47 +0000606 if (isSub) {
607 if (AddrMode == ARMII::AddrMode5)
608 // FIXME: Not consistent.
609 ImmedOffset |= 1 << NumBits;
Evan Cheng8b9deeb2009-08-03 02:38:06 +0000610 else {
Evan Cheng780748d2009-07-28 05:48:47 +0000611 ImmedOffset = -ImmedOffset;
Evan Cheng8b9deeb2009-08-03 02:38:06 +0000612 if (ImmedOffset == 0)
613 // Change the opcode back if the encoded offset is zero.
614 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
615 }
Evan Cheng780748d2009-07-28 05:48:47 +0000616 }
617 ImmOp.ChangeToImmediate(ImmedOffset);
618 Offset &= ~(Mask*Scale);
619 }
620
Evan Cheng7a37b1a2009-08-27 01:23:50 +0000621 Offset = (isSub) ? -Offset : Offset;
622 return Offset == 0;
Evan Cheng780748d2009-07-28 05:48:47 +0000623}
Evan Chenga0746bd2010-06-09 19:26:01 +0000624
Evan Cheng37bb6172010-06-22 01:18:16 +0000625ARMCC::CondCodes
626llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
627 unsigned Opc = MI->getOpcode();
628 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
629 return ARMCC::AL;
Craig Topperf6e7e122012-03-27 07:21:54 +0000630 return getInstrPredicate(MI, PredReg);
Evan Cheng37bb6172010-06-22 01:18:16 +0000631}