Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information -------------===// |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
David Goodwin | ade05a3 | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 10 | // This file contains the Thumb-2 implementation of the TargetInstrInfo class. |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 14 | #include "Thumb2InstrInfo.h" |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 16 | #include "ARMConstantPoolValue.h" |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 17 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 18 | #include "MCTargetDesc/ARMAddressingModes.h" |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 1a4492b | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineMemOperand.h" |
Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCInst.h" |
Evan Cheng | 02b184d | 2010-06-25 22:42:03 +0000 | [diff] [blame] | 24 | #include "llvm/Support/CommandLine.h" |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 25 | |
| 26 | using namespace llvm; |
| 27 | |
Owen Anderson | 671d578 | 2010-10-01 20:28:06 +0000 | [diff] [blame] | 28 | static cl::opt<bool> |
| 29 | OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden, |
| 30 | cl::desc("Use old-style Thumb2 if-conversion heuristics"), |
| 31 | cl::init(false)); |
| 32 | |
Anton Korobeynikov | 14635da | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 33 | Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI) |
Bill Wendling | f95178e | 2013-06-07 05:54:19 +0000 | [diff] [blame] | 34 | : ARMBaseInstrInfo(STI), RI(STI) { |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 35 | } |
| 36 | |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 37 | /// getNoopForMachoTarget - Return the noop instruction to use for a noop. |
| 38 | void Thumb2InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const { |
Richard Barton | 87dacc3 | 2013-10-18 14:09:49 +0000 | [diff] [blame] | 39 | NopInst.setOpcode(ARM::tHINT); |
| 40 | NopInst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 617f84dd | 2012-02-28 23:53:30 +0000 | [diff] [blame] | 41 | NopInst.addOperand(MCOperand::CreateImm(ARMCC::AL)); |
| 42 | NopInst.addOperand(MCOperand::CreateReg(0)); |
| 43 | } |
| 44 | |
Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 45 | unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const { |
David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 46 | // FIXME |
| 47 | return 0; |
| 48 | } |
| 49 | |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 50 | void |
| 51 | Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail, |
| 52 | MachineBasicBlock *NewDest) const { |
| 53 | MachineBasicBlock *MBB = Tail->getParent(); |
| 54 | ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>(); |
| 55 | if (!AFI->hasITBlocks()) { |
Jakob Stoklund Olesen | 9de596e | 2012-11-28 02:35:17 +0000 | [diff] [blame] | 56 | TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 57 | return; |
| 58 | } |
| 59 | |
| 60 | // If the first instruction of Tail is predicated, we may have to update |
| 61 | // the IT instruction. |
| 62 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 63 | ARMCC::CondCodes CC = getInstrPredicate(Tail, PredReg); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 64 | MachineBasicBlock::iterator MBBI = Tail; |
| 65 | if (CC != ARMCC::AL) |
| 66 | // Expecting at least the t2IT instruction before it. |
| 67 | --MBBI; |
| 68 | |
| 69 | // Actually replace the tail. |
Jakob Stoklund Olesen | 9de596e | 2012-11-28 02:35:17 +0000 | [diff] [blame] | 70 | TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest); |
Evan Cheng | 2d51c7c | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 71 | |
| 72 | // Fix up IT. |
| 73 | if (CC != ARMCC::AL) { |
| 74 | MachineBasicBlock::iterator E = MBB->begin(); |
| 75 | unsigned Count = 4; // At most 4 instructions in an IT block. |
| 76 | while (Count && MBBI != E) { |
| 77 | if (MBBI->isDebugValue()) { |
| 78 | --MBBI; |
| 79 | continue; |
| 80 | } |
| 81 | if (MBBI->getOpcode() == ARM::t2IT) { |
| 82 | unsigned Mask = MBBI->getOperand(1).getImm(); |
| 83 | if (Count == 4) |
| 84 | MBBI->eraseFromParent(); |
| 85 | else { |
| 86 | unsigned MaskOn = 1 << Count; |
| 87 | unsigned MaskOff = ~(MaskOn - 1); |
| 88 | MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn); |
| 89 | } |
| 90 | return; |
| 91 | } |
| 92 | --MBBI; |
| 93 | --Count; |
| 94 | } |
| 95 | |
| 96 | // Ctrl flow can reach here if branch folding is run before IT block |
| 97 | // formation pass. |
| 98 | } |
| 99 | } |
| 100 | |
David Goodwin | af7451b | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 101 | bool |
Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 102 | Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB, |
| 103 | MachineBasicBlock::iterator MBBI) const { |
Evan Cheng | 666cf56 | 2011-02-22 07:07:59 +0000 | [diff] [blame] | 104 | while (MBBI->isDebugValue()) { |
Evan Cheng | 87a9f19 | 2011-02-21 23:40:47 +0000 | [diff] [blame] | 105 | ++MBBI; |
Evan Cheng | 666cf56 | 2011-02-22 07:07:59 +0000 | [diff] [blame] | 106 | if (MBBI == MBB.end()) |
| 107 | return false; |
| 108 | } |
Evan Cheng | 87a9f19 | 2011-02-21 23:40:47 +0000 | [diff] [blame] | 109 | |
Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 110 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 111 | return getITInstrPredicate(MBBI, PredReg) == ARMCC::AL; |
Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 114 | void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 115 | MachineBasicBlock::iterator I, DebugLoc DL, |
| 116 | unsigned DestReg, unsigned SrcReg, |
| 117 | bool KillSrc) const { |
Evan Cheng | 186332f | 2009-07-27 00:33:08 +0000 | [diff] [blame] | 118 | // Handle SPR, DPR, and QPR copies. |
Jakob Stoklund Olesen | d7b3300 | 2010-07-11 06:33:54 +0000 | [diff] [blame] | 119 | if (!ARM::GPRRegClass.contains(DestReg, SrcReg)) |
| 120 | return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc); |
| 121 | |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 122 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 123 | .addReg(SrcReg, getKillRegState(KillSrc))); |
Anton Korobeynikov | c5df7e2 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 124 | } |
Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 125 | |
| 126 | void Thumb2InstrInfo:: |
| 127 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 128 | unsigned SrcReg, bool isKill, int FI, |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 129 | const TargetRegisterClass *RC, |
| 130 | const TargetRegisterInfo *TRI) const { |
Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 131 | DebugLoc DL; |
| 132 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 133 | |
| 134 | MachineFunction &MF = *MBB.getParent(); |
| 135 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 136 | MachineMemOperand *MMO = |
| 137 | MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI), |
| 138 | MachineMemOperand::MOStore, |
| 139 | MFI.getObjectSize(FI), |
| 140 | MFI.getObjectAlignment(FI)); |
| 141 | |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 142 | if (RC == &ARM::GPRRegClass || RC == &ARM::tGPRRegClass || |
| 143 | RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass || |
| 144 | RC == &ARM::GPRnopcRegClass) { |
Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 145 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12)) |
| 146 | .addReg(SrcReg, getKillRegState(isKill)) |
Evan Cheng | 1a4492b | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 147 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 148 | return; |
| 149 | } |
| 150 | |
Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 151 | if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { |
| 152 | // Thumb2 STRD expects its dest-registers to be in rGPR. Not a problem for |
| 153 | // gsub_0, but needs an extra constraint for gsub_1 (which could be sp |
| 154 | // otherwise). |
| 155 | MachineRegisterInfo *MRI = &MF.getRegInfo(); |
Tilmann Scheller | 841a9cc | 2013-09-05 11:59:43 +0000 | [diff] [blame] | 156 | MRI->constrainRegClass(SrcReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass); |
Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 157 | |
| 158 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2STRDi8)); |
| 159 | AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI); |
| 160 | AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI); |
| 161 | MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO); |
| 162 | AddDefaultPred(MIB); |
| 163 | return; |
| 164 | } |
| 165 | |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 166 | ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI); |
Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | void Thumb2InstrInfo:: |
| 170 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 171 | unsigned DestReg, int FI, |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 172 | const TargetRegisterClass *RC, |
| 173 | const TargetRegisterInfo *TRI) const { |
Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 174 | MachineFunction &MF = *MBB.getParent(); |
| 175 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 176 | MachineMemOperand *MMO = |
| 177 | MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI), |
| 178 | MachineMemOperand::MOLoad, |
| 179 | MFI.getObjectSize(FI), |
| 180 | MFI.getObjectAlignment(FI)); |
| 181 | DebugLoc DL; |
| 182 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 183 | |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 184 | if (RC == &ARM::GPRRegClass || RC == &ARM::tGPRRegClass || |
| 185 | RC == &ARM::tcGPRRegClass || RC == &ARM::rGPRRegClass || |
| 186 | RC == &ARM::GPRnopcRegClass) { |
Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 187 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg) |
Evan Cheng | 1a4492b | 2009-11-01 22:04:35 +0000 | [diff] [blame] | 188 | .addFrameIndex(FI).addImm(0).addMemOperand(MMO)); |
Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 189 | return; |
| 190 | } |
| 191 | |
Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 192 | if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { |
| 193 | // Thumb2 LDRD expects its dest-registers to be in rGPR. Not a problem for |
| 194 | // gsub_0, but needs an extra constraint for gsub_1 (which could be sp |
| 195 | // otherwise). |
| 196 | MachineRegisterInfo *MRI = &MF.getRegInfo(); |
Tilmann Scheller | 841a9cc | 2013-09-05 11:59:43 +0000 | [diff] [blame] | 197 | MRI->constrainRegClass(DestReg, &ARM::GPRPair_with_gsub_1_in_rGPRRegClass); |
Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 198 | |
| 199 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2LDRDi8)); |
| 200 | AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI); |
| 201 | AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI); |
| 202 | MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO); |
| 203 | AddDefaultPred(MIB); |
| 204 | |
| 205 | if (TargetRegisterInfo::isPhysicalRegister(DestReg)) |
| 206 | MIB.addReg(DestReg, RegState::ImplicitDefine); |
| 207 | return; |
| 208 | } |
| 209 | |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 210 | ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI); |
Evan Cheng | c47e109 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 211 | } |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 212 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 213 | void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB, |
| 214 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 215 | unsigned DestReg, unsigned BaseReg, int NumBytes, |
| 216 | ARMCC::CondCodes Pred, unsigned PredReg, |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 217 | const ARMBaseInstrInfo &TII, unsigned MIFlags) { |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame^] | 218 | if (NumBytes == 0 && DestReg != BaseReg) { |
| 219 | BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), DestReg) |
| 220 | .addReg(BaseReg, RegState::Kill) |
| 221 | .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags); |
| 222 | return; |
| 223 | } |
| 224 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 225 | bool isSub = NumBytes < 0; |
| 226 | if (isSub) NumBytes = -NumBytes; |
| 227 | |
| 228 | // If profitable, use a movw or movt to materialize the offset. |
| 229 | // FIXME: Use the scavenger to grab a scratch register. |
| 230 | if (DestReg != ARM::SP && DestReg != BaseReg && |
| 231 | NumBytes >= 4096 && |
| 232 | ARM_AM::getT2SOImmVal(NumBytes) == -1) { |
| 233 | bool Fits = false; |
| 234 | if (NumBytes < 65536) { |
| 235 | // Use a movw to materialize the 16-bit constant. |
| 236 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg) |
| 237 | .addImm(NumBytes) |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 238 | .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 239 | Fits = true; |
| 240 | } else if ((NumBytes & 0xffff) == 0) { |
| 241 | // Use a movt to materialize the 32-bit constant. |
| 242 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg) |
| 243 | .addReg(DestReg) |
| 244 | .addImm(NumBytes >> 16) |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 245 | .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 246 | Fits = true; |
| 247 | } |
| 248 | |
| 249 | if (Fits) { |
| 250 | if (isSub) { |
| 251 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg) |
| 252 | .addReg(BaseReg, RegState::Kill) |
| 253 | .addReg(DestReg, RegState::Kill) |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 254 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0) |
| 255 | .setMIFlags(MIFlags); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 256 | } else { |
| 257 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg) |
| 258 | .addReg(DestReg, RegState::Kill) |
| 259 | .addReg(BaseReg, RegState::Kill) |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 260 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0) |
| 261 | .setMIFlags(MIFlags); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 262 | } |
| 263 | return; |
| 264 | } |
| 265 | } |
| 266 | |
| 267 | while (NumBytes) { |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 268 | unsigned ThisVal = NumBytes; |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 269 | unsigned Opc = 0; |
| 270 | if (DestReg == ARM::SP && BaseReg != ARM::SP) { |
| 271 | // mov sp, rn. Note t2MOVr cannot be used. |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 272 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),DestReg) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 273 | .addReg(BaseReg).setMIFlags(MIFlags)); |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 274 | BaseReg = ARM::SP; |
| 275 | continue; |
| 276 | } |
| 277 | |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 278 | bool HasCCOut = true; |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 279 | if (BaseReg == ARM::SP) { |
| 280 | // sub sp, sp, #imm7 |
| 281 | if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) { |
| 282 | assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?"); |
| 283 | Opc = isSub ? ARM::tSUBspi : ARM::tADDspi; |
Jim Grosbach | 1b8457a | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 284 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 285 | .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags)); |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 286 | NumBytes = 0; |
| 287 | continue; |
| 288 | } |
| 289 | |
| 290 | // sub rd, sp, so_imm |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 291 | Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri; |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 292 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { |
| 293 | NumBytes = 0; |
| 294 | } else { |
| 295 | // FIXME: Move this to ARMAddressingModes.h? |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 296 | unsigned RotAmt = countLeadingZeros(ThisVal); |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 297 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 298 | NumBytes &= ~ThisVal; |
| 299 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && |
| 300 | "Bit extraction didn't work?"); |
| 301 | } |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 302 | } else { |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 303 | assert(DestReg != ARM::SP && BaseReg != ARM::SP); |
| 304 | Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri; |
| 305 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { |
| 306 | NumBytes = 0; |
| 307 | } else if (ThisVal < 4096) { |
| 308 | Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12; |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 309 | HasCCOut = false; |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 310 | NumBytes = 0; |
| 311 | } else { |
| 312 | // FIXME: Move this to ARMAddressingModes.h? |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 313 | unsigned RotAmt = countLeadingZeros(ThisVal); |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 314 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 315 | NumBytes &= ~ThisVal; |
| 316 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && |
| 317 | "Bit extraction didn't work?"); |
| 318 | } |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 319 | } |
| 320 | |
| 321 | // Build the new ADD / SUB. |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 322 | MachineInstrBuilder MIB = |
| 323 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 324 | .addReg(BaseReg, RegState::Kill) |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 325 | .addImm(ThisVal)).setMIFlags(MIFlags); |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 326 | if (HasCCOut) |
| 327 | AddDefaultCC(MIB); |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 328 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 329 | BaseReg = DestReg; |
| 330 | } |
| 331 | } |
| 332 | |
| 333 | static unsigned |
| 334 | negativeOffsetOpcode(unsigned opcode) |
| 335 | { |
| 336 | switch (opcode) { |
| 337 | case ARM::t2LDRi12: return ARM::t2LDRi8; |
| 338 | case ARM::t2LDRHi12: return ARM::t2LDRHi8; |
| 339 | case ARM::t2LDRBi12: return ARM::t2LDRBi8; |
| 340 | case ARM::t2LDRSHi12: return ARM::t2LDRSHi8; |
| 341 | case ARM::t2LDRSBi12: return ARM::t2LDRSBi8; |
| 342 | case ARM::t2STRi12: return ARM::t2STRi8; |
| 343 | case ARM::t2STRBi12: return ARM::t2STRBi8; |
| 344 | case ARM::t2STRHi12: return ARM::t2STRHi8; |
Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 345 | case ARM::t2PLDi12: return ARM::t2PLDi8; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 346 | |
| 347 | case ARM::t2LDRi8: |
| 348 | case ARM::t2LDRHi8: |
| 349 | case ARM::t2LDRBi8: |
| 350 | case ARM::t2LDRSHi8: |
| 351 | case ARM::t2LDRSBi8: |
| 352 | case ARM::t2STRi8: |
| 353 | case ARM::t2STRBi8: |
| 354 | case ARM::t2STRHi8: |
Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 355 | case ARM::t2PLDi8: |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 356 | return opcode; |
| 357 | |
| 358 | default: |
| 359 | break; |
| 360 | } |
| 361 | |
| 362 | return 0; |
| 363 | } |
| 364 | |
| 365 | static unsigned |
| 366 | positiveOffsetOpcode(unsigned opcode) |
| 367 | { |
| 368 | switch (opcode) { |
| 369 | case ARM::t2LDRi8: return ARM::t2LDRi12; |
| 370 | case ARM::t2LDRHi8: return ARM::t2LDRHi12; |
| 371 | case ARM::t2LDRBi8: return ARM::t2LDRBi12; |
| 372 | case ARM::t2LDRSHi8: return ARM::t2LDRSHi12; |
| 373 | case ARM::t2LDRSBi8: return ARM::t2LDRSBi12; |
| 374 | case ARM::t2STRi8: return ARM::t2STRi12; |
| 375 | case ARM::t2STRBi8: return ARM::t2STRBi12; |
| 376 | case ARM::t2STRHi8: return ARM::t2STRHi12; |
Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 377 | case ARM::t2PLDi8: return ARM::t2PLDi12; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 378 | |
| 379 | case ARM::t2LDRi12: |
| 380 | case ARM::t2LDRHi12: |
| 381 | case ARM::t2LDRBi12: |
| 382 | case ARM::t2LDRSHi12: |
| 383 | case ARM::t2LDRSBi12: |
| 384 | case ARM::t2STRi12: |
| 385 | case ARM::t2STRBi12: |
| 386 | case ARM::t2STRHi12: |
Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 387 | case ARM::t2PLDi12: |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 388 | return opcode; |
| 389 | |
| 390 | default: |
| 391 | break; |
| 392 | } |
| 393 | |
| 394 | return 0; |
| 395 | } |
| 396 | |
| 397 | static unsigned |
| 398 | immediateOffsetOpcode(unsigned opcode) |
| 399 | { |
| 400 | switch (opcode) { |
| 401 | case ARM::t2LDRs: return ARM::t2LDRi12; |
| 402 | case ARM::t2LDRHs: return ARM::t2LDRHi12; |
| 403 | case ARM::t2LDRBs: return ARM::t2LDRBi12; |
| 404 | case ARM::t2LDRSHs: return ARM::t2LDRSHi12; |
| 405 | case ARM::t2LDRSBs: return ARM::t2LDRSBi12; |
| 406 | case ARM::t2STRs: return ARM::t2STRi12; |
| 407 | case ARM::t2STRBs: return ARM::t2STRBi12; |
| 408 | case ARM::t2STRHs: return ARM::t2STRHi12; |
Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 409 | case ARM::t2PLDs: return ARM::t2PLDi12; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 410 | |
| 411 | case ARM::t2LDRi12: |
| 412 | case ARM::t2LDRHi12: |
| 413 | case ARM::t2LDRBi12: |
| 414 | case ARM::t2LDRSHi12: |
| 415 | case ARM::t2LDRSBi12: |
| 416 | case ARM::t2STRi12: |
| 417 | case ARM::t2STRBi12: |
| 418 | case ARM::t2STRHi12: |
Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 419 | case ARM::t2PLDi12: |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 420 | case ARM::t2LDRi8: |
| 421 | case ARM::t2LDRHi8: |
| 422 | case ARM::t2LDRBi8: |
| 423 | case ARM::t2LDRSHi8: |
| 424 | case ARM::t2LDRSBi8: |
| 425 | case ARM::t2STRi8: |
| 426 | case ARM::t2STRBi8: |
| 427 | case ARM::t2STRHi8: |
Weiming Zhao | 286304a | 2013-09-26 17:25:10 +0000 | [diff] [blame] | 428 | case ARM::t2PLDi8: |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 429 | return opcode; |
| 430 | |
| 431 | default: |
| 432 | break; |
| 433 | } |
| 434 | |
| 435 | return 0; |
| 436 | } |
| 437 | |
Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 438 | bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx, |
| 439 | unsigned FrameReg, int &Offset, |
| 440 | const ARMBaseInstrInfo &TII) { |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 441 | unsigned Opcode = MI.getOpcode(); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 442 | const MCInstrDesc &Desc = MI.getDesc(); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 443 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); |
| 444 | bool isSub = false; |
| 445 | |
| 446 | // Memory operands in inline assembly always use AddrModeT2_i12. |
| 447 | if (Opcode == ARM::INLINEASM) |
| 448 | AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2? |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 449 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 450 | if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) { |
| 451 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 452 | |
Jakob Stoklund Olesen | bdc17f6 | 2010-01-19 21:08:28 +0000 | [diff] [blame] | 453 | unsigned PredReg; |
| 454 | if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) { |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 455 | // Turn it into a move. |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 456 | MI.setDesc(TII.get(ARM::tMOVr)); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 457 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
Jakob Stoklund Olesen | bdc17f6 | 2010-01-19 21:08:28 +0000 | [diff] [blame] | 458 | // Remove offset and remaining explicit predicate operands. |
| 459 | do MI.RemoveOperand(FrameRegIdx+1); |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 460 | while (MI.getNumOperands() > FrameRegIdx+1); |
Jakob Stoklund Olesen | b159b5f | 2012-12-19 21:31:56 +0000 | [diff] [blame] | 461 | MachineInstrBuilder MIB(*MI.getParent()->getParent(), &MI); |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 462 | AddDefaultPred(MIB); |
Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 463 | return true; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 464 | } |
| 465 | |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 466 | bool HasCCOut = Opcode != ARM::t2ADDri12; |
| 467 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 468 | if (Offset < 0) { |
| 469 | Offset = -Offset; |
| 470 | isSub = true; |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 471 | MI.setDesc(TII.get(ARM::t2SUBri)); |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 472 | } else { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 473 | MI.setDesc(TII.get(ARM::t2ADDri)); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 474 | } |
| 475 | |
| 476 | // Common case: small offset, fits into instruction. |
| 477 | if (ARM_AM::getT2SOImmVal(Offset) != -1) { |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 478 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 479 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 480 | // Add cc_out operand if the original instruction did not have one. |
| 481 | if (!HasCCOut) |
| 482 | MI.addOperand(MachineOperand::CreateReg(0, false)); |
Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 483 | Offset = 0; |
| 484 | return true; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 485 | } |
| 486 | // Another common case: imm12. |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 487 | if (Offset < 4096 && |
| 488 | (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) { |
Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 489 | unsigned NewOpc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12; |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 490 | MI.setDesc(TII.get(NewOpc)); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 491 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 492 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 493 | // Remove the cc_out operand. |
| 494 | if (HasCCOut) |
| 495 | MI.RemoveOperand(MI.getNumOperands()-1); |
Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 496 | Offset = 0; |
| 497 | return true; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 498 | } |
| 499 | |
| 500 | // Otherwise, extract 8 adjacent bits from the immediate into this |
| 501 | // t2ADDri/t2SUBri. |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 502 | unsigned RotAmt = countLeadingZeros<unsigned>(Offset); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 503 | unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 504 | |
| 505 | // We will handle these bits from offset, clear them. |
| 506 | Offset &= ~ThisImmVal; |
| 507 | |
| 508 | assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 && |
| 509 | "Bit extraction didn't work?"); |
| 510 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); |
Bob Wilson | 0bfbd9b | 2010-03-08 22:56:15 +0000 | [diff] [blame] | 511 | // Add cc_out operand if the original instruction did not have one. |
| 512 | if (!HasCCOut) |
| 513 | MI.addOperand(MachineOperand::CreateReg(0, false)); |
| 514 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 515 | } else { |
Bob Wilson | 967bf27 | 2009-09-15 17:56:18 +0000 | [diff] [blame] | 516 | |
Bob Wilson | 5638c36 | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 517 | // AddrMode4 and AddrMode6 cannot handle any offset. |
| 518 | if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6) |
Bob Wilson | 967bf27 | 2009-09-15 17:56:18 +0000 | [diff] [blame] | 519 | return false; |
| 520 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 521 | // AddrModeT2_so cannot handle any offset. If there is no offset |
| 522 | // register then we change to an immediate version. |
Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 523 | unsigned NewOpc = Opcode; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 524 | if (AddrMode == ARMII::AddrModeT2_so) { |
| 525 | unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg(); |
| 526 | if (OffsetReg != 0) { |
| 527 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 528 | return Offset == 0; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 529 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 530 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 531 | MI.RemoveOperand(FrameRegIdx+1); |
| 532 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0); |
| 533 | NewOpc = immediateOffsetOpcode(Opcode); |
| 534 | AddrMode = ARMII::AddrModeT2_i12; |
| 535 | } |
| 536 | |
| 537 | unsigned NumBits = 0; |
| 538 | unsigned Scale = 1; |
| 539 | if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) { |
| 540 | // i8 supports only negative, and i12 supports only positive, so |
| 541 | // based on Offset sign convert Opcode to the appropriate |
| 542 | // instruction |
| 543 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
| 544 | if (Offset < 0) { |
| 545 | NewOpc = negativeOffsetOpcode(Opcode); |
| 546 | NumBits = 8; |
| 547 | isSub = true; |
| 548 | Offset = -Offset; |
| 549 | } else { |
| 550 | NewOpc = positiveOffsetOpcode(Opcode); |
| 551 | NumBits = 12; |
| 552 | } |
Bob Wilson | 5638c36 | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 553 | } else if (AddrMode == ARMII::AddrMode5) { |
| 554 | // VFP address mode. |
| 555 | const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1); |
| 556 | int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm()); |
| 557 | if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub) |
| 558 | InstrOffs *= -1; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 559 | NumBits = 8; |
| 560 | Scale = 4; |
| 561 | Offset += InstrOffs * 4; |
| 562 | assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); |
| 563 | if (Offset < 0) { |
| 564 | Offset = -Offset; |
| 565 | isSub = true; |
| 566 | } |
Tim Northover | 798697d | 2013-04-21 11:57:07 +0000 | [diff] [blame] | 567 | } else if (AddrMode == ARMII::AddrModeT2_i8s4) { |
| 568 | Offset += MI.getOperand(FrameRegIdx + 1).getImm() * 4; |
| 569 | NumBits = 8; |
| 570 | // MCInst operand has already scaled value. |
| 571 | Scale = 1; |
| 572 | if (Offset < 0) { |
| 573 | isSub = true; |
| 574 | Offset = -Offset; |
| 575 | } |
Bob Wilson | 5638c36 | 2010-02-06 00:24:38 +0000 | [diff] [blame] | 576 | } else { |
| 577 | llvm_unreachable("Unsupported addressing mode!"); |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 578 | } |
| 579 | |
| 580 | if (NewOpc != Opcode) |
| 581 | MI.setDesc(TII.get(NewOpc)); |
| 582 | |
| 583 | MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1); |
| 584 | |
| 585 | // Attempt to fold address computation |
| 586 | // Common case: small offset, fits into instruction. |
| 587 | int ImmedOffset = Offset / Scale; |
| 588 | unsigned Mask = (1 << NumBits) - 1; |
| 589 | if ((unsigned)Offset <= Mask * Scale) { |
| 590 | // Replace the FrameIndex with fp/sp |
| 591 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 592 | if (isSub) { |
| 593 | if (AddrMode == ARMII::AddrMode5) |
| 594 | // FIXME: Not consistent. |
| 595 | ImmedOffset |= 1 << NumBits; |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 596 | else |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 597 | ImmedOffset = -ImmedOffset; |
| 598 | } |
| 599 | ImmOp.ChangeToImmediate(ImmedOffset); |
Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 600 | Offset = 0; |
| 601 | return true; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 602 | } |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 603 | |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 604 | // Otherwise, offset doesn't fit. Pull in what we can to simplify |
David Goodwin | 0830980 | 2009-07-28 23:52:33 +0000 | [diff] [blame] | 605 | ImmedOffset = ImmedOffset & Mask; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 606 | if (isSub) { |
| 607 | if (AddrMode == ARMII::AddrMode5) |
| 608 | // FIXME: Not consistent. |
| 609 | ImmedOffset |= 1 << NumBits; |
Evan Cheng | 8b9deeb | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 610 | else { |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 611 | ImmedOffset = -ImmedOffset; |
Evan Cheng | 8b9deeb | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 612 | if (ImmedOffset == 0) |
| 613 | // Change the opcode back if the encoded offset is zero. |
| 614 | MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc))); |
| 615 | } |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 616 | } |
| 617 | ImmOp.ChangeToImmediate(ImmedOffset); |
| 618 | Offset &= ~(Mask*Scale); |
| 619 | } |
| 620 | |
Evan Cheng | 7a37b1a | 2009-08-27 01:23:50 +0000 | [diff] [blame] | 621 | Offset = (isSub) ? -Offset : Offset; |
| 622 | return Offset == 0; |
Evan Cheng | 780748d | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 623 | } |
Evan Cheng | a0746bd | 2010-06-09 19:26:01 +0000 | [diff] [blame] | 624 | |
Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 625 | ARMCC::CondCodes |
| 626 | llvm::getITInstrPredicate(const MachineInstr *MI, unsigned &PredReg) { |
| 627 | unsigned Opc = MI->getOpcode(); |
| 628 | if (Opc == ARM::tBcc || Opc == ARM::t2Bcc) |
| 629 | return ARMCC::AL; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 630 | return getInstrPredicate(MI, PredReg); |
Evan Cheng | 37bb617 | 2010-06-22 01:18:16 +0000 | [diff] [blame] | 631 | } |