blob: 2d8f9582d43f68de7020ce23c745064728c1e62f [file] [log] [blame]
Clement Courbet44b4c542018-06-19 11:28:59 +00001//===-- Target.cpp ----------------------------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9#include "../Target.h"
10
Clement Courbet4860b982018-06-26 08:49:30 +000011#include "../Latency.h"
12#include "../Uops.h"
Clement Courbet717c9762018-06-28 07:41:16 +000013#include "MCTargetDesc/X86BaseInfo.h"
Clement Courbeta51efc22018-06-25 13:12:02 +000014#include "MCTargetDesc/X86MCTargetDesc.h"
Clement Courbet6fd00e32018-06-20 11:54:35 +000015#include "X86.h"
Clement Courbeta51efc22018-06-25 13:12:02 +000016#include "X86RegisterInfo.h"
Clement Courbete7851692018-07-03 06:17:05 +000017#include "X86Subtarget.h"
Clement Courbeta51efc22018-06-25 13:12:02 +000018#include "llvm/MC/MCInstBuilder.h"
Clement Courbet6fd00e32018-06-20 11:54:35 +000019
Clement Courbet44b4c542018-06-19 11:28:59 +000020namespace exegesis {
21
22namespace {
23
Clement Courbet717c9762018-06-28 07:41:16 +000024// Common code for X86 Uops and Latency runners.
Clement Courbetd939f6d2018-09-13 07:40:53 +000025template <typename Impl> class X86SnippetGenerator : public Impl {
Clement Courbet717c9762018-06-28 07:41:16 +000026 using Impl::Impl;
Clement Courbet4860b982018-06-26 08:49:30 +000027
Guillaume Chatelete60866a2018-08-03 09:29:38 +000028 llvm::Expected<CodeTemplate>
29 generateCodeTemplate(unsigned Opcode) const override {
Clement Courbet717c9762018-06-28 07:41:16 +000030 // Test whether we can generate a snippet for this instruction.
31 const auto &InstrInfo = this->State.getInstrInfo();
32 const auto OpcodeName = InstrInfo.getName(Opcode);
33 if (OpcodeName.startswith("POPF") || OpcodeName.startswith("PUSHF") ||
34 OpcodeName.startswith("ADJCALLSTACK")) {
35 return llvm::make_error<BenchmarkFailure>(
36 "Unsupported opcode: Push/Pop/AdjCallStack");
Clement Courbet4860b982018-06-26 08:49:30 +000037 }
Clement Courbet717c9762018-06-28 07:41:16 +000038
39 // Handle X87.
40 const auto &InstrDesc = InstrInfo.get(Opcode);
41 const unsigned FPInstClass = InstrDesc.TSFlags & llvm::X86II::FPTypeMask;
42 const Instruction Instr(InstrDesc, this->RATC);
43 switch (FPInstClass) {
44 case llvm::X86II::NotFP:
45 break;
46 case llvm::X86II::ZeroArgFP:
Clement Courbetf9a0bb32018-07-05 13:54:51 +000047 return llvm::make_error<BenchmarkFailure>("Unsupported x87 ZeroArgFP");
Clement Courbet717c9762018-06-28 07:41:16 +000048 case llvm::X86II::OneArgFP:
Clement Courbetf9a0bb32018-07-05 13:54:51 +000049 return llvm::make_error<BenchmarkFailure>("Unsupported x87 OneArgFP");
Clement Courbet717c9762018-06-28 07:41:16 +000050 case llvm::X86II::OneArgFPRW:
51 case llvm::X86II::TwoArgFP: {
52 // These are instructions like
53 // - `ST(0) = fsqrt(ST(0))` (OneArgFPRW)
54 // - `ST(0) = ST(0) + ST(i)` (TwoArgFP)
55 // They are intrinsically serial and do not modify the state of the stack.
56 // We generate the same code for latency and uops.
Guillaume Chatelete60866a2018-08-03 09:29:38 +000057 return this->generateSelfAliasingCodeTemplate(Instr);
Clement Courbet717c9762018-06-28 07:41:16 +000058 }
59 case llvm::X86II::CompareFP:
60 return Impl::handleCompareFP(Instr);
61 case llvm::X86II::CondMovFP:
62 return Impl::handleCondMovFP(Instr);
63 case llvm::X86II::SpecialFP:
Clement Courbetf9a0bb32018-07-05 13:54:51 +000064 return llvm::make_error<BenchmarkFailure>("Unsupported x87 SpecialFP");
Clement Courbet717c9762018-06-28 07:41:16 +000065 default:
66 llvm_unreachable("Unknown FP Type!");
67 }
68
69 // Fallback to generic implementation.
Guillaume Chatelete60866a2018-08-03 09:29:38 +000070 return Impl::Base::generateCodeTemplate(Opcode);
Clement Courbet4860b982018-06-26 08:49:30 +000071 }
72};
73
Clement Courbetd939f6d2018-09-13 07:40:53 +000074class X86LatencyImpl : public LatencySnippetGenerator {
Clement Courbet717c9762018-06-28 07:41:16 +000075protected:
Clement Courbetd939f6d2018-09-13 07:40:53 +000076 using Base = LatencySnippetGenerator;
Clement Courbet717c9762018-06-28 07:41:16 +000077 using Base::Base;
Guillaume Chatelete60866a2018-08-03 09:29:38 +000078 llvm::Expected<CodeTemplate> handleCompareFP(const Instruction &Instr) const {
Clement Courbetd939f6d2018-09-13 07:40:53 +000079 return llvm::make_error<SnippetGeneratorFailure>(
80 "Unsupported x87 CompareFP");
Clement Courbet717c9762018-06-28 07:41:16 +000081 }
Guillaume Chatelete60866a2018-08-03 09:29:38 +000082 llvm::Expected<CodeTemplate> handleCondMovFP(const Instruction &Instr) const {
Clement Courbetd939f6d2018-09-13 07:40:53 +000083 return llvm::make_error<SnippetGeneratorFailure>(
84 "Unsupported x87 CondMovFP");
Clement Courbet717c9762018-06-28 07:41:16 +000085 }
Clement Courbet717c9762018-06-28 07:41:16 +000086};
87
Clement Courbetd939f6d2018-09-13 07:40:53 +000088class X86UopsImpl : public UopsSnippetGenerator {
Clement Courbet717c9762018-06-28 07:41:16 +000089protected:
Clement Courbetd939f6d2018-09-13 07:40:53 +000090 using Base = UopsSnippetGenerator;
Clement Courbet717c9762018-06-28 07:41:16 +000091 using Base::Base;
Clement Courbetf9a0bb32018-07-05 13:54:51 +000092 // We can compute uops for any FP instruction that does not grow or shrink the
93 // stack (either do not touch the stack or push as much as they pop).
Guillaume Chatelete60866a2018-08-03 09:29:38 +000094 llvm::Expected<CodeTemplate> handleCompareFP(const Instruction &Instr) const {
95 return generateUnconstrainedCodeTemplate(
Clement Courbetf9a0bb32018-07-05 13:54:51 +000096 Instr, "instruction does not grow/shrink the FP stack");
Clement Courbet717c9762018-06-28 07:41:16 +000097 }
Guillaume Chatelete60866a2018-08-03 09:29:38 +000098 llvm::Expected<CodeTemplate> handleCondMovFP(const Instruction &Instr) const {
99 return generateUnconstrainedCodeTemplate(
Clement Courbetf9a0bb32018-07-05 13:54:51 +0000100 Instr, "instruction does not grow/shrink the FP stack");
Clement Courbet4860b982018-06-26 08:49:30 +0000101 }
102};
103
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000104static unsigned GetLoadImmediateOpcode(unsigned RegBitWidth) {
105 switch (RegBitWidth) {
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000106 case 8:
107 return llvm::X86::MOV8ri;
108 case 16:
109 return llvm::X86::MOV16ri;
110 case 32:
111 return llvm::X86::MOV32ri;
112 case 64:
113 return llvm::X86::MOV64ri;
114 }
115 llvm_unreachable("Invalid Value Width");
116}
117
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000118// Generates instruction to load an immediate value into a register.
119static llvm::MCInst loadImmediate(unsigned Reg, unsigned RegBitWidth,
120 const llvm::APInt &Value) {
121 if (Value.getBitWidth() > RegBitWidth)
122 llvm_unreachable("Value must fit in the Register");
123 return llvm::MCInstBuilder(GetLoadImmediateOpcode(RegBitWidth))
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000124 .addReg(Reg)
125 .addImm(Value.getZExtValue());
126}
127
128// Allocates scratch memory on the stack.
129static llvm::MCInst allocateStackSpace(unsigned Bytes) {
130 return llvm::MCInstBuilder(llvm::X86::SUB64ri8)
131 .addReg(llvm::X86::RSP)
132 .addReg(llvm::X86::RSP)
133 .addImm(Bytes);
134}
135
136// Fills scratch memory at offset `OffsetBytes` with value `Imm`.
137static llvm::MCInst fillStackSpace(unsigned MovOpcode, unsigned OffsetBytes,
138 uint64_t Imm) {
139 return llvm::MCInstBuilder(MovOpcode)
140 // Address = ESP
141 .addReg(llvm::X86::RSP) // BaseReg
142 .addImm(1) // ScaleAmt
143 .addReg(0) // IndexReg
144 .addImm(OffsetBytes) // Disp
145 .addReg(0) // Segment
146 // Immediate.
147 .addImm(Imm);
148}
149
150// Loads scratch memory into register `Reg` using opcode `RMOpcode`.
151static llvm::MCInst loadToReg(unsigned Reg, unsigned RMOpcode) {
152 return llvm::MCInstBuilder(RMOpcode)
153 .addReg(Reg)
154 // Address = ESP
155 .addReg(llvm::X86::RSP) // BaseReg
156 .addImm(1) // ScaleAmt
157 .addReg(0) // IndexReg
158 .addImm(0) // Disp
159 .addReg(0); // Segment
160}
161
162// Releases scratch memory.
163static llvm::MCInst releaseStackSpace(unsigned Bytes) {
164 return llvm::MCInstBuilder(llvm::X86::ADD64ri8)
165 .addReg(llvm::X86::RSP)
166 .addReg(llvm::X86::RSP)
167 .addImm(Bytes);
168}
169
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000170// Reserves some space on the stack, fills it with the content of the provided
171// constant and provide methods to load the stack value into a register.
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000172struct ConstantInliner {
173 explicit ConstantInliner(const llvm::APInt &Constant)
174 : StackSize(Constant.getBitWidth() / 8) {
175 assert(Constant.getBitWidth() % 8 == 0 && "Must be a multiple of 8");
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000176 add(allocateStackSpace(StackSize));
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000177 size_t ByteOffset = 0;
178 for (; StackSize - ByteOffset >= 4; ByteOffset += 4)
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000179 add(fillStackSpace(
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000180 llvm::X86::MOV32mi, ByteOffset,
181 Constant.extractBits(32, ByteOffset * 8).getZExtValue()));
182 if (StackSize - ByteOffset >= 2) {
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000183 add(fillStackSpace(
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000184 llvm::X86::MOV16mi, ByteOffset,
185 Constant.extractBits(16, ByteOffset * 8).getZExtValue()));
186 ByteOffset += 2;
187 }
188 if (StackSize - ByteOffset >= 1)
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000189 add(fillStackSpace(
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000190 llvm::X86::MOV8mi, ByteOffset,
191 Constant.extractBits(8, ByteOffset * 8).getZExtValue()));
192 }
193
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000194 std::vector<llvm::MCInst> loadAndFinalize(unsigned Reg, unsigned RegBitWidth,
195 unsigned Opcode) {
196 assert(StackSize * 8 == RegBitWidth &&
197 "Value does not have the correct size");
198 add(loadToReg(Reg, Opcode));
199 add(releaseStackSpace(StackSize));
200 return std::move(Instructions);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000201 }
202
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000203 std::vector<llvm::MCInst>
204 loadX87AndFinalize(unsigned Reg, unsigned RegBitWidth, unsigned Opcode) {
205 assert(StackSize * 8 == RegBitWidth &&
206 "Value does not have the correct size");
207 add(llvm::MCInstBuilder(Opcode)
208 .addReg(llvm::X86::RSP) // BaseReg
209 .addImm(1) // ScaleAmt
210 .addReg(0) // IndexReg
211 .addImm(0) // Disp
212 .addReg(0)); // Segment
213 if (Reg != llvm::X86::ST0)
214 add(llvm::MCInstBuilder(llvm::X86::ST_Frr).addReg(Reg));
215 add(releaseStackSpace(StackSize));
216 return std::move(Instructions);
217 }
218
219 std::vector<llvm::MCInst> popFlagAndFinalize() {
220 assert(StackSize * 8 == 64 && "Value does not have the correct size");
221 add(llvm::MCInstBuilder(llvm::X86::POPF64));
Simon Pilgrimf652ef32018-09-18 15:38:16 +0000222 return std::move(Instructions);
223 }
224
225private:
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000226 ConstantInliner &add(const llvm::MCInst &Inst) {
227 Instructions.push_back(Inst);
228 return *this;
229 }
230
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000231 const size_t StackSize;
232 std::vector<llvm::MCInst> Instructions;
233};
234
Clement Courbet44b4c542018-06-19 11:28:59 +0000235class ExegesisX86Target : public ExegesisTarget {
Clement Courbet6fd00e32018-06-20 11:54:35 +0000236 void addTargetSpecificPasses(llvm::PassManagerBase &PM) const override {
237 // Lowers FP pseudo-instructions, e.g. ABS_Fp32 -> ABS_F.
Clement Courbet717c9762018-06-28 07:41:16 +0000238 PM.add(llvm::createX86FloatingPointStackifierPass());
Clement Courbet6fd00e32018-06-20 11:54:35 +0000239 }
240
Guillaume Chateletfb943542018-08-01 14:41:45 +0000241 unsigned getScratchMemoryRegister(const llvm::Triple &TT) const override {
242 if (!TT.isArch64Bit()) {
243 // FIXME: This would require popping from the stack, so we would have to
244 // add some additional setup code.
245 return 0;
246 }
247 return TT.isOSWindows() ? llvm::X86::RCX : llvm::X86::RDI;
248 }
249
250 unsigned getMaxMemoryAccessSize() const override { return 64; }
251
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000252 void fillMemoryOperands(InstructionBuilder &IB, unsigned Reg,
Guillaume Chateletfb943542018-08-01 14:41:45 +0000253 unsigned Offset) const override {
254 // FIXME: For instructions that read AND write to memory, we use the same
255 // value for input and output.
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000256 for (size_t I = 0, E = IB.Instr.Operands.size(); I < E; ++I) {
257 const Operand *Op = &IB.Instr.Operands[I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000258 if (Op->IsExplicit && Op->IsMem) {
259 // Case 1: 5-op memory.
260 assert((I + 5 <= E) && "x86 memory references are always 5 ops");
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000261 IB.getValueFor(*Op) = llvm::MCOperand::createReg(Reg); // BaseReg
262 Op = &IB.Instr.Operands[++I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000263 assert(Op->IsMem);
264 assert(Op->IsExplicit);
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000265 IB.getValueFor(*Op) = llvm::MCOperand::createImm(1); // ScaleAmt
266 Op = &IB.Instr.Operands[++I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000267 assert(Op->IsMem);
268 assert(Op->IsExplicit);
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000269 IB.getValueFor(*Op) = llvm::MCOperand::createReg(0); // IndexReg
270 Op = &IB.Instr.Operands[++I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000271 assert(Op->IsMem);
272 assert(Op->IsExplicit);
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000273 IB.getValueFor(*Op) = llvm::MCOperand::createImm(Offset); // Disp
274 Op = &IB.Instr.Operands[++I];
Guillaume Chateletfb943542018-08-01 14:41:45 +0000275 assert(Op->IsMem);
276 assert(Op->IsExplicit);
Guillaume Chatelet171f3f42018-08-02 11:12:02 +0000277 IB.getValueFor(*Op) = llvm::MCOperand::createReg(0); // Segment
Guillaume Chateletfb943542018-08-01 14:41:45 +0000278 // Case2: segment:index addressing. We assume that ES is 0.
279 }
280 }
281 }
282
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000283 std::vector<llvm::MCInst> setRegTo(const llvm::MCSubtargetInfo &STI,
284 unsigned Reg,
285 const llvm::APInt &Value) const override {
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000286 if (llvm::X86::GR8RegClass.contains(Reg))
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000287 return {loadImmediate(Reg, 8, Value)};
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000288 if (llvm::X86::GR16RegClass.contains(Reg))
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000289 return {loadImmediate(Reg, 16, Value)};
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000290 if (llvm::X86::GR32RegClass.contains(Reg))
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000291 return {loadImmediate(Reg, 32, Value)};
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000292 if (llvm::X86::GR64RegClass.contains(Reg))
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000293 return {loadImmediate(Reg, 64, Value)};
294 ConstantInliner CI(Value);
Guillaume Chatelet5ad29092018-09-18 11:26:27 +0000295 if (llvm::X86::VR64RegClass.contains(Reg))
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000296 return CI.loadAndFinalize(Reg, 64, llvm::X86::MMX_MOVQ64rm);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000297 if (llvm::X86::VR128XRegClass.contains(Reg)) {
298 if (STI.getFeatureBits()[llvm::X86::FeatureAVX512])
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000299 return CI.loadAndFinalize(Reg, 128, llvm::X86::VMOVDQU32Z128rm);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000300 if (STI.getFeatureBits()[llvm::X86::FeatureAVX])
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000301 return CI.loadAndFinalize(Reg, 128, llvm::X86::VMOVDQUrm);
302 return CI.loadAndFinalize(Reg, 128, llvm::X86::MOVDQUrm);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000303 }
304 if (llvm::X86::VR256XRegClass.contains(Reg)) {
305 if (STI.getFeatureBits()[llvm::X86::FeatureAVX512])
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000306 return CI.loadAndFinalize(Reg, 256, llvm::X86::VMOVDQU32Z256rm);
307 if (STI.getFeatureBits()[llvm::X86::FeatureAVX])
308 return CI.loadAndFinalize(Reg, 256, llvm::X86::VMOVDQUYrm);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000309 }
310 if (llvm::X86::VR512RegClass.contains(Reg))
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000311 if (STI.getFeatureBits()[llvm::X86::FeatureAVX512])
312 return CI.loadAndFinalize(Reg, 512, llvm::X86::VMOVDQU32Zrm);
313 if (llvm::X86::RSTRegClass.contains(Reg)) {
314 if (Value.getBitWidth() == 32)
315 return CI.loadX87AndFinalize(Reg, 32, llvm::X86::LD_F32m);
316 if (Value.getBitWidth() == 64)
317 return CI.loadX87AndFinalize(Reg, 64, llvm::X86::LD_F64m);
318 if (Value.getBitWidth() == 80)
319 return CI.loadX87AndFinalize(Reg, 80, llvm::X86::LD_F80m);
Guillaume Chatelet8721ad92018-09-18 11:26:35 +0000320 }
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000321 if (Reg == llvm::X86::EFLAGS)
322 return CI.popFlagAndFinalize();
323 return {}; // Not yet implemented.
Clement Courbeta51efc22018-06-25 13:12:02 +0000324 }
325
Clement Courbetd939f6d2018-09-13 07:40:53 +0000326 std::unique_ptr<SnippetGenerator>
327 createLatencySnippetGenerator(const LLVMState &State) const override {
328 return llvm::make_unique<X86SnippetGenerator<X86LatencyImpl>>(State);
Clement Courbet4860b982018-06-26 08:49:30 +0000329 }
330
Clement Courbetd939f6d2018-09-13 07:40:53 +0000331 std::unique_ptr<SnippetGenerator>
332 createUopsSnippetGenerator(const LLVMState &State) const override {
333 return llvm::make_unique<X86SnippetGenerator<X86UopsImpl>>(State);
Clement Courbet4860b982018-06-26 08:49:30 +0000334 }
335
Clement Courbet44b4c542018-06-19 11:28:59 +0000336 bool matchesArch(llvm::Triple::ArchType Arch) const override {
337 return Arch == llvm::Triple::x86_64 || Arch == llvm::Triple::x86;
338 }
339};
340
341} // namespace
342
Clement Courbetcff2caa2018-06-25 11:22:23 +0000343static ExegesisTarget *getTheExegesisX86Target() {
Clement Courbet44b4c542018-06-19 11:28:59 +0000344 static ExegesisX86Target Target;
345 return &Target;
346}
347
348void InitializeX86ExegesisTarget() {
349 ExegesisTarget::registerTarget(getTheExegesisX86Target());
350}
351
Clement Courbetcff2caa2018-06-25 11:22:23 +0000352} // namespace exegesis