blob: 30a2df5103865ca6aa1bc38078bfa22a1997abea [file] [log] [blame]
Changpeng Fangb28fe032016-09-01 17:54:54 +00001//===-- MIMGInstructions.td - MIMG Instruction Defintions -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10class MIMG_Mask <string op, int channels> {
11 string Op = op;
12 int Channels = channels;
13}
14
15class mimg <bits<7> si, bits<7> vi = si> {
16 field bits<7> SI = si;
17 field bits<7> VI = vi;
18}
19
20class MIMG_Helper <dag outs, dag ins, string asm,
21 string dns=""> : MIMG<outs, ins, asm,[]> {
22 let mayLoad = 1;
23 let mayStore = 0;
24 let hasPostISelHook = 1;
25 let DecoderNamespace = dns;
26 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
27 let AsmMatchConverter = "cvtMIMG";
Tom Stellard244891d2016-12-20 15:52:17 +000028 let usesCustomInserter = 1;
Marek Olsakb83f5c92017-07-04 14:43:38 +000029 let SchedRW = [WriteVMEM];
Changpeng Fangb28fe032016-09-01 17:54:54 +000030}
31
32class MIMG_NoSampler_Helper <bits<7> op, string asm,
33 RegisterClass dst_rc,
34 RegisterClass addr_rc,
35 string dns=""> : MIMG_Helper <
36 (outs dst_rc:$vdata),
37 (ins addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000038 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000039 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
40 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da",
41 dns>, MIMGe<op> {
42 let ssamp = 0;
43}
44
45multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
46 RegisterClass dst_rc,
47 int channels> {
48 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32,
49 !if(!eq(channels, 1), "AMDGPU", "")>,
50 MIMG_Mask<asm#"_V1", channels>;
51 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
52 MIMG_Mask<asm#"_V2", channels>;
53 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
54 MIMG_Mask<asm#"_V4", channels>;
55}
56
57multiclass MIMG_NoSampler <bits<7> op, string asm> {
58 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
59 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
60 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
61 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
62}
63
64class MIMG_Store_Helper <bits<7> op, string asm,
65 RegisterClass data_rc,
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000066 RegisterClass addr_rc,
67 string dns = ""> : MIMG_Helper <
Changpeng Fangb28fe032016-09-01 17:54:54 +000068 (outs),
69 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000070 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000071 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000072 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da", dns>, MIMGe<op> {
Changpeng Fangb28fe032016-09-01 17:54:54 +000073 let ssamp = 0;
74 let mayLoad = 1; // TableGen requires this for matching with the intrinsics
75 let mayStore = 1;
76 let hasSideEffects = 1;
77 let hasPostISelHook = 0;
78 let DisableWQM = 1;
79}
80
81multiclass MIMG_Store_Addr_Helper <bits<7> op, string asm,
82 RegisterClass data_rc,
83 int channels> {
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000084 def _V1 : MIMG_Store_Helper <op, asm, data_rc, VGPR_32,
85 !if(!eq(channels, 1), "AMDGPU", "")>,
Changpeng Fangb28fe032016-09-01 17:54:54 +000086 MIMG_Mask<asm#"_V1", channels>;
87 def _V2 : MIMG_Store_Helper <op, asm, data_rc, VReg_64>,
88 MIMG_Mask<asm#"_V2", channels>;
89 def _V4 : MIMG_Store_Helper <op, asm, data_rc, VReg_128>,
90 MIMG_Mask<asm#"_V4", channels>;
91}
92
93multiclass MIMG_Store <bits<7> op, string asm> {
94 defm _V1 : MIMG_Store_Addr_Helper <op, asm, VGPR_32, 1>;
95 defm _V2 : MIMG_Store_Addr_Helper <op, asm, VReg_64, 2>;
96 defm _V3 : MIMG_Store_Addr_Helper <op, asm, VReg_96, 3>;
97 defm _V4 : MIMG_Store_Addr_Helper <op, asm, VReg_128, 4>;
98}
99
100class MIMG_Atomic_Helper <string asm, RegisterClass data_rc,
101 RegisterClass addr_rc> : MIMG_Helper <
102 (outs data_rc:$vdst),
103 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000104 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000105 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
106 asm#" $vdst, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
107 > {
108 let mayStore = 1;
109 let hasSideEffects = 1;
110 let hasPostISelHook = 0;
111 let DisableWQM = 1;
112 let Constraints = "$vdst = $vdata";
113 let AsmMatchConverter = "cvtMIMGAtomic";
114}
115
116class MIMG_Atomic_Real_si<mimg op, string name, string asm,
117 RegisterClass data_rc, RegisterClass addr_rc> :
118 MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
119 SIMCInstr<name, SIEncodingFamily.SI>,
120 MIMGe<op.SI> {
121 let isCodeGenOnly = 0;
122 let AssemblerPredicates = [isSICI];
123 let DecoderNamespace = "SICI";
124 let DisableDecoder = DisableSIDecoder;
125}
126
127class MIMG_Atomic_Real_vi<mimg op, string name, string asm,
128 RegisterClass data_rc, RegisterClass addr_rc> :
129 MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
130 SIMCInstr<name, SIEncodingFamily.VI>,
131 MIMGe<op.VI> {
132 let isCodeGenOnly = 0;
133 let AssemblerPredicates = [isVI];
134 let DecoderNamespace = "VI";
135 let DisableDecoder = DisableVIDecoder;
136}
137
138multiclass MIMG_Atomic_Helper_m <mimg op, string name, string asm,
139 RegisterClass data_rc, RegisterClass addr_rc> {
140 let isPseudo = 1, isCodeGenOnly = 1 in {
141 def "" : MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
142 SIMCInstr<name, SIEncodingFamily.NONE>;
143 }
144
145 let ssamp = 0 in {
146 def _si : MIMG_Atomic_Real_si<op, name, asm, data_rc, addr_rc>;
147
148 def _vi : MIMG_Atomic_Real_vi<op, name, asm, data_rc, addr_rc>;
149 }
150}
151
152multiclass MIMG_Atomic <mimg op, string asm, RegisterClass data_rc = VGPR_32> {
153 defm _V1 : MIMG_Atomic_Helper_m <op, asm # "_V1", asm, data_rc, VGPR_32>;
154 defm _V2 : MIMG_Atomic_Helper_m <op, asm # "_V2", asm, data_rc, VReg_64>;
155 defm _V4 : MIMG_Atomic_Helper_m <op, asm # "_V3", asm, data_rc, VReg_128>;
156}
157
158class MIMG_Sampler_Helper <bits<7> op, string asm,
159 RegisterClass dst_rc,
160 RegisterClass src_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000161 bit wqm,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000162 string dns=""> : MIMG_Helper <
163 (outs dst_rc:$vdata),
164 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000165 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000166 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
167 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da",
168 dns>, MIMGe<op> {
169 let WQM = wqm;
170}
171
172multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
173 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000174 int channels, bit wqm> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000175 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm,
176 !if(!eq(channels, 1), "AMDGPU", "")>,
177 MIMG_Mask<asm#"_V1", channels>;
178 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
179 MIMG_Mask<asm#"_V2", channels>;
180 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
181 MIMG_Mask<asm#"_V4", channels>;
182 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
183 MIMG_Mask<asm#"_V8", channels>;
184 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
185 MIMG_Mask<asm#"_V16", channels>;
186}
187
Sam Koltonc01faa32016-11-15 13:39:07 +0000188multiclass MIMG_Sampler <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000189 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, wqm>;
190 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, wqm>;
191 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, wqm>;
192 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, wqm>;
193}
194
195multiclass MIMG_Sampler_WQM <bits<7> op, string asm> : MIMG_Sampler<op, asm, 1>;
196
197class MIMG_Gather_Helper <bits<7> op, string asm,
198 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000199 RegisterClass src_rc, bit wqm> : MIMG <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000200 (outs dst_rc:$vdata),
201 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000202 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000203 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
204 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da",
205 []>, MIMGe<op> {
206 let mayLoad = 1;
207 let mayStore = 0;
208
209 // DMASK was repurposed for GATHER4. 4 components are always
210 // returned and DMASK works like a swizzle - it selects
211 // the component to fetch. The only useful DMASK values are
212 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
213 // (red,red,red,red) etc.) The ISA document doesn't mention
214 // this.
215 // Therefore, disable all code which updates DMASK by setting this:
216 let Gather4 = 1;
217 let hasPostISelHook = 0;
218 let WQM = wqm;
219
220 let isAsmParserOnly = 1; // TBD: fix it later
221}
222
223multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
224 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000225 int channels, bit wqm> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000226 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
227 MIMG_Mask<asm#"_V1", channels>;
228 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
229 MIMG_Mask<asm#"_V2", channels>;
230 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
231 MIMG_Mask<asm#"_V4", channels>;
232 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
233 MIMG_Mask<asm#"_V8", channels>;
234 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
235 MIMG_Mask<asm#"_V16", channels>;
236}
237
Sam Koltonc01faa32016-11-15 13:39:07 +0000238multiclass MIMG_Gather <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000239 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, wqm>;
240 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, wqm>;
241 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, wqm>;
242 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, wqm>;
243}
244
245multiclass MIMG_Gather_WQM <bits<7> op, string asm> : MIMG_Gather<op, asm, 1>;
246
247//===----------------------------------------------------------------------===//
248// MIMG Instructions
249//===----------------------------------------------------------------------===//
250let SubtargetPredicate = isGCN in {
251defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
252defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
253//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
254//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
255//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
256//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
257defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
258defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
259//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
260//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
Matt Arsenault856777d2017-12-08 20:00:57 +0000261
262let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000263defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000264}
265
Changpeng Fangb28fe032016-09-01 17:54:54 +0000266defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
267defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
268defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
269defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
270//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
271defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
272defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
273defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
274defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
275defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
276defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
277defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
278defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
279defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
280//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
281//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
282//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
283defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
284defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
285defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
286defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
287defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
288defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
289defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
290defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
291defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
292defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
293defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
294defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
295defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
296defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
297defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
298defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
299defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
300defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
301defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
302defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
303defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
304defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
305defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
306defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
307defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
308defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
309defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
310defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
311defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
312defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
313defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
314defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
315defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
316defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
317defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
318defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
319defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
320defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
321defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
322defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
323defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
324defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
325defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
326defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
327defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
328defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
329defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
330defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
331defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
332defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
333defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
334defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
335defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
336defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
337defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
338defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000339
340let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000341defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000342}
343
Changpeng Fangb28fe032016-09-01 17:54:54 +0000344defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
345defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
346defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
347defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
348defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
349defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
350defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
351defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
352//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
353//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
354}
355
356/********** ======================= **********/
357/********** Image sampling patterns **********/
358/********** ======================= **********/
359
360// Image + sampler
Matt Arsenault90c75932017-10-03 00:06:41 +0000361class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000362 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
363 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
364 (opcode $addr, $rsrc, $sampler,
365 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
366 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
367>;
368
369multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
370 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
371 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
372 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
373 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
374 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
375}
376
377// Image + sampler for amdgcn
378// TODO:
379// 1. Handle half data type like v4f16, and add D16 bit support;
380// 2. Handle v4i32 rsrc type (Register Class for the instruction to be SReg_128).
381// 3. Add A16 support when we pass address of half type.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000382multiclass AMDGCNSamplePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000383 def : GCNPat<
Changpeng Fang8236fe12016-11-14 18:33:18 +0000384 (dt (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i1:$unorm, i1:$glc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000385 i1:$slc, i1:$lwe, i1:$da)),
386 (opcode $addr, $rsrc, $sampler,
387 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
388 0, 0, (as_i1imm $lwe), (as_i1imm $da))
389 >;
390}
391
Changpeng Fang8236fe12016-11-14 18:33:18 +0000392multiclass AMDGCNSampleDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
393 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V1), dt, f32>;
394 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V2), dt, v2f32>;
395 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4), dt, v4f32>;
396 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V8), dt, v8f32>;
397 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V16), dt, v16f32>;
398}
399
400// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000401multiclass AMDGCNSamplePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000402 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V1), f32>;
403 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
404 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000405}
406
407// Image only
Matt Arsenault90c75932017-10-03 00:06:41 +0000408class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000409 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
410 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
411 (opcode $addr, $rsrc,
412 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
413 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
414>;
415
416multiclass ImagePatterns<SDPatternOperator name, string opcode> {
417 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
418 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
419 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
420}
421
Changpeng Fang8236fe12016-11-14 18:33:18 +0000422multiclass ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000423 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000424 (dt (name vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc, i1:$lwe,
Tom Stellardfac248c2016-10-12 16:35:29 +0000425 i1:$da)),
426 (opcode $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000427 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000428 0, 0, (as_i1imm $lwe), (as_i1imm $da))
429 >;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000430}
431
Changpeng Fang8236fe12016-11-14 18:33:18 +0000432multiclass ImageLoadDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
433 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V1), dt, i32>;
434 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V2), dt, v2i32>;
435 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4), dt, v4i32>;
Tom Stellardfac248c2016-10-12 16:35:29 +0000436}
437
Changpeng Fang8236fe12016-11-14 18:33:18 +0000438// TODO: support v3f32.
439multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
440 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f32>;
441 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
442 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
443}
444
445multiclass ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000446 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000447 (name dt:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc,
Tom Stellardfac248c2016-10-12 16:35:29 +0000448 i1:$lwe, i1:$da),
449 (opcode $data, $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000450 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000451 0, 0, (as_i1imm $lwe), (as_i1imm $da))
452 >;
453}
Changpeng Fangb28fe032016-09-01 17:54:54 +0000454
Changpeng Fang8236fe12016-11-14 18:33:18 +0000455multiclass ImageStoreDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
456 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V1), dt, i32>;
457 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V2), dt, v2i32>;
458 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V4), dt, v4i32>;
459}
460
461// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000462multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000463 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f32>;
464 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
465 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000466}
467
Matt Arsenault90c75932017-10-03 00:06:41 +0000468class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000469 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
470 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
471>;
472
473multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
474 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
475 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
476 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
477}
478
Matt Arsenault90c75932017-10-03 00:06:41 +0000479class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000480 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
481 imm:$r128, imm:$da, imm:$slc),
482 (EXTRACT_SUBREG
483 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
484 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
485 sub0)
486>;
487
Changpeng Fangb28fe032016-09-01 17:54:54 +0000488// ======= amdgcn Image Intrinsics ==============
489
490// Image load
491defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
492defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000493defm : ImageLoadPatterns<int_amdgcn_image_getresinfo, "IMAGE_GET_RESINFO">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000494
495// Image store
496defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
497defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
498
499// Basic sample
500defm : AMDGCNSamplePatterns<int_amdgcn_image_sample, "IMAGE_SAMPLE">;
501defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl, "IMAGE_SAMPLE_CL">;
502defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d, "IMAGE_SAMPLE_D">;
503defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
504defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l, "IMAGE_SAMPLE_L">;
505defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b, "IMAGE_SAMPLE_B">;
506defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
507defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz, "IMAGE_SAMPLE_LZ">;
508defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd, "IMAGE_SAMPLE_CD">;
509defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
510
511// Sample with comparison
512defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c, "IMAGE_SAMPLE_C">;
513defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
514defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
515defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
516defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
517defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
518defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
519defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
520defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
521defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
522
523// Sample with offsets
524defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_o, "IMAGE_SAMPLE_O">;
525defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
526defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
527defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
528defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
529defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
530defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
531defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
532defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
533defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
534
535// Sample with comparison and offsets
536defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
537defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
538defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
539defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
540defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
541defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
542defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
543defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
544defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
545defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
546
547// Gather opcodes
Changpeng Fang8236fe12016-11-14 18:33:18 +0000548defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4, "IMAGE_GATHER4">;
549defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_cl, "IMAGE_GATHER4_CL">;
550defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_l, "IMAGE_GATHER4_L">;
551defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b, "IMAGE_GATHER4_B">;
552defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
553defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_lz, "IMAGE_GATHER4_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000554
Changpeng Fang8236fe12016-11-14 18:33:18 +0000555defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c, "IMAGE_GATHER4_C">;
556defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
557defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_l, "IMAGE_GATHER4_C_L">;
558defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b, "IMAGE_GATHER4_C_B">;
559defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
560defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000561
Changpeng Fang8236fe12016-11-14 18:33:18 +0000562defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_o, "IMAGE_GATHER4_O">;
563defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
564defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_l_o, "IMAGE_GATHER4_L_O">;
565defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_o, "IMAGE_GATHER4_B_O">;
566defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
567defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000568
Changpeng Fang8236fe12016-11-14 18:33:18 +0000569defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_o, "IMAGE_GATHER4_C_O">;
570defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
571defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
572defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
573defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
574defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000575
Changpeng Fang8236fe12016-11-14 18:33:18 +0000576defm : AMDGCNSamplePatterns<int_amdgcn_image_getlod, "IMAGE_GET_LOD">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000577
578// Image atomics
579defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
580def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
581def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
582def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
583defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
584defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
585defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
586defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
587defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
588defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
589defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
590defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
591defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
592defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
593defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
594
595/* SIsample for simple 1D texture lookup */
Matt Arsenault90c75932017-10-03 00:06:41 +0000596def : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000597 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
598 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
599>;
600
Matt Arsenault90c75932017-10-03 00:06:41 +0000601class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000602 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
603 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
604>;
605
Matt Arsenault90c75932017-10-03 00:06:41 +0000606class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000607 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
608 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
609>;
610
Matt Arsenault90c75932017-10-03 00:06:41 +0000611class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000612 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
613 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
614>;
615
616class SampleShadowPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000617 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000618 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
619 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
620>;
621
622class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000623 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000624 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
625 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
626>;
627
628/* SIsample* for texture lookups consuming more address parameters */
629multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
630 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
631MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
632 def : SamplePattern <SIsample, sample, addr_type>;
633 def : SampleRectPattern <SIsample, sample, addr_type>;
634 def : SampleArrayPattern <SIsample, sample, addr_type>;
635 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
636 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
637
638 def : SamplePattern <SIsamplel, sample_l, addr_type>;
639 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
640 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
641 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
642
643 def : SamplePattern <SIsampleb, sample_b, addr_type>;
644 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
645 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
646 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
647
648 def : SamplePattern <SIsampled, sample_d, addr_type>;
649 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
650 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
651 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
652}
653
654defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
655 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
656 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
657 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
658 v2i32>;
659defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
660 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
661 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
662 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
663 v4i32>;
664defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
665 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
666 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
667 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
668 v8i32>;
669defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
670 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
671 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
672 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
673 v16i32>;