blob: 72767d22efc43d18fa133a89cf1fe85c12286b98 [file] [log] [blame]
Matt Arsenault8728c5f2017-08-07 14:58:04 +00001; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s
Matt Arsenault8d1052f2016-04-21 18:03:06 +00002
3; Extract the high bit of the 1st quarter
4; GCN-LABEL: {{^}}v_uextract_bit_31_i128:
5; GCN: buffer_load_dword [[VAL:v[0-9]+]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}}
6
Tom Stellardcb6ba622016-04-30 00:23:06 +00007; GCN: v_mov_b32_e32 v[[ZERO0:[0-9]+]], 0{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +00008; GCN: v_mov_b32_e32 v[[ZERO1:[0-9]+]], v[[ZERO0]]{{$}}
Matt Arsenault327bb5a2016-07-01 22:47:50 +00009; GCN: v_mov_b32_e32 v[[ZERO2:[0-9]+]], v[[ZERO0]]{{$}}
10; GCN: v_lshrrev_b32_e32 v[[SHIFT:[0-9]+]], 31, [[VAL]]
Matt Arsenault8d1052f2016-04-21 18:03:06 +000011
Matt Arsenault327bb5a2016-07-01 22:47:50 +000012; GCN: buffer_store_dwordx4 v{{\[}}[[SHIFT]]:[[ZERO2]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000013; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000014define amdgpu_kernel void @v_uextract_bit_31_i128(i128 addrspace(1)* %out, i128 addrspace(1)* %in) #1 {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +000015 %id.x = tail call i32 @llvm.amdgcn.workgroup.id.x()
Matt Arsenault8d1052f2016-04-21 18:03:06 +000016 %in.gep = getelementptr i128, i128 addrspace(1)* %in, i32 %id.x
17 %out.gep = getelementptr i128, i128 addrspace(1)* %out, i32 %id.x
18 %ld.64 = load i128, i128 addrspace(1)* %in.gep
19 %srl = lshr i128 %ld.64, 31
20 %bit = and i128 %srl, 1
21 store i128 %bit, i128 addrspace(1)* %out.gep
22 ret void
23}
24
25; Extract the high bit of the 2nd quarter
26; GCN-LABEL: {{^}}v_uextract_bit_63_i128:
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000027; GCN-DAG: buffer_load_dword [[VAL:v[0-9]+]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:4{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000028
Matt Arsenault327bb5a2016-07-01 22:47:50 +000029; GCN-DAG: v_mov_b32_e32 v[[ZERO0:[0-9]+]], 0{{$}}
Matt Arsenault2b957b52016-05-02 20:07:26 +000030; GCN: v_mov_b32_e32 v[[ZERO1:[0-9]+]], v[[ZERO0]]{{$}}
Matt Arsenault327bb5a2016-07-01 22:47:50 +000031; GCN: v_mov_b32_e32 v[[ZERO2:[0-9]+]], v[[ZERO0]]{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000032; GCN: v_mov_b32_e32 v[[ZERO3:[0-9]+]], v[[ZERO0]]{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000033; GCN-DAG: v_lshrrev_b32_e32 v[[SHIFT:[0-9]+]], 31, [[VAL]]
34
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000035; GCN-DAG: buffer_store_dwordx4 v{{\[}}[[SHIFT]]:[[ZERO3]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000036; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000037define amdgpu_kernel void @v_uextract_bit_63_i128(i128 addrspace(1)* %out, i128 addrspace(1)* %in) #1 {
Matt Arsenault8d1052f2016-04-21 18:03:06 +000038 %id.x = tail call i32 @llvm.amdgcn.workitem.id.x()
39 %in.gep = getelementptr i128, i128 addrspace(1)* %in, i32 %id.x
40 %out.gep = getelementptr i128, i128 addrspace(1)* %out, i32 %id.x
41 %ld.64 = load i128, i128 addrspace(1)* %in.gep
42 %srl = lshr i128 %ld.64, 63
43 %bit = and i128 %srl, 1
44 store i128 %bit, i128 addrspace(1)* %out.gep
45 ret void
46}
47
48; Extract the high bit of the 3rd quarter
49; GCN-LABEL: {{^}}v_uextract_bit_95_i128:
50; GCN: buffer_load_dword [[VAL:v[0-9]+]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:8{{$}}
51
Matt Arsenault327bb5a2016-07-01 22:47:50 +000052; GCN-DAG: v_mov_b32_e32 v[[ZERO0:[0-9]+]], 0{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000053; GCN: v_mov_b32_e32 v[[ZERO1:[0-9]+]], v[[ZERO0]]{{$}}
Matt Arsenault327bb5a2016-07-01 22:47:50 +000054; GCN: v_mov_b32_e32 v[[ZERO2:[0-9]+]], v[[ZERO0]]{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000055; GCN-DAG: v_lshrrev_b32_e32 v[[SHIFT:[0-9]+]], 31, [[VAL]]
56
Matt Arsenault327bb5a2016-07-01 22:47:50 +000057; GCN-DAG: buffer_store_dwordx4 v{{\[}}[[SHIFT]]:[[ZERO2]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000058; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000059define amdgpu_kernel void @v_uextract_bit_95_i128(i128 addrspace(1)* %out, i128 addrspace(1)* %in) #1 {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +000060 %id.x = tail call i32 @llvm.amdgcn.workgroup.id.x()
Matt Arsenault8d1052f2016-04-21 18:03:06 +000061 %in.gep = getelementptr i128, i128 addrspace(1)* %in, i32 %id.x
62 %out.gep = getelementptr i128, i128 addrspace(1)* %out, i32 %id.x
63 %ld.64 = load i128, i128 addrspace(1)* %in.gep
64 %srl = lshr i128 %ld.64, 95
65 %bit = and i128 %srl, 1
66 store i128 %bit, i128 addrspace(1)* %out.gep
67 ret void
68}
69
70; Extract the high bit of the 4th quarter
71; GCN-LABEL: {{^}}v_uextract_bit_127_i128:
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000072; GCN-DAG: buffer_load_dword [[VAL:v[0-9]+]], v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:12{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000073
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000074; GCN-DAG: v_mov_b32_e32 v[[ZERO0:[0-9]+]], 0{{$}}
Matt Arsenault2b957b52016-05-02 20:07:26 +000075; GCN: v_mov_b32_e32 v[[ZERO1:[0-9]+]], v[[ZERO0]]{{$}}
Matt Arsenault327bb5a2016-07-01 22:47:50 +000076; GCN: v_mov_b32_e32 v[[ZERO2:[0-9]+]], v[[ZERO0]]{{$}}
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000077; GCN: v_mov_b32_e32 v[[ZERO3:[0-9]+]], v[[ZERO0]]{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000078; GCN-DAG: v_lshrrev_b32_e32 v[[SHIFT:[0-9]+]], 31, [[VAL]]
79
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000080; GCN-DAG: buffer_store_dwordx4 v{{\[}}[[SHIFT]]:[[ZERO3]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000081; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000082define amdgpu_kernel void @v_uextract_bit_127_i128(i128 addrspace(1)* %out, i128 addrspace(1)* %in) #1 {
Matt Arsenault8d1052f2016-04-21 18:03:06 +000083 %id.x = tail call i32 @llvm.amdgcn.workitem.id.x()
84 %in.gep = getelementptr i128, i128 addrspace(1)* %in, i32 %id.x
85 %out.gep = getelementptr i128, i128 addrspace(1)* %out, i32 %id.x
86 %ld.64 = load i128, i128 addrspace(1)* %in.gep
87 %srl = lshr i128 %ld.64, 127
88 %bit = and i128 %srl, 1
89 store i128 %bit, i128 addrspace(1)* %out.gep
90 ret void
91}
92
93; Spans more than 2 dword boundaries
94; GCN-LABEL: {{^}}v_uextract_bit_34_100_i128:
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +000095; GCN-DAG: buffer_load_dwordx4 v{{\[}}[[VAL0:[0-9]+]]:[[VAL3:[0-9]+]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000096
Matt Arsenault327bb5a2016-07-01 22:47:50 +000097; GCN-DAG: v_lshl_b64 v{{\[}}[[SHLLO:[0-9]+]]:[[SHLHI:[0-9]+]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, 30
98; GCN-DAG: v_lshrrev_b32_e32 v[[ELT1PART:[0-9]+]], 2, v{{[[0-9]+}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +000099; GCN-DAG: v_bfe_u32 v[[ELT2PART:[0-9]+]], v[[VAL3]], 2, 2{{$}}
100; GCN-DAG: v_mov_b32_e32 v[[ZERO:[0-9]+]], 0{{$}}
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000101; GCN-DAG: v_or_b32_e32 v[[OR0:[0-9]+]], v[[ELT1PART]], v[[SHLLO]]
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000102; GCN-DAG: v_mov_b32_e32 v[[ZERO1:[0-9]+]], v[[ZERO]]{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +0000103
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000104; GCN-DAG: buffer_store_dwordx4 v{{\[}}[[OR0]]:[[ZERO1]]{{\]}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}}
Matt Arsenault8d1052f2016-04-21 18:03:06 +0000105; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000106define amdgpu_kernel void @v_uextract_bit_34_100_i128(i128 addrspace(1)* %out, i128 addrspace(1)* %in) #1 {
Matt Arsenault8d1052f2016-04-21 18:03:06 +0000107 %id.x = tail call i32 @llvm.amdgcn.workitem.id.x()
108 %in.gep = getelementptr i128, i128 addrspace(1)* %in, i32 %id.x
109 %out.gep = getelementptr i128, i128 addrspace(1)* %out, i32 %id.x
110 %ld.64 = load i128, i128 addrspace(1)* %in.gep
111 %srl = lshr i128 %ld.64, 34
112 %bit = and i128 %srl, 73786976294838206463
113 store i128 %bit, i128 addrspace(1)* %out.gep
114 ret void
115}
116
117declare i32 @llvm.amdgcn.workitem.id.x() #0
118
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000119declare i32 @llvm.amdgcn.workgroup.id.x() #0
120
Matt Arsenault8d1052f2016-04-21 18:03:06 +0000121attributes #0 = { nounwind readnone }
122attributes #1 = { nounwind }