blob: c7b769585c1c8568a640f645127dda73b7c0513b [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengbc7a0f442006-01-11 06:09:51 +000016#include "X86InstrBuilder.h"
Evan Chengf55b7382008-01-05 00:41:47 +000017#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000018#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000019#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000020#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner7c551262006-01-11 01:15:34 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000026#include "llvm/CodeGen/SelectionDAGISel.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000027#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/Instructions.h"
29#include "llvm/IR/Intrinsics.h"
30#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000031#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000033#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetMachine.h"
36#include "llvm/Target/TargetOptions.h"
Robin Morisset880580b2014-10-07 23:53:57 +000037#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000038using namespace llvm;
39
Chandler Carruth84e68b22014-04-22 02:41:26 +000040#define DEBUG_TYPE "x86-isel"
41
Chris Lattner1ef9cd42006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattner655e7df2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Chris Lattner3f0f71b2005-11-19 02:11:08 +000049 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000050 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattner3f0f71b2005-11-19 02:11:08 +000051 /// tree.
52 struct X86ISelAddressMode {
53 enum {
54 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000055 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000056 } BaseType;
57
Dan Gohman0fd54fb2010-04-29 23:30:41 +000058 // This is really a union, discriminated by BaseType!
59 SDValue Base_Reg;
60 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000061
62 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000063 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000064 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000065 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000066 const GlobalValue *GV;
67 const Constant *CP;
68 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000069 const char *ES;
70 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Dan Gohman0fd54fb2010-04-29 23:30:41 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
Craig Topper062a2ba2014-04-25 05:30:21 +000076 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
77 JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +000078 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +000079
80 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000081 return GV != nullptr || CP != nullptr || ES != nullptr ||
82 JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000083 }
Chad Rosier24c19d22012-08-01 18:39:17 +000084
Chris Lattnerfea81da2009-06-27 04:16:01 +000085 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000086 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000087 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000088 }
Chad Rosier24c19d22012-08-01 18:39:17 +000089
Chris Lattnerfea81da2009-06-27 04:16:01 +000090 /// isRIPRelative - Return true if this addressing mode is already RIP
91 /// relative.
92 bool isRIPRelative() const {
93 if (BaseType != RegBase) return false;
94 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000095 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000096 return RegNode->getReg() == X86::RIP;
97 return false;
98 }
Chad Rosier24c19d22012-08-01 18:39:17 +000099
Chris Lattnerfea81da2009-06-27 04:16:01 +0000100 void setBaseReg(SDValue Reg) {
101 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000102 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000103 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000104
Manman Ren19f49ac2012-09-11 22:23:19 +0000105#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dale Johannesendafdbf72008-08-11 23:46:25 +0000106 void dump() {
David Greenedbdb1b22010-01-05 01:29:08 +0000107 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000108 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000109 if (Base_Reg.getNode())
Chad Rosier24c19d22012-08-01 18:39:17 +0000110 Base_Reg.getNode()->dump();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000111 else
David Greenedbdb1b22010-01-05 01:29:08 +0000112 dbgs() << "nul";
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000113 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000114 << " Scale" << Scale << '\n'
115 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000116 if (IndexReg.getNode())
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000117 IndexReg.getNode()->dump();
118 else
Chad Rosier24c19d22012-08-01 18:39:17 +0000119 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000120 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000121 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000122 if (GV)
123 GV->dump();
124 else
David Greenedbdb1b22010-01-05 01:29:08 +0000125 dbgs() << "nul";
126 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000127 if (CP)
128 CP->dump();
129 else
David Greenedbdb1b22010-01-05 01:29:08 +0000130 dbgs() << "nul";
131 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000132 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000133 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000134 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000135 else
David Greenedbdb1b22010-01-05 01:29:08 +0000136 dbgs() << "nul";
137 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000138 }
Manman Ren742534c2012-09-06 19:06:06 +0000139#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000140 };
141}
142
143namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000144 //===--------------------------------------------------------------------===//
145 /// ISel - X86 specific code to select X86 machine instructions for
146 /// SelectionDAG operations.
147 ///
Craig Topper26eec092014-03-31 06:22:15 +0000148 class X86DAGToDAGISel final : public SelectionDAGISel {
Chris Lattner655e7df2005-11-16 01:54:32 +0000149 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
150 /// make the right decision when generating code for different targets.
151 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000152
Evan Cheng7d6fa972008-09-26 23:41:32 +0000153 /// OptForSize - If true, selector should try to optimize for code size
154 /// instead of performance.
155 bool OptForSize;
156
Chris Lattner655e7df2005-11-16 01:54:32 +0000157 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000158 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Eric Christopher05b81972015-02-02 17:38:43 +0000159 : SelectionDAGISel(tm, OptLevel), OptForSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000160
Craig Topper2d9361e2014-03-09 07:44:38 +0000161 const char *getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000162 return "X86 DAG->DAG Instruction Selection";
163 }
164
Eric Christopher4f09c592014-05-22 01:53:26 +0000165 bool runOnMachineFunction(MachineFunction &MF) override {
166 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000167 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000168 SelectionDAGISel::runOnMachineFunction(MF);
169 return true;
170 }
171
Craig Topper2d9361e2014-03-09 07:44:38 +0000172 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000173
Craig Topper2d9361e2014-03-09 07:44:38 +0000174 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000175
Craig Topper2d9361e2014-03-09 07:44:38 +0000176 void PreprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000177
Jakob Stoklund Olesen08aede22010-09-03 00:35:18 +0000178 inline bool immSext8(SDNode *N) const {
179 return isInt<8>(cast<ConstantSDNode>(N)->getSExtValue());
180 }
181
182 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
183 // sign extended field.
184 inline bool i64immSExt32(SDNode *N) const {
185 uint64_t v = cast<ConstantSDNode>(N)->getZExtValue();
186 return (int64_t)v == (int32_t)v;
187 }
188
Chris Lattner655e7df2005-11-16 01:54:32 +0000189// Include the pieces autogenerated from the target description.
190#include "X86GenDAGISel.inc"
191
192 private:
Craig Topper2d9361e2014-03-09 07:44:38 +0000193 SDNode *Select(SDNode *N) override;
Manman Rena0982042012-06-26 19:47:59 +0000194 SDNode *SelectGather(SDNode *N, unsigned Opc);
Craig Topper83e042a2013-08-15 05:57:07 +0000195 SDNode *SelectAtomicLoadArith(SDNode *Node, MVT NVT);
Chris Lattner655e7df2005-11-16 01:54:32 +0000196
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000197 bool FoldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
Chris Lattner8a236b62010-09-22 04:39:11 +0000198 bool MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000199 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman824ab402009-07-22 23:26:55 +0000200 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
201 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
202 unsigned Depth);
Rafael Espindola92773792009-03-31 16:16:57 +0000203 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Chris Lattnerd58d7c12010-09-21 22:07:31 +0000204 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000205 SDValue &Scale, SDValue &Index, SDValue &Disp,
206 SDValue &Segment);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000207 bool SelectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
208 SDValue &Scale, SDValue &Index, SDValue &Disp,
209 SDValue &Segment);
Tim Northover3a1fd4c2013-06-01 09:55:14 +0000210 bool SelectMOV64Imm32(SDValue N, SDValue &Imm);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000211 bool SelectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000212 SDValue &Scale, SDValue &Index, SDValue &Disp,
213 SDValue &Segment);
Tim Northover6833e3f2013-06-10 20:43:49 +0000214 bool SelectLEA64_32Addr(SDValue N, SDValue &Base,
215 SDValue &Scale, SDValue &Index, SDValue &Disp,
216 SDValue &Segment);
Chris Lattner0e023ea2010-09-21 20:31:19 +0000217 bool SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000218 SDValue &Scale, SDValue &Index, SDValue &Disp,
219 SDValue &Segment);
Chris Lattnerbd6e1932010-03-01 22:51:11 +0000220 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000221 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000222 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000223 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000224 SDValue &NodeWithChain);
Chad Rosier24c19d22012-08-01 18:39:17 +0000225
Dan Gohmanea6f91f2010-01-05 01:24:18 +0000226 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000227 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000228 SDValue &Index, SDValue &Disp,
229 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000230
Chris Lattnerba1ed582006-06-08 18:03:49 +0000231 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
232 /// inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000233 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000234 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000235 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000236
David Majnemerd5ab35f2015-02-21 05:49:45 +0000237 void EmitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000238
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000239 inline void getAddressOperands(X86ISelAddressMode &AM, SDLoc DL,
240 SDValue &Base, SDValue &Scale,
241 SDValue &Index, SDValue &Disp,
242 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000243 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
244 ? CurDAG->getTargetFrameIndex(AM.Base_FrameIndex,
245 TLI->getPointerTy())
246 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000247 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000248 Index = AM.IndexReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 // These are 32-bit even in 64-bit mode since RIP relative offset
250 // is 32-bit.
251 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000252 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000253 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000254 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000255 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000256 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000257 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000258 else if (AM.ES) {
259 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000260 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000261 } else if (AM.JT != -1) {
262 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000263 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000264 } else if (AM.BlockAddr)
265 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
266 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000267 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000268 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000269
270 if (AM.Segment.getNode())
271 Segment = AM.Segment;
272 else
Owen Anderson9f944592009-08-11 20:47:22 +0000273 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000274 }
275
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000276 /// getI8Imm - Return a target constant with the specified value, of type
277 /// i8.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000278 inline SDValue getI8Imm(unsigned Imm, SDLoc DL) {
279 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000280 }
281
Chris Lattner655e7df2005-11-16 01:54:32 +0000282 /// getI32Imm - Return a target constant with the specified value, of type
283 /// i32.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000284 inline SDValue getI32Imm(unsigned Imm, SDLoc DL) {
285 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000286 }
Evan Chengd49cc362006-02-10 22:24:32 +0000287
Dan Gohman24300732008-09-23 18:22:58 +0000288 /// getGlobalBaseReg - Return an SDNode that returns the value of
289 /// the global base register. Output instructions required to
290 /// initialize the global base register, if necessary.
291 ///
Evan Cheng61413a32006-08-26 05:34:46 +0000292 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000293
Dan Gohman4751bb92009-06-03 20:20:00 +0000294 /// getTargetMachine - Return a reference to the TargetMachine, casted
295 /// to the target-specific type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000296 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000297 return static_cast<const X86TargetMachine &>(TM);
298 }
299
300 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
301 /// to the target-specific type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000302 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000303 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000304 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000305
306 /// \brief Address-mode matching performs shift-of-and to and-of-shift
307 /// reassociation in order to expose more scaled addressing
308 /// opportunities.
309 bool ComplexPatternFuncMutatesDAG() const override {
310 return true;
311 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000312 };
313}
314
Evan Cheng72bb66a2006-08-08 00:31:00 +0000315
Evan Cheng5e73ff22010-02-15 19:41:07 +0000316bool
317X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000318 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000319
Evan Cheng5e73ff22010-02-15 19:41:07 +0000320 if (!N.hasOneUse())
321 return false;
322
323 if (N.getOpcode() != ISD::LOAD)
324 return true;
325
326 // If N is a load, do additional profitability checks.
327 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000328 switch (U->getOpcode()) {
329 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000330 case X86ISD::ADD:
331 case X86ISD::SUB:
332 case X86ISD::AND:
333 case X86ISD::XOR:
334 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000335 case ISD::ADD:
336 case ISD::ADDC:
337 case ISD::ADDE:
338 case ISD::AND:
339 case ISD::OR:
340 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000341 SDValue Op1 = U->getOperand(1);
342
Evan Cheng83bdb382008-11-27 00:49:46 +0000343 // If the other operand is a 8-bit immediate we should fold the immediate
344 // instead. This reduces code size.
345 // e.g.
346 // movl 4(%esp), %eax
347 // addl $4, %eax
348 // vs.
349 // movl $4, %eax
350 // addl 4(%esp), %eax
351 // The former is 2 bytes shorter. In case where the increment is 1, then
352 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindolabb834f02009-04-10 10:09:34 +0000353 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman2293eb62009-03-14 02:07:16 +0000354 if (Imm->getAPIntValue().isSignedIntN(8))
355 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000356
357 // If the other operand is a TLS address, we should fold it instead.
358 // This produces
359 // movl %gs:0, %eax
360 // leal i@NTPOFF(%eax), %eax
361 // instead of
362 // movl $i@NTPOFF, %eax
363 // addl %gs:0, %eax
364 // if the block also has an access to a second TLS address this will save
365 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000366 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000367 if (Op1.getOpcode() == X86ISD::Wrapper) {
368 SDValue Val = Op1.getOperand(0);
369 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
370 return false;
371 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000372 }
373 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000374 }
375
376 return true;
377}
378
Evan Chengd703df62010-03-14 03:48:46 +0000379/// MoveBelowCallOrigChain - Replace the original chain operand of the call with
380/// load's chain operand and move load below the call's chain operand.
381static void MoveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
Evan Cheng214156c2012-10-02 23:49:13 +0000382 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000383 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000384 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000385 if (Chain.getNode() == Load.getNode())
386 Ops.push_back(Load.getOperand(0));
387 else {
388 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000389 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000390 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
391 if (Chain.getOperand(i).getNode() == Load.getNode())
392 Ops.push_back(Load.getOperand(0));
393 else
394 Ops.push_back(Chain.getOperand(i));
395 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000396 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000397 Ops.clear();
398 Ops.push_back(NewChain);
399 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000400 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000401 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000402 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000403 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000404
Evan Chengf00f1e52008-08-25 21:27:18 +0000405 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000406 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000407 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000408 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000409}
410
411/// isCalleeLoad - Return true if call address is a load and it can be
412/// moved below CALLSEQ_START and the chains leading up to the call.
413/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000414/// In the case of a tail call, there isn't a callseq node between the call
415/// chain and the load.
416static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000417 // The transformation is somewhat dangerous if the call's chain was glued to
418 // the call. After MoveBelowOrigChain the load is moved between the call and
419 // the chain, this can create a cycle if the load is not folded. So it is
420 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000421 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000422 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000423 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000424 if (!LD ||
425 LD->isVolatile() ||
426 LD->getAddressingMode() != ISD::UNINDEXED ||
427 LD->getExtensionType() != ISD::NON_EXTLOAD)
428 return false;
429
430 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000431 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000432 if (!Chain.hasOneUse())
433 return false;
434 Chain = Chain.getOperand(0);
435 }
Evan Chengd703df62010-03-14 03:48:46 +0000436
437 if (!Chain.getNumOperands())
438 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000439 // Since we are not checking for AA here, conservatively abort if the chain
440 // writes to memory. It's not safe to move the callee (a load) across a store.
441 if (isa<MemSDNode>(Chain.getNode()) &&
442 cast<MemSDNode>(Chain.getNode())->writeMem())
443 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000444 if (Chain.getOperand(0).getNode() == Callee.getNode())
445 return true;
446 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000447 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
448 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000449 return true;
450 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000451}
452
Chris Lattner8d637042010-03-02 23:12:51 +0000453void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner82cc5332010-03-04 01:43:43 +0000454 // OptForSize is used in pattern predicates that isel is matching.
Duncan P. N. Exon Smith5975a702015-02-14 01:59:52 +0000455 OptForSize = MF->getFunction()->hasFnAttribute(Attribute::OptimizeForSize);
Chad Rosier24c19d22012-08-01 18:39:17 +0000456
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000457 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
458 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnera91f77e2008-01-24 08:07:48 +0000459 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000460
Evan Chengd703df62010-03-14 03:48:46 +0000461 if (OptLevel != CodeGenOpt::None &&
Michael Liao96b42602013-03-28 23:13:21 +0000462 // Only does this when target favors doesn't favor register indirect
463 // call.
464 ((N->getOpcode() == X86ISD::CALL && !Subtarget->callRegIndirect()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000465 (N->getOpcode() == X86ISD::TC_RETURN &&
Nick Lewyckyf41a80e2013-01-13 19:03:55 +0000466 // Only does this if load can be folded into TC_RETURN.
Evan Cheng847ad442012-10-05 01:48:22 +0000467 (Subtarget->is64Bit() ||
468 getTargetMachine().getRelocationModel() != Reloc::PIC_)))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000469 /// Also try moving call address load from outside callseq_start to just
470 /// before the call to allow it to be folded.
471 ///
472 /// [Load chain]
473 /// ^
474 /// |
475 /// [Load]
476 /// ^ ^
477 /// | |
478 /// / \--
479 /// / |
480 ///[CALLSEQ_START] |
481 /// ^ |
482 /// | |
483 /// [LOAD/C2Reg] |
484 /// | |
485 /// \ /
486 /// \ /
487 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000488 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000489 SDValue Chain = N->getOperand(0);
490 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000491 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000492 continue;
Evan Chengd703df62010-03-14 03:48:46 +0000493 MoveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000494 ++NumLoadMoved;
495 continue;
496 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000497
Chris Lattner8d637042010-03-02 23:12:51 +0000498 // Lower fpround and fpextend nodes that target the FP stack to be store and
499 // load to the stack. This is a gross hack. We would like to simply mark
500 // these as being illegal, but when we do that, legalize produces these when
501 // it expands calls, then expands these in the same legalize pass. We would
502 // like dag combine to be able to hack on these between the call expansion
503 // and the node legalization. As such this pass basically does "really
504 // late" legalization of these inline with the X86 isel pass.
505 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000506 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
507 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000508
Craig Topper83e042a2013-08-15 05:57:07 +0000509 MVT SrcVT = N->getOperand(0).getSimpleValueType();
510 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000511
512 // If any of the sources are vectors, no fp stack involved.
513 if (SrcVT.isVector() || DstVT.isVector())
514 continue;
515
516 // If the source and destination are SSE registers, then this is a legal
517 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000518 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000519 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000520 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
521 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000522 if (SrcIsSSE && DstIsSSE)
523 continue;
524
Chris Lattnerd587e582008-03-09 07:05:32 +0000525 if (!SrcIsSSE && !DstIsSSE) {
526 // If this is an FPStack extension, it is a noop.
527 if (N->getOpcode() == ISD::FP_EXTEND)
528 continue;
529 // If this is a value-preserving FPStack truncation, it is a noop.
530 if (N->getConstantOperandVal(1))
531 continue;
532 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000533
Chris Lattnera91f77e2008-01-24 08:07:48 +0000534 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
535 // FPStack has extload and truncstore. SSE can fold direct loads into other
536 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000537 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000538 if (N->getOpcode() == ISD::FP_ROUND)
539 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
540 else
541 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000542
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000543 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000544 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000545
Chris Lattnera91f77e2008-01-24 08:07:48 +0000546 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesen14f2d9d2009-02-03 21:48:12 +0000547 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000548 N->getOperand(0),
Chris Lattner3d178ed2010-09-21 17:04:51 +0000549 MemTmp, MachinePointerInfo(), MemVT,
David Greenecbd39c52010-02-15 16:57:43 +0000550 false, false, 0);
Stuart Hastings81c43062011-02-16 16:23:55 +0000551 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Chris Lattner3d178ed2010-09-21 17:04:51 +0000552 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000553 MemVT, false, false, false, 0);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000554
555 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
556 // extload we created. This will cause general havok on the dag because
557 // anything below the conversion could be folded into other existing nodes.
558 // To avoid invalidating 'I', back it up to the convert node.
559 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000560 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000561
Chris Lattnera91f77e2008-01-24 08:07:48 +0000562 // Now that we did that, the node is dead. Increment the iterator to the
563 // next node to process, then delete N.
564 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000565 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000566 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000567}
568
Chris Lattner655e7df2005-11-16 01:54:32 +0000569
Anton Korobeynikov90910742007-09-25 21:52:30 +0000570/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
571/// the main function.
David Majnemerd5ab35f2015-02-21 05:49:45 +0000572void X86DAGToDAGISel::EmitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000573 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000574 TargetLowering::ArgListTy Args;
575
576 TargetLowering::CallLoweringInfo CLI(*CurDAG);
577 CLI.setChain(CurDAG->getRoot())
578 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
579 CurDAG->getExternalSymbol("__main", TLI->getPointerTy()),
580 std::move(Args), 0);
581 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
582 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
583 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000584 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000585}
586
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000587void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000588 // If this is main, emit special code for main.
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000589 if (const Function *Fn = MF->getFunction())
590 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
David Majnemerd5ab35f2015-02-21 05:49:45 +0000591 EmitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000592}
593
Eli Friedman344ec792011-07-13 21:29:53 +0000594static bool isDispSafeForFrameIndex(int64_t Val) {
595 // On 64-bit platforms, we can run into an issue where a frame index
596 // includes a displacement that, when added to the explicit displacement,
597 // will overflow the displacement field. Assuming that the frame index
598 // displacement fits into a 31-bit integer (which is only slightly more
599 // aggressive than the current fundamental assumption that it fits into
600 // a 32-bit integer), a 31-bit disp should always be safe.
601 return isInt<31>(Val);
602}
603
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000604bool X86DAGToDAGISel::FoldOffsetIntoAddress(uint64_t Offset,
605 X86ISelAddressMode &AM) {
Reid Kleckner9dad2272015-05-04 23:22:36 +0000606 // Cannot combine ExternalSymbol displacements with integer offsets.
607 if (Offset != 0 && AM.ES)
608 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000609 int64_t Val = AM.Disp + Offset;
610 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000611 if (Subtarget->is64Bit()) {
612 if (!X86::isOffsetSuitableForCodeModel(Val, M,
613 AM.hasSymbolicDisplacement()))
614 return true;
615 // In addition to the checks required for a register base, check that
616 // we do not try to use an unsafe Disp with a frame index.
617 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
618 !isDispSafeForFrameIndex(Val))
619 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000620 }
Eli Friedman344ec792011-07-13 21:29:53 +0000621 AM.Disp = Val;
622 return false;
623
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000624}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000625
Chris Lattner8a236b62010-09-22 04:39:11 +0000626bool X86DAGToDAGISel::MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
627 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000628
Chris Lattner8a236b62010-09-22 04:39:11 +0000629 // load gs:0 -> GS segment register.
630 // load fs:0 -> FS segment register.
631 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000632 // This optimization is valid because the GNU TLS model defines that
633 // gs:0 (or fs:0 on X86-64) contains its own address.
634 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000635 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000636 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
David Chisnall5b8c1682012-07-24 20:04:16 +0000637 Subtarget->isTargetLinux())
Chris Lattner8a236b62010-09-22 04:39:11 +0000638 switch (N->getPointerInfo().getAddrSpace()) {
639 case 256:
640 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
641 return false;
642 case 257:
643 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
644 return false;
645 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000646
Rafael Espindola3b2df102009-04-08 21:14:34 +0000647 return true;
648}
649
Chris Lattnerfea81da2009-06-27 04:16:01 +0000650/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
651/// into an addressing mode. These wrap things that will resolve down into a
652/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000653/// returns false.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000654bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000655 // If the addressing mode already has a symbol as the displacement, we can
656 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000657 if (AM.hasSymbolicDisplacement())
658 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000659
660 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000661 CodeModel::Model M = TM.getCodeModel();
662
Chris Lattnerfea81da2009-06-27 04:16:01 +0000663 // Handle X86-64 rip-relative addresses. We check this before checking direct
664 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000665 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000666 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
667 // they cannot be folded into immediate fields.
668 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000669 (M == CodeModel::Small || M == CodeModel::Kernel)) {
670 // Base and index reg must be 0 in order to use %rip as base.
671 if (AM.hasBaseOrIndexReg())
672 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000673 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000674 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000675 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000676 AM.SymbolFlags = G->getTargetFlags();
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000677 if (FoldOffsetIntoAddress(G->getOffset(), AM)) {
678 AM = Backup;
679 return true;
680 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000681 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000682 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000683 AM.CP = CP->getConstVal();
684 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000685 AM.SymbolFlags = CP->getTargetFlags();
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000686 if (FoldOffsetIntoAddress(CP->getOffset(), AM)) {
687 AM = Backup;
688 return true;
689 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000690 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
691 AM.ES = S->getSymbol();
692 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000693 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000694 AM.JT = J->getIndex();
695 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000696 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
697 X86ISelAddressMode Backup = AM;
698 AM.BlockAddr = BA->getBlockAddress();
699 AM.SymbolFlags = BA->getTargetFlags();
700 if (FoldOffsetIntoAddress(BA->getOffset(), AM)) {
701 AM = Backup;
702 return true;
703 }
704 } else
705 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000706
Chris Lattnerfea81da2009-06-27 04:16:01 +0000707 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000708 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000709 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000710 }
711
712 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000713 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
714 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000715 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000716 M == CodeModel::Small || M == CodeModel::Kernel) {
717 assert(N.getOpcode() != X86ISD::WrapperRIP &&
718 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000719 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
720 AM.GV = G->getGlobal();
721 AM.Disp += G->getOffset();
722 AM.SymbolFlags = G->getTargetFlags();
723 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
724 AM.CP = CP->getConstVal();
725 AM.Align = CP->getAlignment();
726 AM.Disp += CP->getOffset();
727 AM.SymbolFlags = CP->getTargetFlags();
728 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
729 AM.ES = S->getSymbol();
730 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000731 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000732 AM.JT = J->getIndex();
733 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000734 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
735 AM.BlockAddr = BA->getBlockAddress();
736 AM.Disp += BA->getOffset();
737 AM.SymbolFlags = BA->getTargetFlags();
738 } else
739 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000740 return false;
741 }
742
743 return true;
744}
745
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000746/// MatchAddress - Add the specified node to the specified addressing mode,
747/// returning true if it cannot be done. This just pattern matches for the
Chris Lattnerff87f05e2007-12-08 07:22:58 +0000748/// addressing mode.
Dan Gohman824ab402009-07-22 23:26:55 +0000749bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
Dan Gohman99ba4da2010-06-18 01:24:29 +0000750 if (MatchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +0000751 return true;
752
753 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
754 // a smaller encoding and avoids a scaled-index.
755 if (AM.Scale == 2 &&
756 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000757 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000758 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +0000759 AM.Scale = 1;
760 }
761
Dan Gohman05046082009-08-20 18:23:44 +0000762 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
763 // because it has a smaller encoding.
764 // TODO: Which other code models can use this?
765 if (TM.getCodeModel() == CodeModel::Small &&
766 Subtarget->is64Bit() &&
767 AM.Scale == 1 &&
768 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000769 AM.Base_Reg.getNode() == nullptr &&
770 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +0000771 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +0000772 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000773 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +0000774
Dan Gohman824ab402009-07-22 23:26:55 +0000775 return false;
776}
777
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000778// Insert a node into the DAG at least before the Pos node's position. This
779// will reposition the node as needed, and will assign it a node ID that is <=
780// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
781// IDs! The selection DAG must no longer depend on their uniqueness when this
782// is used.
783static void InsertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
784 if (N.getNode()->getNodeId() == -1 ||
785 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
786 DAG.RepositionNode(Pos.getNode(), N.getNode());
787 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
788 }
789}
790
Adam Nemet0c7caf42014-09-16 17:14:10 +0000791// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
792// safe. This allows us to convert the shift and and into an h-register
793// extract and a scaled index. Returns false if the simplification is
794// performed.
Chandler Carruth51d30762012-01-11 08:48:20 +0000795static bool FoldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
796 uint64_t Mask,
797 SDValue Shift, SDValue X,
798 X86ISelAddressMode &AM) {
799 if (Shift.getOpcode() != ISD::SRL ||
800 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
801 !Shift.hasOneUse())
802 return true;
803
804 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
805 if (ScaleLog <= 0 || ScaleLog >= 4 ||
806 Mask != (0xffu << ScaleLog))
807 return true;
808
Craig Topper83e042a2013-08-15 05:57:07 +0000809 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000810 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000811 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
812 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +0000813 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
814 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000815 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +0000816 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
817
Chandler Carrutheb21da02012-01-12 01:34:44 +0000818 // Insert the new nodes into the topological ordering. We must do this in
819 // a valid topological ordering as nothing is going to go back and re-sort
820 // these nodes. We continually insert before 'N' in sequence as this is
821 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
822 // hierarchy left to express.
823 InsertDAGNode(DAG, N, Eight);
824 InsertDAGNode(DAG, N, Srl);
825 InsertDAGNode(DAG, N, NewMask);
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000826 InsertDAGNode(DAG, N, And);
Chandler Carrutheb21da02012-01-12 01:34:44 +0000827 InsertDAGNode(DAG, N, ShlCount);
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000828 InsertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +0000829 DAG.ReplaceAllUsesWith(N, Shl);
830 AM.IndexReg = And;
831 AM.Scale = (1 << ScaleLog);
832 return false;
833}
834
Chandler Carruthaa01e662012-01-11 09:35:00 +0000835// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
836// allows us to fold the shift into this addressing mode. Returns false if the
837// transform succeeded.
838static bool FoldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
839 uint64_t Mask,
840 SDValue Shift, SDValue X,
841 X86ISelAddressMode &AM) {
842 if (Shift.getOpcode() != ISD::SHL ||
843 !isa<ConstantSDNode>(Shift.getOperand(1)))
844 return true;
845
846 // Not likely to be profitable if either the AND or SHIFT node has more
847 // than one use (unless all uses are for address computation). Besides,
848 // isel mechanism requires their node ids to be reused.
849 if (!N.hasOneUse() || !Shift.hasOneUse())
850 return true;
851
852 // Verify that the shift amount is something we can fold.
853 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
854 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
855 return true;
856
Craig Topper83e042a2013-08-15 05:57:07 +0000857 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000858 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000859 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000860 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
861 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
862
Chandler Carrutheb21da02012-01-12 01:34:44 +0000863 // Insert the new nodes into the topological ordering. We must do this in
864 // a valid topological ordering as nothing is going to go back and re-sort
865 // these nodes. We continually insert before 'N' in sequence as this is
866 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
867 // hierarchy left to express.
868 InsertDAGNode(DAG, N, NewMask);
869 InsertDAGNode(DAG, N, NewAnd);
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000870 InsertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000871 DAG.ReplaceAllUsesWith(N, NewShift);
872
873 AM.Scale = 1 << ShiftAmt;
874 AM.IndexReg = NewAnd;
875 return false;
876}
877
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000878// Implement some heroics to detect shifts of masked values where the mask can
879// be replaced by extending the shift and undoing that in the addressing mode
880// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
881// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
882// the addressing mode. This results in code such as:
883//
884// int f(short *y, int *lookup_table) {
885// ...
886// return *y + lookup_table[*y >> 11];
887// }
888//
889// Turning into:
890// movzwl (%rdi), %eax
891// movl %eax, %ecx
892// shrl $11, %ecx
893// addl (%rsi,%rcx,4), %eax
894//
895// Instead of:
896// movzwl (%rdi), %eax
897// movl %eax, %ecx
898// shrl $9, %ecx
899// andl $124, %rcx
900// addl (%rsi,%rcx), %eax
901//
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000902// Note that this function assumes the mask is provided as a mask *after* the
903// value is shifted. The input chain may or may not match that, but computing
904// such a mask is trivial.
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000905static bool FoldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000906 uint64_t Mask,
907 SDValue Shift, SDValue X,
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000908 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000909 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
910 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000911 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000912
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000913 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000914 unsigned MaskLZ = countLeadingZeros(Mask);
915 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000916
917 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000918 // from the trailing zeros of the mask.
919 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000920
921 // There is nothing we can do here unless the mask is removing some bits.
922 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
923 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
924
925 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +0000926 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000927
928 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +0000929 // Also scale it down based on the size of the shift.
Craig Topper83e042a2013-08-15 05:57:07 +0000930 MaskLZ -= (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000931
932 // The final check is to ensure that any masked out high bits of X are
933 // already known to be zero. Otherwise, the mask has a semantic impact
934 // other than masking out a couple of low bits. Unfortunately, because of
935 // the mask, zero extensions will be removed from operands in some cases.
936 // This code works extra hard to look through extensions because we can
937 // replace them with zero extensions cheaply if necessary.
938 bool ReplacingAnyExtend = false;
939 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +0000940 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
941 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000942 // Assume that we'll replace the any-extend with a zero-extend, and
943 // narrow the search to the extended value.
944 X = X.getOperand(0);
945 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
946 ReplacingAnyExtend = true;
947 }
Craig Topper83e042a2013-08-15 05:57:07 +0000948 APInt MaskedHighBits =
949 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000950 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +0000951 DAG.computeKnownBits(X, KnownZero, KnownOne);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000952 if (MaskedHighBits != KnownZero) return true;
953
954 // We've identified a pattern that can be transformed into a single shift
955 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +0000956 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000957 if (ReplacingAnyExtend) {
958 assert(X.getValueType() != VT);
959 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000960 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000961 InsertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000962 X = NewX;
963 }
Andrew Trickef9de2a2013-05-25 02:42:55 +0000964 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000965 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000966 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000967 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000968 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +0000969
970 // Insert the new nodes into the topological ordering. We must do this in
971 // a valid topological ordering as nothing is going to go back and re-sort
972 // these nodes. We continually insert before 'N' in sequence as this is
973 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
974 // hierarchy left to express.
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000975 InsertDAGNode(DAG, N, NewSRLAmt);
976 InsertDAGNode(DAG, N, NewSRL);
977 InsertDAGNode(DAG, N, NewSHLAmt);
978 InsertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +0000979 DAG.ReplaceAllUsesWith(N, NewSHL);
980
981 AM.Scale = 1 << AMShiftAmt;
982 AM.IndexReg = NewSRL;
983 return false;
984}
985
Dan Gohman824ab402009-07-22 23:26:55 +0000986bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
987 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000988 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000989 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +0000990 dbgs() << "MatchAddress: ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000991 AM.dump();
992 });
Dan Gohmanccb36112007-08-13 20:03:06 +0000993 // Limit recursion.
994 if (Depth > 5)
Rafael Espindola92773792009-03-31 16:16:57 +0000995 return MatchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000996
Chris Lattnerfea81da2009-06-27 04:16:01 +0000997 // If this is already a %rip relative address, we can only merge immediates
998 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000999 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001000 if (AM.isRIPRelative()) {
1001 // FIXME: JumpTable and ExternalSymbol address currently don't like
1002 // displacements. It isn't very important, but this should be fixed for
1003 // consistency.
1004 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001005
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001006 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
1007 if (!FoldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001008 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001009 return true;
1010 }
1011
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001012 switch (N.getOpcode()) {
1013 default: break;
David Majnemer71b9b6b2015-03-05 18:50:12 +00001014 case ISD::FRAME_ALLOC_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001015 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
David Majnemer71b9b6b2015-03-05 18:50:12 +00001016 if (const auto *ESNode = dyn_cast<ExternalSymbolSDNode>(N.getOperand(0)))
1017 if (ESNode->getOpcode() == ISD::TargetExternalSymbol) {
Reid Klecknerc6954712015-04-29 16:46:01 +00001018 // Use the symbol and don't prefix it.
David Majnemer71b9b6b2015-03-05 18:50:12 +00001019 AM.ES = ESNode->getSymbol();
Reid Klecknerc6954712015-04-29 16:46:01 +00001020 AM.SymbolFlags = X86II::MO_NOPREFIX;
David Majnemer71b9b6b2015-03-05 18:50:12 +00001021 return false;
1022 }
1023 break;
1024 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001025 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001026 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001027 if (!FoldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001028 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001029 break;
1030 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001031
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001032 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001033 case X86ISD::WrapperRIP:
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001034 if (!MatchWrapper(N, AM))
1035 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001036 break;
1037
Rafael Espindola3b2df102009-04-08 21:14:34 +00001038 case ISD::LOAD:
Chris Lattner8a236b62010-09-22 04:39:11 +00001039 if (!MatchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001040 return false;
1041 break;
1042
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001043 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001044 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001045 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001046 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001047 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001048 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001049 return false;
1050 }
1051 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001052
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001053 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001054 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001055 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001056
Gabor Greif81d6a382008-08-31 15:37:04 +00001057 if (ConstantSDNode
1058 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001059 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001060 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1061 // that the base operand remains free for further matching. If
1062 // the base doesn't end up getting used, a post-processing step
1063 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001064 if (Val == 1 || Val == 2 || Val == 3) {
1065 AM.Scale = 1 << Val;
Gabor Greiff304a7a2008-08-28 21:40:38 +00001066 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001067
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001068 // Okay, we know that we have a scale by now. However, if the scaled
1069 // value is an add of something and a constant, we can fold the
1070 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001071 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001072 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001073 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001074 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001075 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001076 if (!FoldOffsetIntoAddress(Disp, AM))
1077 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001078 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001079
1080 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001081 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001082 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001083 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001084 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001085
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001086 case ISD::SRL: {
1087 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001088 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001089
1090 SDValue And = N.getOperand(0);
1091 if (And.getOpcode() != ISD::AND) break;
1092 SDValue X = And.getOperand(0);
1093
1094 // We only handle up to 64-bit values here as those are what matter for
1095 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001096 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001097
1098 // The mask used for the transform is expected to be post-shift, but we
1099 // found the shift first so just apply the shift to the mask before passing
1100 // it down.
1101 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1102 !isa<ConstantSDNode>(And.getOperand(1)))
1103 break;
1104 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1105
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001106 // Try to fold the mask and shift into the scale, and return false if we
1107 // succeed.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001108 if (!FoldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001109 return false;
1110 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001111 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001112
Dan Gohmanbf474952007-10-22 20:22:24 +00001113 case ISD::SMUL_LOHI:
1114 case ISD::UMUL_LOHI:
1115 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001116 if (N.getResNo() != 0) break;
Dan Gohmanbf474952007-10-22 20:22:24 +00001117 // FALL THROUGH
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001118 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001119 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001120 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001121 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001122 AM.Base_Reg.getNode() == nullptr &&
1123 AM.IndexReg.getNode() == nullptr) {
Gabor Greif81d6a382008-08-31 15:37:04 +00001124 if (ConstantSDNode
1125 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001126 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1127 CN->getZExtValue() == 9) {
1128 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001129
Gabor Greiff304a7a2008-08-28 21:40:38 +00001130 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001131 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001132
1133 // Okay, we know that we have a scale by now. However, if the scaled
1134 // value is an add of something and a constant, we can fold the
1135 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001136 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
1137 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
1138 Reg = MulVal.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001139 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001140 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001141 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
1142 if (FoldOffsetIntoAddress(Disp, AM))
Gabor Greiff304a7a2008-08-28 21:40:38 +00001143 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001144 } else {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001145 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001146 }
1147
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001148 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001149 return false;
1150 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001151 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001152 break;
1153
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001154 case ISD::SUB: {
1155 // Given A-B, if A can be completely folded into the address and
1156 // the index field with the index field unused, use -B as the index.
1157 // This is a win if a has multiple parts that can be folded into
1158 // the address. Also, this saves a mov if the base register has
1159 // other uses, since it avoids a two-address sub instruction, however
1160 // it costs an additional mov if the index register has other uses.
1161
Dan Gohman99ba4da2010-06-18 01:24:29 +00001162 // Add an artificial use to this node so that we can keep track of
1163 // it if it gets CSE'd with a different node.
1164 HandleSDNode Handle(N);
1165
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001166 // Test if the LHS of the sub can be folded.
1167 X86ISelAddressMode Backup = AM;
Dan Gohman99ba4da2010-06-18 01:24:29 +00001168 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001169 AM = Backup;
1170 break;
1171 }
1172 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001173 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001174 AM = Backup;
1175 break;
1176 }
Evan Cheng68333f52010-03-17 23:58:35 +00001177
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001178 int Cost = 0;
Dan Gohman99ba4da2010-06-18 01:24:29 +00001179 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001180 // If the RHS involves a register with multiple uses, this
1181 // transformation incurs an extra mov, due to the neg instruction
1182 // clobbering its operand.
1183 if (!RHS.getNode()->hasOneUse() ||
1184 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1185 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1186 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1187 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson9f944592009-08-11 20:47:22 +00001188 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001189 ++Cost;
1190 // If the base is a register with multiple uses, this
1191 // transformation may save a mov.
1192 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001193 AM.Base_Reg.getNode() &&
1194 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001195 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1196 --Cost;
1197 // If the folded LHS was interesting, this transformation saves
1198 // address arithmetic.
1199 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1200 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1201 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1202 --Cost;
1203 // If it doesn't look like it may be an overall win, don't do it.
1204 if (Cost >= 0) {
1205 AM = Backup;
1206 break;
1207 }
1208
1209 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001210 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001211 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1212 AM.IndexReg = Neg;
1213 AM.Scale = 1;
1214
1215 // Insert the new nodes into the topological ordering.
Chandler Carruth3eacfb82012-01-11 11:04:36 +00001216 InsertDAGNode(*CurDAG, N, Zero);
1217 InsertDAGNode(*CurDAG, N, Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001218 return false;
1219 }
1220
Evan Chengbf38a5e2009-01-17 07:09:27 +00001221 case ISD::ADD: {
Dan Gohman99ba4da2010-06-18 01:24:29 +00001222 // Add an artificial use to this node so that we can keep track of
1223 // it if it gets CSE'd with a different node.
1224 HandleSDNode Handle(N);
Dan Gohman99ba4da2010-06-18 01:24:29 +00001225
Evan Chengbf38a5e2009-01-17 07:09:27 +00001226 X86ISelAddressMode Backup = AM;
Chris Lattner35a2e652011-01-16 08:48:11 +00001227 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1228 !MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001229 return false;
1230 AM = Backup;
Chad Rosier24c19d22012-08-01 18:39:17 +00001231
Evan Cheng68333f52010-03-17 23:58:35 +00001232 // Try again after commuting the operands.
Chris Lattner35a2e652011-01-16 08:48:11 +00001233 if (!MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1)&&
1234 !MatchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001235 return false;
Evan Chengbf38a5e2009-01-17 07:09:27 +00001236 AM = Backup;
Dan Gohmana1d92422009-03-13 02:25:09 +00001237
1238 // If we couldn't fold both operands into the address at the same time,
1239 // see if we can just put each operand into a register and fold at least
1240 // the add.
1241 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001242 !AM.Base_Reg.getNode() &&
Chris Lattnerfea81da2009-06-27 04:16:01 +00001243 !AM.IndexReg.getNode()) {
Chris Lattner35a2e652011-01-16 08:48:11 +00001244 N = Handle.getValue();
1245 AM.Base_Reg = N.getOperand(0);
1246 AM.IndexReg = N.getOperand(1);
Dan Gohmana1d92422009-03-13 02:25:09 +00001247 AM.Scale = 1;
1248 return false;
1249 }
Chris Lattner35a2e652011-01-16 08:48:11 +00001250 N = Handle.getValue();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001251 break;
Evan Chengbf38a5e2009-01-17 07:09:27 +00001252 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001253
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001254 case ISD::OR:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001255 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner46c01a32011-02-13 22:25:43 +00001256 if (CurDAG->isBaseWithConstantOffset(N)) {
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001257 X86ISelAddressMode Backup = AM;
Chris Lattner84776782010-04-20 23:18:40 +00001258 ConstantSDNode *CN = cast<ConstantSDNode>(N.getOperand(1));
Evan Cheng68333f52010-03-17 23:58:35 +00001259
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001260 // Start with the LHS as an addr mode.
Dan Gohman99ba4da2010-06-18 01:24:29 +00001261 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001262 !FoldOffsetIntoAddress(CN->getSExtValue(), AM))
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001263 return false;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001264 AM = Backup;
Evan Cheng734e1e22006-05-30 06:59:36 +00001265 }
1266 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001267
Evan Cheng827d30d2007-12-13 00:43:27 +00001268 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001269 // Perform some heroic transforms on an and of a constant-count shift
1270 // with a constant to enable use of the scaled offset field.
1271
Evan Cheng827d30d2007-12-13 00:43:27 +00001272 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001273 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001274
Chandler Carruthaa01e662012-01-11 09:35:00 +00001275 SDValue Shift = N.getOperand(0);
1276 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001277 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001278
1279 // We only handle up to 64-bit values here as those are what matter for
1280 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001281 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001282
Chandler Carruthb0049f42012-01-11 09:35:04 +00001283 if (!isa<ConstantSDNode>(N.getOperand(1)))
1284 break;
1285 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001286
Chandler Carruth51d30762012-01-11 08:48:20 +00001287 // Try to fold the mask and shift into an extract and scale.
Chandler Carruthb0049f42012-01-11 09:35:04 +00001288 if (!FoldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001289 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001290
Chandler Carruth51d30762012-01-11 08:48:20 +00001291 // Try to fold the mask and shift directly into the scale.
Chandler Carruthb0049f42012-01-11 09:35:04 +00001292 if (!FoldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001293 return false;
1294
Chandler Carruthaa01e662012-01-11 09:35:00 +00001295 // Try to swap the mask and shift to place shifts which can be done as
1296 // a scale on the outside of the mask.
Chandler Carruthb0049f42012-01-11 09:35:04 +00001297 if (!FoldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001298 return false;
1299 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001300 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001301 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001302
Rafael Espindola92773792009-03-31 16:16:57 +00001303 return MatchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001304}
1305
1306/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1307/// specified addressing mode without any further recursion.
Rafael Espindola92773792009-03-31 16:16:57 +00001308bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001309 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001310 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001311 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001312 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001313 AM.IndexReg = N;
1314 AM.Scale = 1;
1315 return false;
1316 }
1317
1318 // Otherwise, we cannot select it.
1319 return true;
1320 }
1321
1322 // Default, generate it as a register.
1323 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001324 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001325 return false;
1326}
1327
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001328bool X86DAGToDAGISel::SelectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
1329 SDValue &Scale, SDValue &Index,
1330 SDValue &Disp, SDValue &Segment) {
1331
1332 MaskedGatherScatterSDNode *Mgs = dyn_cast<MaskedGatherScatterSDNode>(Parent);
1333 if (!Mgs)
1334 return false;
1335 X86ISelAddressMode AM;
1336 unsigned AddrSpace = Mgs->getPointerInfo().getAddrSpace();
1337 // AddrSpace 256 -> GS, 257 -> FS.
1338 if (AddrSpace == 256)
1339 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1340 if (AddrSpace == 257)
1341 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1342
1343 SDLoc DL(N);
1344 Base = Mgs->getBasePtr();
1345 Index = Mgs->getIndex();
1346 unsigned ScalarSize = Mgs->getValue().getValueType().getScalarSizeInBits();
1347 Scale = getI8Imm(ScalarSize/8, DL);
1348
1349 // If Base is 0, the whole address is in index and the Scale is 1
Daniel Jasper232778a2015-04-30 09:01:21 +00001350 if (isa<ConstantSDNode>(Base)) {
1351 assert(dyn_cast<ConstantSDNode>(Base)->isNullValue() &&
1352 "Unexpected base in gather/scatter");
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001353 Scale = getI8Imm(1, DL);
1354 Base = CurDAG->getRegister(0, MVT::i32);
1355 }
1356 if (AM.Segment.getNode())
1357 Segment = AM.Segment;
1358 else
1359 Segment = CurDAG->getRegister(0, MVT::i32);
1360 Disp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1361 return true;
1362}
1363
Evan Chengc9fab312005-12-08 02:01:35 +00001364/// SelectAddr - returns true if it is able pattern match an addressing mode.
1365/// It returns the operands which make up the maximal addressing mode it can
1366/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001367///
1368/// Parent is the parent node of the addr operand that is being matched. It
1369/// is always a load, store, atomic node, or null. It is only null when
1370/// checking memory operands for inline asm nodes.
1371bool X86DAGToDAGISel::SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001372 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001373 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001374 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001375
Chris Lattner8a236b62010-09-22 04:39:11 +00001376 if (Parent &&
1377 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1378 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001379 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001380 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001381 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1382 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1383 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001384 unsigned AddrSpace =
1385 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
1386 // AddrSpace 256 -> GS, 257 -> FS.
1387 if (AddrSpace == 256)
1388 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1389 if (AddrSpace == 257)
1390 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1391 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001392
Evan Cheng3dfd04e2009-12-18 01:59:21 +00001393 if (MatchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001394 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001395
Craig Topper83e042a2013-08-15 05:57:07 +00001396 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001397 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001398 if (!AM.Base_Reg.getNode())
1399 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001400 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001401
Gabor Greiff304a7a2008-08-28 21:40:38 +00001402 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001403 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001404
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001405 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001406 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001407}
1408
Chris Lattner398195e2006-10-07 21:55:32 +00001409/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1410/// match a load whose top elements are either undef or zeros. The load flavor
1411/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001412///
1413/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001414/// PatternChainNode: this is the matched node that has a chain input and
1415/// output.
Chris Lattnerbd6e1932010-03-01 22:51:11 +00001416bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001417 SDValue N, SDValue &Base,
1418 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001419 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001420 SDValue &PatternNodeWithChain) {
Chris Lattner398195e2006-10-07 21:55:32 +00001421 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001422 PatternNodeWithChain = N.getOperand(0);
1423 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1424 PatternNodeWithChain.hasOneUse() &&
Chris Lattner3c29aff2010-02-21 04:53:34 +00001425 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohman21cea8a2010-04-17 15:26:15 +00001426 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001427 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001428 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Chris Lattner398195e2006-10-07 21:55:32 +00001429 return false;
1430 return true;
1431 }
1432 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001433
1434 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001435 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001436 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001437 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001438 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00001439 N.getOperand(0).getNode()->hasOneUse() &&
1440 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattnerafac7dad2010-02-16 22:35:06 +00001441 N.getOperand(0).getOperand(0).hasOneUse() &&
1442 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohman21cea8a2010-04-17 15:26:15 +00001443 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Evan Cheng78af38c2008-05-08 00:57:18 +00001444 // Okay, this is a zero extending load. Fold it.
1445 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001446 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng78af38c2008-05-08 00:57:18 +00001447 return false;
Chris Lattner18a32ce2010-02-21 03:17:59 +00001448 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng78af38c2008-05-08 00:57:18 +00001449 return true;
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001450 }
Chris Lattner398195e2006-10-07 21:55:32 +00001451 return false;
1452}
1453
1454
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001455bool X86DAGToDAGISel::SelectMOV64Imm32(SDValue N, SDValue &Imm) {
1456 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1457 uint64_t ImmVal = CN->getZExtValue();
1458 if ((uint32_t)ImmVal != (uint64_t)ImmVal)
1459 return false;
1460
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001461 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001462 return true;
1463 }
1464
1465 // In static codegen with small code model, we can get the address of a label
1466 // into a register with 'movl'. TableGen has already made sure we're looking
1467 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001468 assert(N->getOpcode() == X86ISD::Wrapper &&
1469 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001470 N = N.getOperand(0);
1471
1472 if (N->getOpcode() != ISD::TargetConstantPool &&
1473 N->getOpcode() != ISD::TargetJumpTable &&
1474 N->getOpcode() != ISD::TargetGlobalAddress &&
1475 N->getOpcode() != ISD::TargetExternalSymbol &&
1476 N->getOpcode() != ISD::TargetBlockAddress)
1477 return false;
1478
1479 Imm = N;
1480 return TM.getCodeModel() == CodeModel::Small;
1481}
1482
Tim Northover6833e3f2013-06-10 20:43:49 +00001483bool X86DAGToDAGISel::SelectLEA64_32Addr(SDValue N, SDValue &Base,
1484 SDValue &Scale, SDValue &Index,
1485 SDValue &Disp, SDValue &Segment) {
1486 if (!SelectLEAAddr(N, Base, Scale, Index, Disp, Segment))
1487 return false;
1488
1489 SDLoc DL(N);
1490 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1491 if (RN && RN->getReg() == 0)
1492 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001493 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001494 // Base could already be %rip, particularly in the x32 ABI.
1495 Base = SDValue(CurDAG->getMachineNode(
1496 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001497 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001498 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001499 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001500 0);
1501 }
1502
1503 RN = dyn_cast<RegisterSDNode>(Index);
1504 if (RN && RN->getReg() == 0)
1505 Index = CurDAG->getRegister(0, MVT::i64);
1506 else {
1507 assert(Index.getValueType() == MVT::i32 &&
1508 "Expect to be extending 32-bit registers for use in LEA");
1509 Index = SDValue(CurDAG->getMachineNode(
1510 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001511 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001512 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001513 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1514 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001515 0);
1516 }
1517
1518 return true;
1519}
1520
Evan Cheng77d86ff2006-02-25 10:09:08 +00001521/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1522/// mode it matches can be cost effectively emitted as an LEA instruction.
Chris Lattner0e023ea2010-09-21 20:31:19 +00001523bool X86DAGToDAGISel::SelectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001524 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001525 SDValue &Index, SDValue &Disp,
1526 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001527 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001528
1529 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1530 // segments.
1531 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001532 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001533 AM.Segment = T;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001534 if (MatchAddress(N, AM))
1535 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001536 assert (T == AM.Segment);
1537 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001538
Craig Topper83e042a2013-08-15 05:57:07 +00001539 MVT VT = N.getSimpleValueType();
Evan Cheng77d86ff2006-02-25 10:09:08 +00001540 unsigned Complexity = 0;
1541 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001542 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001543 Complexity = 1;
1544 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001545 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001546 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1547 Complexity = 4;
1548
Gabor Greiff304a7a2008-08-28 21:40:38 +00001549 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001550 Complexity++;
1551 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001552 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001553
Chris Lattner3e1d9172007-03-20 06:08:29 +00001554 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1555 // a simple shift.
1556 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001557 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001558
1559 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1560 // to a LEA. This is determined with some expermentation but is by no means
1561 // optimal (especially for code size consideration). LEA is nice because of
1562 // its three-address nature. Tweak the cost function again when we can run
1563 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001564 if (AM.hasSymbolicDisplacement()) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001565 // For X86-64, we should always use lea to materialize RIP relative
1566 // addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001567 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001568 Complexity = 4;
1569 else
1570 Complexity += 2;
1571 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001572
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001573 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001574 Complexity++;
1575
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001576 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001577 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001578 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001579
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001580 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001581 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001582}
1583
Chris Lattner7d2b0492009-06-20 20:38:48 +00001584/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Chris Lattner0e023ea2010-09-21 20:31:19 +00001585bool X86DAGToDAGISel::SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001586 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001587 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001588 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1589 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001590
Chris Lattner7d2b0492009-06-20 20:38:48 +00001591 X86ISelAddressMode AM;
1592 AM.GV = GA->getGlobal();
1593 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001594 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001595 AM.SymbolFlags = GA->getTargetFlags();
1596
Owen Anderson9f944592009-08-11 20:47:22 +00001597 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001598 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001599 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001600 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001601 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001602 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001603
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001604 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001605 return true;
1606}
1607
1608
Dan Gohmanea6f91f2010-01-05 01:24:18 +00001609bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001610 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001611 SDValue &Index, SDValue &Disp,
1612 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001613 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1614 !IsProfitableToFold(N, P, P) ||
Dan Gohman21cea8a2010-04-17 15:26:15 +00001615 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001616 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001617
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001618 return SelectAddr(N.getNode(),
1619 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001620}
1621
Dan Gohman24300732008-09-23 18:22:58 +00001622/// getGlobalBaseReg - Return an SDNode that returns the value of
1623/// the global base register. Output instructions required to
1624/// initialize the global base register, if necessary.
Evan Cheng5588de92006-02-18 00:15:05 +00001625///
Evan Cheng61413a32006-08-26 05:34:46 +00001626SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00001627 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Eric Christopherb17140d2014-10-08 07:32:17 +00001628 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy()).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00001629}
1630
Michael Liao83725392012-09-19 19:36:58 +00001631/// Atomic opcode table
1632///
Eric Christophereb47a2a2011-05-17 07:47:55 +00001633enum AtomicOpc {
Michael Liao83725392012-09-19 19:36:58 +00001634 ADD,
1635 SUB,
1636 INC,
1637 DEC,
Eric Christopherabfe3132011-05-17 07:50:41 +00001638 OR,
Eric Christophera1d9e292011-05-17 08:10:18 +00001639 AND,
1640 XOR,
Eric Christopherabfe3132011-05-17 07:50:41 +00001641 AtomicOpcEnd
Eric Christophereb47a2a2011-05-17 07:47:55 +00001642};
1643
1644enum AtomicSz {
1645 ConstantI8,
1646 I8,
1647 SextConstantI16,
1648 ConstantI16,
1649 I16,
1650 SextConstantI32,
1651 ConstantI32,
1652 I32,
1653 SextConstantI64,
1654 ConstantI64,
Eric Christopherabfe3132011-05-17 07:50:41 +00001655 I64,
1656 AtomicSzEnd
Eric Christophereb47a2a2011-05-17 07:47:55 +00001657};
1658
Craig Topper2dac9622012-03-09 07:45:21 +00001659static const uint16_t AtomicOpcTbl[AtomicOpcEnd][AtomicSzEnd] = {
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001660 {
Michael Liao83725392012-09-19 19:36:58 +00001661 X86::LOCK_ADD8mi,
1662 X86::LOCK_ADD8mr,
1663 X86::LOCK_ADD16mi8,
1664 X86::LOCK_ADD16mi,
1665 X86::LOCK_ADD16mr,
1666 X86::LOCK_ADD32mi8,
1667 X86::LOCK_ADD32mi,
1668 X86::LOCK_ADD32mr,
1669 X86::LOCK_ADD64mi8,
1670 X86::LOCK_ADD64mi32,
1671 X86::LOCK_ADD64mr,
1672 },
1673 {
1674 X86::LOCK_SUB8mi,
1675 X86::LOCK_SUB8mr,
1676 X86::LOCK_SUB16mi8,
1677 X86::LOCK_SUB16mi,
1678 X86::LOCK_SUB16mr,
1679 X86::LOCK_SUB32mi8,
1680 X86::LOCK_SUB32mi,
1681 X86::LOCK_SUB32mr,
1682 X86::LOCK_SUB64mi8,
1683 X86::LOCK_SUB64mi32,
1684 X86::LOCK_SUB64mr,
1685 },
1686 {
1687 0,
1688 X86::LOCK_INC8m,
1689 0,
1690 0,
1691 X86::LOCK_INC16m,
1692 0,
1693 0,
1694 X86::LOCK_INC32m,
1695 0,
1696 0,
1697 X86::LOCK_INC64m,
1698 },
1699 {
1700 0,
1701 X86::LOCK_DEC8m,
1702 0,
1703 0,
1704 X86::LOCK_DEC16m,
1705 0,
1706 0,
1707 X86::LOCK_DEC32m,
1708 0,
1709 0,
1710 X86::LOCK_DEC64m,
1711 },
1712 {
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001713 X86::LOCK_OR8mi,
1714 X86::LOCK_OR8mr,
1715 X86::LOCK_OR16mi8,
1716 X86::LOCK_OR16mi,
1717 X86::LOCK_OR16mr,
1718 X86::LOCK_OR32mi8,
1719 X86::LOCK_OR32mi,
1720 X86::LOCK_OR32mr,
1721 X86::LOCK_OR64mi8,
1722 X86::LOCK_OR64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001723 X86::LOCK_OR64mr,
Eric Christophera1d9e292011-05-17 08:10:18 +00001724 },
1725 {
1726 X86::LOCK_AND8mi,
1727 X86::LOCK_AND8mr,
1728 X86::LOCK_AND16mi8,
1729 X86::LOCK_AND16mi,
1730 X86::LOCK_AND16mr,
1731 X86::LOCK_AND32mi8,
1732 X86::LOCK_AND32mi,
1733 X86::LOCK_AND32mr,
1734 X86::LOCK_AND64mi8,
1735 X86::LOCK_AND64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001736 X86::LOCK_AND64mr,
Eric Christophera1d9e292011-05-17 08:10:18 +00001737 },
1738 {
1739 X86::LOCK_XOR8mi,
1740 X86::LOCK_XOR8mr,
1741 X86::LOCK_XOR16mi8,
1742 X86::LOCK_XOR16mi,
1743 X86::LOCK_XOR16mr,
1744 X86::LOCK_XOR32mi8,
1745 X86::LOCK_XOR32mi,
1746 X86::LOCK_XOR32mr,
1747 X86::LOCK_XOR64mi8,
1748 X86::LOCK_XOR64mi32,
Michael Liao83725392012-09-19 19:36:58 +00001749 X86::LOCK_XOR64mr,
Eric Christopher2a9dbbb2011-05-11 21:44:58 +00001750 }
1751};
1752
Michael Liao83725392012-09-19 19:36:58 +00001753// Return the target constant operand for atomic-load-op and do simple
1754// translations, such as from atomic-load-add to lock-sub. The return value is
1755// one of the following 3 cases:
1756// + target-constant, the operand could be supported as a target constant.
1757// + empty, the operand is not needed any more with the new op selected.
1758// + non-empty, otherwise.
1759static SDValue getAtomicLoadArithTargetConstant(SelectionDAG *CurDAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001760 SDLoc dl,
Craig Topper83e042a2013-08-15 05:57:07 +00001761 enum AtomicOpc &Op, MVT NVT,
Robin Morisset6f3d04e2014-10-08 23:16:23 +00001762 SDValue Val,
1763 const X86Subtarget *Subtarget) {
Michael Liao83725392012-09-19 19:36:58 +00001764 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val)) {
1765 int64_t CNVal = CN->getSExtValue();
1766 // Quit if not 32-bit imm.
1767 if ((int32_t)CNVal != CNVal)
1768 return Val;
Robin Morisset880580b2014-10-07 23:53:57 +00001769 // Quit if INT32_MIN: it would be negated as it is negative and overflow,
1770 // producing an immediate that does not fit in the 32 bits available for
1771 // an immediate operand to sub. However, it still fits in 32 bits for the
1772 // add (since it is not negated) so we can return target-constant.
1773 if (CNVal == INT32_MIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001774 return CurDAG->getTargetConstant(CNVal, dl, NVT);
Michael Liao83725392012-09-19 19:36:58 +00001775 // For atomic-load-add, we could do some optimizations.
1776 if (Op == ADD) {
1777 // Translate to INC/DEC if ADD by 1 or -1.
Robin Morisset6f3d04e2014-10-08 23:16:23 +00001778 if (((CNVal == 1) || (CNVal == -1)) && !Subtarget->slowIncDec()) {
Michael Liao83725392012-09-19 19:36:58 +00001779 Op = (CNVal == 1) ? INC : DEC;
1780 // No more constant operand after being translated into INC/DEC.
1781 return SDValue();
1782 }
1783 // Translate to SUB if ADD by negative value.
1784 if (CNVal < 0) {
1785 Op = SUB;
1786 CNVal = -CNVal;
1787 }
1788 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001789 return CurDAG->getTargetConstant(CNVal, dl, NVT);
Michael Liao83725392012-09-19 19:36:58 +00001790 }
1791
1792 // If the value operand is single-used, try to optimize it.
1793 if (Op == ADD && Val.hasOneUse()) {
1794 // Translate (atomic-load-add ptr (sub 0 x)) back to (lock-sub x).
1795 if (Val.getOpcode() == ISD::SUB && X86::isZeroNode(Val.getOperand(0))) {
1796 Op = SUB;
1797 return Val.getOperand(1);
1798 }
1799 // A special case for i16, which needs truncating as, in most cases, it's
1800 // promoted to i32. We will translate
1801 // (atomic-load-add (truncate (sub 0 x))) to (lock-sub (EXTRACT_SUBREG x))
1802 if (Val.getOpcode() == ISD::TRUNCATE && NVT == MVT::i16 &&
1803 Val.getOperand(0).getOpcode() == ISD::SUB &&
1804 X86::isZeroNode(Val.getOperand(0).getOperand(0))) {
1805 Op = SUB;
1806 Val = Val.getOperand(0);
1807 return CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl, NVT,
1808 Val.getOperand(1));
1809 }
1810 }
1811
1812 return Val;
1813}
1814
Craig Topper83e042a2013-08-15 05:57:07 +00001815SDNode *X86DAGToDAGISel::SelectAtomicLoadArith(SDNode *Node, MVT NVT) {
Eric Christopher4a34e612011-05-10 23:57:45 +00001816 if (Node->hasAnyUseOfValue(0))
Craig Topper062a2ba2014-04-25 05:30:21 +00001817 return nullptr;
Chad Rosier24c19d22012-08-01 18:39:17 +00001818
Andrew Trickef9de2a2013-05-25 02:42:55 +00001819 SDLoc dl(Node);
Michael Liao83725392012-09-19 19:36:58 +00001820
Eric Christopher56a42eb2011-05-17 08:16:14 +00001821 // Optimize common patterns for __sync_or_and_fetch and similar arith
1822 // operations where the result is not used. This allows us to use the "lock"
1823 // version of the arithmetic instruction.
Eric Christopher4a34e612011-05-10 23:57:45 +00001824 SDValue Chain = Node->getOperand(0);
1825 SDValue Ptr = Node->getOperand(1);
1826 SDValue Val = Node->getOperand(2);
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001827 SDValue Base, Scale, Index, Disp, Segment;
1828 if (!SelectAddr(Node, Ptr, Base, Scale, Index, Disp, Segment))
Craig Topper062a2ba2014-04-25 05:30:21 +00001829 return nullptr;
Eric Christopher4a34e612011-05-10 23:57:45 +00001830
Eric Christophera1d9e292011-05-17 08:10:18 +00001831 // Which index into the table.
1832 enum AtomicOpc Op;
1833 switch (Node->getOpcode()) {
Michael Liao83725392012-09-19 19:36:58 +00001834 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001835 return nullptr;
Eric Christophera1d9e292011-05-17 08:10:18 +00001836 case ISD::ATOMIC_LOAD_OR:
1837 Op = OR;
1838 break;
1839 case ISD::ATOMIC_LOAD_AND:
1840 Op = AND;
1841 break;
1842 case ISD::ATOMIC_LOAD_XOR:
1843 Op = XOR;
1844 break;
Michael Liao83725392012-09-19 19:36:58 +00001845 case ISD::ATOMIC_LOAD_ADD:
1846 Op = ADD;
1847 break;
Eric Christophera1d9e292011-05-17 08:10:18 +00001848 }
Andrew Trick52b83872013-04-13 06:07:36 +00001849
Robin Morisset6f3d04e2014-10-08 23:16:23 +00001850 Val = getAtomicLoadArithTargetConstant(CurDAG, dl, Op, NVT, Val, Subtarget);
Michael Liao83725392012-09-19 19:36:58 +00001851 bool isUnOp = !Val.getNode();
1852 bool isCN = Val.getNode() && (Val.getOpcode() == ISD::TargetConstant);
Chad Rosier24c19d22012-08-01 18:39:17 +00001853
Eric Christopher4a34e612011-05-10 23:57:45 +00001854 unsigned Opc = 0;
Craig Topper83e042a2013-08-15 05:57:07 +00001855 switch (NVT.SimpleTy) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001856 default: return nullptr;
Eric Christopher4a34e612011-05-10 23:57:45 +00001857 case MVT::i8:
1858 if (isCN)
Eric Christophereb47a2a2011-05-17 07:47:55 +00001859 Opc = AtomicOpcTbl[Op][ConstantI8];
Eric Christopher4a34e612011-05-10 23:57:45 +00001860 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001861 Opc = AtomicOpcTbl[Op][I8];
Eric Christopher4a34e612011-05-10 23:57:45 +00001862 break;
1863 case MVT::i16:
1864 if (isCN) {
1865 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001866 Opc = AtomicOpcTbl[Op][SextConstantI16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001867 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001868 Opc = AtomicOpcTbl[Op][ConstantI16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001869 } else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001870 Opc = AtomicOpcTbl[Op][I16];
Eric Christopher4a34e612011-05-10 23:57:45 +00001871 break;
1872 case MVT::i32:
1873 if (isCN) {
1874 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001875 Opc = AtomicOpcTbl[Op][SextConstantI32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001876 else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001877 Opc = AtomicOpcTbl[Op][ConstantI32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001878 } else
Eric Christophereb47a2a2011-05-17 07:47:55 +00001879 Opc = AtomicOpcTbl[Op][I32];
Eric Christopher4a34e612011-05-10 23:57:45 +00001880 break;
1881 case MVT::i64:
1882 if (isCN) {
1883 if (immSext8(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001884 Opc = AtomicOpcTbl[Op][SextConstantI64];
Eric Christopher4a34e612011-05-10 23:57:45 +00001885 else if (i64immSExt32(Val.getNode()))
Eric Christophereb47a2a2011-05-17 07:47:55 +00001886 Opc = AtomicOpcTbl[Op][ConstantI64];
Robin Morisset880580b2014-10-07 23:53:57 +00001887 else
1888 llvm_unreachable("True 64 bits constant in SelectAtomicLoadArith");
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001889 } else
1890 Opc = AtomicOpcTbl[Op][I64];
Eric Christopher4a34e612011-05-10 23:57:45 +00001891 break;
1892 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001893
Eric Christopherc93217372011-06-30 00:48:30 +00001894 assert(Opc != 0 && "Invalid arith lock transform!");
1895
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001896 // Building the new node.
Michael Liao83725392012-09-19 19:36:58 +00001897 SDValue Ret;
Michael Liao83725392012-09-19 19:36:58 +00001898 if (isUnOp) {
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001899 SDValue Ops[] = { Base, Scale, Index, Disp, Segment, Chain };
Michael Liaob53d8962013-04-19 22:22:57 +00001900 Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops), 0);
Michael Liao83725392012-09-19 19:36:58 +00001901 } else {
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001902 SDValue Ops[] = { Base, Scale, Index, Disp, Segment, Val, Chain };
Michael Liaob53d8962013-04-19 22:22:57 +00001903 Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops), 0);
Michael Liao83725392012-09-19 19:36:58 +00001904 }
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001905
1906 // Copying the MachineMemOperand.
1907 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1908 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Eric Christopher4a34e612011-05-10 23:57:45 +00001909 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Robin Morisset5ce0ce42014-08-29 20:19:23 +00001910
1911 // We need to have two outputs as that is what the original instruction had.
1912 // So we add a dummy, undefined output. This is safe as we checked first
1913 // that no-one uses our output anyway.
1914 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
1915 dl, NVT), 0);
Eric Christopher4a34e612011-05-10 23:57:45 +00001916 SDValue RetVals[] = { Undef, Ret };
Craig Topper64941d92014-04-27 19:20:57 +00001917 return CurDAG->getMergeValues(RetVals, dl).getNode();
Eric Christopher4a34e612011-05-10 23:57:45 +00001918}
1919
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001920/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1921/// any uses which require the SF or OF bits to be accurate.
1922static bool HasNoSignedComparisonUses(SDNode *N) {
1923 // Examine each user of the node.
1924 for (SDNode::use_iterator UI = N->use_begin(),
1925 UE = N->use_end(); UI != UE; ++UI) {
1926 // Only examine CopyToReg uses.
1927 if (UI->getOpcode() != ISD::CopyToReg)
1928 return false;
1929 // Only examine CopyToReg uses that copy to EFLAGS.
1930 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1931 X86::EFLAGS)
1932 return false;
1933 // Examine each user of the CopyToReg use.
1934 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1935 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1936 // Only examine the Flag result.
1937 if (FlagUI.getUse().getResNo() != 1) continue;
1938 // Anything unusual: assume conservatively.
1939 if (!FlagUI->isMachineOpcode()) return false;
1940 // Examine the opcode of the user.
1941 switch (FlagUI->getMachineOpcode()) {
1942 // These comparisons don't treat the most significant bit specially.
1943 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1944 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1945 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1946 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00001947 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
1948 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001949 case X86::CMOVA16rr: case X86::CMOVA16rm:
1950 case X86::CMOVA32rr: case X86::CMOVA32rm:
1951 case X86::CMOVA64rr: case X86::CMOVA64rm:
1952 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1953 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1954 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1955 case X86::CMOVB16rr: case X86::CMOVB16rm:
1956 case X86::CMOVB32rr: case X86::CMOVB32rm:
1957 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00001958 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1959 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1960 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001961 case X86::CMOVE16rr: case X86::CMOVE16rm:
1962 case X86::CMOVE32rr: case X86::CMOVE32rm:
1963 case X86::CMOVE64rr: case X86::CMOVE64rm:
1964 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1965 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1966 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1967 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1968 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1969 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1970 case X86::CMOVP16rr: case X86::CMOVP16rm:
1971 case X86::CMOVP32rr: case X86::CMOVP32rm:
1972 case X86::CMOVP64rr: case X86::CMOVP64rm:
1973 continue;
1974 // Anything else: assume conservatively.
1975 default: return false;
1976 }
1977 }
1978 }
1979 return true;
1980}
1981
Joel Jones68d59e82012-03-29 05:45:48 +00001982/// isLoadIncOrDecStore - Check whether or not the chain ending in StoreNode
1983/// is suitable for doing the {load; increment or decrement; store} to modify
1984/// transformation.
Chad Rosier24c19d22012-08-01 18:39:17 +00001985static bool isLoadIncOrDecStore(StoreSDNode *StoreNode, unsigned Opc,
Evan Cheng3e869f02012-04-12 19:14:21 +00001986 SDValue StoredVal, SelectionDAG *CurDAG,
1987 LoadSDNode* &LoadNode, SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00001988
1989 // is the value stored the result of a DEC or INC?
1990 if (!(Opc == X86ISD::DEC || Opc == X86ISD::INC)) return false;
1991
Joel Jones68d59e82012-03-29 05:45:48 +00001992 // is the stored value result 0 of the load?
1993 if (StoredVal.getResNo() != 0) return false;
1994
1995 // are there other uses of the loaded value than the inc or dec?
1996 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
1997
Joel Jones68d59e82012-03-29 05:45:48 +00001998 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00001999 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002000 return false;
2001
Evan Cheng3e869f02012-04-12 19:14:21 +00002002 SDValue Load = StoredVal->getOperand(0);
2003 // Is the stored value a non-extending and non-indexed load?
2004 if (!ISD::isNormalLoad(Load.getNode())) return false;
2005
2006 // Return LoadNode by reference.
2007 LoadNode = cast<LoadSDNode>(Load);
2008 // is the size of the value one that we can handle? (i.e. 64, 32, 16, or 8)
Chad Rosier24c19d22012-08-01 18:39:17 +00002009 EVT LdVT = LoadNode->getMemoryVT();
2010 if (LdVT != MVT::i64 && LdVT != MVT::i32 && LdVT != MVT::i16 &&
Evan Cheng3e869f02012-04-12 19:14:21 +00002011 LdVT != MVT::i8)
2012 return false;
2013
2014 // Is store the only read of the loaded value?
2015 if (!Load.hasOneUse())
2016 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002017
Evan Cheng3e869f02012-04-12 19:14:21 +00002018 // Is the address of the store the same as the load?
2019 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2020 LoadNode->getOffset() != StoreNode->getOffset())
2021 return false;
2022
2023 // Check if the chain is produced by the load or is a TokenFactor with
2024 // the load output chain as an operand. Return InputChain by reference.
2025 SDValue Chain = StoreNode->getChain();
2026
2027 bool ChainCheck = false;
2028 if (Chain == Load.getValue(1)) {
2029 ChainCheck = true;
2030 InputChain = LoadNode->getChain();
2031 } else if (Chain.getOpcode() == ISD::TokenFactor) {
2032 SmallVector<SDValue, 4> ChainOps;
2033 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2034 SDValue Op = Chain.getOperand(i);
2035 if (Op == Load.getValue(1)) {
2036 ChainCheck = true;
2037 continue;
2038 }
Evan Cheng58a95f02012-05-16 01:54:27 +00002039
2040 // Make sure using Op as part of the chain would not cause a cycle here.
2041 // In theory, we could check whether the chain node is a predecessor of
2042 // the load. But that can be very expensive. Instead visit the uses and
2043 // make sure they all have smaller node id than the load.
2044 int LoadId = LoadNode->getNodeId();
2045 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
2046 UE = UI->use_end(); UI != UE; ++UI) {
2047 if (UI.getUse().getResNo() != 0)
2048 continue;
2049 if (UI->getNodeId() > LoadId)
2050 return false;
2051 }
2052
Evan Cheng3e869f02012-04-12 19:14:21 +00002053 ChainOps.push_back(Op);
2054 }
2055
2056 if (ChainCheck)
2057 // Make a new TokenFactor with all the other input chains except
2058 // for the load.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002059 InputChain = CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain),
Craig Topper48d114b2014-04-26 18:35:24 +00002060 MVT::Other, ChainOps);
Evan Cheng3e869f02012-04-12 19:14:21 +00002061 }
2062 if (!ChainCheck)
Joel Jones68d59e82012-03-29 05:45:48 +00002063 return false;
2064
2065 return true;
2066}
2067
Benjamin Kramer8619c372012-03-29 12:37:26 +00002068/// getFusedLdStOpcode - Get the appropriate X86 opcode for an in memory
2069/// increment or decrement. Opc should be X86ISD::DEC or X86ISD::INC.
Joel Jones68d59e82012-03-29 05:45:48 +00002070static unsigned getFusedLdStOpcode(EVT &LdVT, unsigned Opc) {
2071 if (Opc == X86ISD::DEC) {
2072 if (LdVT == MVT::i64) return X86::DEC64m;
2073 if (LdVT == MVT::i32) return X86::DEC32m;
2074 if (LdVT == MVT::i16) return X86::DEC16m;
2075 if (LdVT == MVT::i8) return X86::DEC8m;
Benjamin Kramer8619c372012-03-29 12:37:26 +00002076 } else {
2077 assert(Opc == X86ISD::INC && "unrecognized opcode");
Joel Jones68d59e82012-03-29 05:45:48 +00002078 if (LdVT == MVT::i64) return X86::INC64m;
2079 if (LdVT == MVT::i32) return X86::INC32m;
2080 if (LdVT == MVT::i16) return X86::INC16m;
2081 if (LdVT == MVT::i8) return X86::INC8m;
Joel Jones68d59e82012-03-29 05:45:48 +00002082 }
Benjamin Kramer8619c372012-03-29 12:37:26 +00002083 llvm_unreachable("unrecognized size for LdVT");
Joel Jones68d59e82012-03-29 05:45:48 +00002084}
2085
Manman Rena0982042012-06-26 19:47:59 +00002086/// SelectGather - Customized ISel for GATHER operations.
2087///
2088SDNode *X86DAGToDAGISel::SelectGather(SDNode *Node, unsigned Opc) {
2089 // Operands of Gather: VSrc, Base, VIdx, VMask, Scale
2090 SDValue Chain = Node->getOperand(0);
2091 SDValue VSrc = Node->getOperand(2);
2092 SDValue Base = Node->getOperand(3);
2093 SDValue VIdx = Node->getOperand(4);
2094 SDValue VMask = Node->getOperand(5);
2095 ConstantSDNode *Scale = dyn_cast<ConstantSDNode>(Node->getOperand(6));
Craig Topperfbb954f72012-07-01 02:17:08 +00002096 if (!Scale)
Craig Topper062a2ba2014-04-25 05:30:21 +00002097 return nullptr;
Manman Rena0982042012-06-26 19:47:59 +00002098
Craig Topperf7755df2012-07-12 06:52:41 +00002099 SDVTList VTs = CurDAG->getVTList(VSrc.getValueType(), VSrc.getValueType(),
2100 MVT::Other);
2101
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002102 SDLoc DL(Node);
2103
Manman Rena0982042012-06-26 19:47:59 +00002104 // Memory Operands: Base, Scale, Index, Disp, Segment
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002105 SDValue Disp = CurDAG->getTargetConstant(0, DL, MVT::i32);
Manman Rena0982042012-06-26 19:47:59 +00002106 SDValue Segment = CurDAG->getRegister(0, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002107 const SDValue Ops[] = { VSrc, Base, getI8Imm(Scale->getSExtValue(), DL), VIdx,
Manman Rena0982042012-06-26 19:47:59 +00002108 Disp, Segment, VMask, Chain};
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002109 SDNode *ResNode = CurDAG->getMachineNode(Opc, DL, VTs, Ops);
Craig Topperf7755df2012-07-12 06:52:41 +00002110 // Node has 2 outputs: VDst and MVT::Other.
2111 // ResNode has 3 outputs: VDst, VMask_wb, and MVT::Other.
2112 // We replace VDst of Node with VDst of ResNode, and Other of Node with Other
2113 // of ResNode.
2114 ReplaceUses(SDValue(Node, 0), SDValue(ResNode, 0));
2115 ReplaceUses(SDValue(Node, 1), SDValue(ResNode, 2));
Manman Rena0982042012-06-26 19:47:59 +00002116 return ResNode;
2117}
2118
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002119SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002120 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002121 unsigned Opc, MOpc;
2122 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002123 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002124
Chris Lattnerf98f1242010-03-02 06:34:30 +00002125 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengd49cc362006-02-10 22:24:32 +00002126
Dan Gohman17059682008-07-17 19:10:17 +00002127 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002128 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002129 Node->setNodeId(-1);
Craig Topper062a2ba2014-04-25 05:30:21 +00002130 return nullptr; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002131 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002132
Evan Cheng10d27902006-01-06 20:36:21 +00002133 switch (Opcode) {
Dan Gohman757eee82009-08-02 16:10:52 +00002134 default: break;
Manman Rena0982042012-06-26 19:47:59 +00002135 case ISD::INTRINSIC_W_CHAIN: {
2136 unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
2137 switch (IntNo) {
2138 default: break;
2139 case Intrinsic::x86_avx2_gather_d_pd:
Manman Rena0982042012-06-26 19:47:59 +00002140 case Intrinsic::x86_avx2_gather_d_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002141 case Intrinsic::x86_avx2_gather_q_pd:
Manman Rena0982042012-06-26 19:47:59 +00002142 case Intrinsic::x86_avx2_gather_q_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002143 case Intrinsic::x86_avx2_gather_d_ps:
Manman Rena0982042012-06-26 19:47:59 +00002144 case Intrinsic::x86_avx2_gather_d_ps_256:
Manman Rena0982042012-06-26 19:47:59 +00002145 case Intrinsic::x86_avx2_gather_q_ps:
Manman Rena0982042012-06-26 19:47:59 +00002146 case Intrinsic::x86_avx2_gather_q_ps_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002147 case Intrinsic::x86_avx2_gather_d_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002148 case Intrinsic::x86_avx2_gather_d_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002149 case Intrinsic::x86_avx2_gather_q_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002150 case Intrinsic::x86_avx2_gather_q_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002151 case Intrinsic::x86_avx2_gather_d_d:
Manman Ren98a5bf22012-06-29 00:54:20 +00002152 case Intrinsic::x86_avx2_gather_d_d_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002153 case Intrinsic::x86_avx2_gather_q_d:
Craig Topperdef044b2012-07-01 02:05:52 +00002154 case Intrinsic::x86_avx2_gather_q_d_256: {
Michael Liao00b20cc2013-06-05 18:12:26 +00002155 if (!Subtarget->hasAVX2())
2156 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002157 unsigned Opc;
2158 switch (IntNo) {
Craig Topper3af251d2012-07-01 02:55:34 +00002159 default: llvm_unreachable("Impossible intrinsic");
Craig Topperdef044b2012-07-01 02:05:52 +00002160 case Intrinsic::x86_avx2_gather_d_pd: Opc = X86::VGATHERDPDrm; break;
2161 case Intrinsic::x86_avx2_gather_d_pd_256: Opc = X86::VGATHERDPDYrm; break;
2162 case Intrinsic::x86_avx2_gather_q_pd: Opc = X86::VGATHERQPDrm; break;
2163 case Intrinsic::x86_avx2_gather_q_pd_256: Opc = X86::VGATHERQPDYrm; break;
2164 case Intrinsic::x86_avx2_gather_d_ps: Opc = X86::VGATHERDPSrm; break;
2165 case Intrinsic::x86_avx2_gather_d_ps_256: Opc = X86::VGATHERDPSYrm; break;
2166 case Intrinsic::x86_avx2_gather_q_ps: Opc = X86::VGATHERQPSrm; break;
2167 case Intrinsic::x86_avx2_gather_q_ps_256: Opc = X86::VGATHERQPSYrm; break;
2168 case Intrinsic::x86_avx2_gather_d_q: Opc = X86::VPGATHERDQrm; break;
2169 case Intrinsic::x86_avx2_gather_d_q_256: Opc = X86::VPGATHERDQYrm; break;
2170 case Intrinsic::x86_avx2_gather_q_q: Opc = X86::VPGATHERQQrm; break;
2171 case Intrinsic::x86_avx2_gather_q_q_256: Opc = X86::VPGATHERQQYrm; break;
2172 case Intrinsic::x86_avx2_gather_d_d: Opc = X86::VPGATHERDDrm; break;
2173 case Intrinsic::x86_avx2_gather_d_d_256: Opc = X86::VPGATHERDDYrm; break;
2174 case Intrinsic::x86_avx2_gather_q_d: Opc = X86::VPGATHERQDrm; break;
2175 case Intrinsic::x86_avx2_gather_q_d_256: Opc = X86::VPGATHERQDYrm; break;
2176 }
Craig Topperfbb954f72012-07-01 02:17:08 +00002177 SDNode *RetVal = SelectGather(Node, Opc);
2178 if (RetVal)
Craig Topperf7755df2012-07-12 06:52:41 +00002179 // We already called ReplaceUses inside SelectGather.
Craig Topper062a2ba2014-04-25 05:30:21 +00002180 return nullptr;
Craig Toppere15e5f72012-07-01 02:18:18 +00002181 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002182 }
Manman Rena0982042012-06-26 19:47:59 +00002183 }
2184 break;
2185 }
Dan Gohman757eee82009-08-02 16:10:52 +00002186 case X86ISD::GlobalBaseReg:
2187 return getGlobalBaseReg();
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002188
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002189 case X86ISD::SHRUNKBLEND: {
2190 // SHRUNKBLEND selects like a regular VSELECT.
2191 SDValue VSelect = CurDAG->getNode(
2192 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2193 Node->getOperand(1), Node->getOperand(2));
2194 ReplaceUses(SDValue(Node, 0), VSelect);
2195 SelectCode(VSelect.getNode());
2196 // We already called ReplaceUses.
2197 return nullptr;
2198 }
Craig Topper3af251d2012-07-01 02:55:34 +00002199
Eric Christophera1d9e292011-05-17 08:10:18 +00002200 case ISD::ATOMIC_LOAD_XOR:
2201 case ISD::ATOMIC_LOAD_AND:
Michael Liao83725392012-09-19 19:36:58 +00002202 case ISD::ATOMIC_LOAD_OR:
2203 case ISD::ATOMIC_LOAD_ADD: {
Eric Christophera1d9e292011-05-17 08:10:18 +00002204 SDNode *RetVal = SelectAtomicLoadArith(Node, NVT);
Eric Christopher4a34e612011-05-10 23:57:45 +00002205 if (RetVal)
2206 return RetVal;
2207 break;
2208 }
Benjamin Kramer4c816242011-04-22 15:30:40 +00002209 case ISD::AND:
2210 case ISD::OR:
2211 case ISD::XOR: {
2212 // For operations of the form (x << C1) op C2, check if we can use a smaller
2213 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2214 SDValue N0 = Node->getOperand(0);
2215 SDValue N1 = Node->getOperand(1);
2216
2217 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2218 break;
2219
2220 // i8 is unshrinkable, i16 should be promoted to i32.
2221 if (NVT != MVT::i32 && NVT != MVT::i64)
2222 break;
2223
2224 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2225 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2226 if (!Cst || !ShlCst)
2227 break;
2228
2229 int64_t Val = Cst->getSExtValue();
2230 uint64_t ShlVal = ShlCst->getZExtValue();
2231
2232 // Make sure that we don't change the operation by removing bits.
2233 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002234 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2235 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002236 break;
2237
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002238 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002239 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002240
2241 // Check the minimum bitwidth for the new constant.
2242 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2243 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2244 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2245 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2246 CstVT = MVT::i8;
2247 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2248 CstVT = MVT::i32;
2249
2250 // Bail if there is no smaller encoding.
2251 if (NVT == CstVT)
2252 break;
2253
Craig Topper83e042a2013-08-15 05:57:07 +00002254 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002255 default: llvm_unreachable("Unsupported VT!");
2256 case MVT::i32:
2257 assert(CstVT == MVT::i8);
2258 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002259 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002260
2261 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002262 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002263 case ISD::AND: Op = X86::AND32ri8; break;
2264 case ISD::OR: Op = X86::OR32ri8; break;
2265 case ISD::XOR: Op = X86::XOR32ri8; break;
2266 }
2267 break;
2268 case MVT::i64:
2269 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2270 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002271 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002272
2273 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002274 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002275 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2276 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2277 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2278 }
2279 break;
2280 }
2281
2282 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002283 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002284 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002285 if (ShlVal == 1)
2286 return CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2287 SDValue(New, 0));
Benjamin Kramer4c816242011-04-22 15:30:40 +00002288 return CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002289 getI8Imm(ShlVal, dl));
Benjamin Kramer4c816242011-04-22 15:30:40 +00002290 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002291 case X86ISD::UMUL8:
2292 case X86ISD::SMUL8: {
2293 SDValue N0 = Node->getOperand(0);
2294 SDValue N1 = Node->getOperand(1);
2295
2296 Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
2297
2298 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2299 N0, SDValue()).getValue(1);
2300
2301 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2302 SDValue Ops[] = {N1, InFlag};
2303 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2304
2305 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
2306 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
2307 return nullptr;
2308 }
2309
Chris Lattner364bb0a2010-12-05 07:30:36 +00002310 case X86ISD::UMUL: {
2311 SDValue N0 = Node->getOperand(0);
2312 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002313
Ted Kremenekb5241b22011-01-14 22:34:13 +00002314 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002315 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002316 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekb5241b22011-01-14 22:34:13 +00002317 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
2318 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2319 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2320 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002321 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002322
Chris Lattner364bb0a2010-12-05 07:30:36 +00002323 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2324 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002325
Chris Lattner364bb0a2010-12-05 07:30:36 +00002326 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2327 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002328 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002329
Chris Lattner364bb0a2010-12-05 07:30:36 +00002330 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
2331 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
2332 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 2));
Craig Topper062a2ba2014-04-25 05:30:21 +00002333 return nullptr;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002334 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002335
Dan Gohman757eee82009-08-02 16:10:52 +00002336 case ISD::SMUL_LOHI:
2337 case ISD::UMUL_LOHI: {
2338 SDValue N0 = Node->getOperand(0);
2339 SDValue N1 = Node->getOperand(1);
2340
2341 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002342 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002343 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002344 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002345 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002346 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2347 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liaof9f7b552012-09-26 08:22:37 +00002348 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2349 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2350 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2351 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002352 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002353 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002354 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002355 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002356 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2357 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2358 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2359 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002360 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002361 }
Dan Gohman757eee82009-08-02 16:10:52 +00002362
Michael Liaof9f7b552012-09-26 08:22:37 +00002363 unsigned SrcReg, LoReg, HiReg;
2364 switch (Opc) {
2365 default: llvm_unreachable("Unknown MUL opcode!");
2366 case X86::IMUL8r:
2367 case X86::MUL8r:
2368 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2369 break;
2370 case X86::IMUL16r:
2371 case X86::MUL16r:
2372 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2373 break;
2374 case X86::IMUL32r:
2375 case X86::MUL32r:
2376 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2377 break;
2378 case X86::IMUL64r:
2379 case X86::MUL64r:
2380 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2381 break;
2382 case X86::MULX32rr:
2383 SrcReg = X86::EDX; LoReg = HiReg = 0;
2384 break;
2385 case X86::MULX64rr:
2386 SrcReg = X86::RDX; LoReg = HiReg = 0;
2387 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002388 }
2389
2390 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002391 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002392 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002393 if (!foldedLoad) {
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002394 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002395 if (foldedLoad)
2396 std::swap(N0, N1);
2397 }
2398
Michael Liaof9f7b552012-09-26 08:22:37 +00002399 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002400 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002401 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002402
2403 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002404 SDValue Chain;
Dan Gohman757eee82009-08-02 16:10:52 +00002405 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2406 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002407 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2408 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002409 SDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002410 ResHi = SDValue(CNode, 0);
2411 ResLo = SDValue(CNode, 1);
2412 Chain = SDValue(CNode, 2);
2413 InFlag = SDValue(CNode, 3);
2414 } else {
2415 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002416 SDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002417 Chain = SDValue(CNode, 0);
2418 InFlag = SDValue(CNode, 1);
2419 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002420
Dan Gohman757eee82009-08-02 16:10:52 +00002421 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002422 ReplaceUses(N1.getValue(1), Chain);
Dan Gohman757eee82009-08-02 16:10:52 +00002423 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002424 SDValue Ops[] = { N1, InFlag };
2425 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2426 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002427 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002428 ResHi = SDValue(CNode, 0);
2429 ResLo = SDValue(CNode, 1);
2430 InFlag = SDValue(CNode, 2);
2431 } else {
2432 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002433 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002434 InFlag = SDValue(CNode, 0);
2435 }
Dan Gohman757eee82009-08-02 16:10:52 +00002436 }
2437
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002438 // Prevent use of AH in a REX instruction by referencing AX instead.
2439 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2440 !SDValue(Node, 1).use_empty()) {
2441 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2442 X86::AX, MVT::i16, InFlag);
2443 InFlag = Result.getValue(2);
2444 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2445 // registers.
2446 if (!SDValue(Node, 0).use_empty())
2447 ReplaceUses(SDValue(Node, 1),
2448 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2449
2450 // Shift AX down 8 bits.
2451 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2452 Result,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002453 CurDAG->getTargetConstant(8, dl, MVT::i8)),
2454 0);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002455 // Then truncate it down to i8.
2456 ReplaceUses(SDValue(Node, 1),
2457 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2458 }
Dan Gohman757eee82009-08-02 16:10:52 +00002459 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002460 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002461 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002462 assert(LoReg && "Register for low half is not defined!");
2463 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2464 InFlag);
2465 InFlag = ResLo.getValue(2);
2466 }
2467 ReplaceUses(SDValue(Node, 0), ResLo);
2468 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002469 }
2470 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002471 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002472 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002473 assert(HiReg && "Register for high half is not defined!");
2474 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2475 InFlag);
2476 InFlag = ResHi.getValue(2);
2477 }
2478 ReplaceUses(SDValue(Node, 1), ResHi);
2479 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002480 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002481
Craig Topper062a2ba2014-04-25 05:30:21 +00002482 return nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002483 }
2484
2485 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002486 case ISD::UDIVREM:
2487 case X86ISD::SDIVREM8_SEXT_HREG:
2488 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00002489 SDValue N0 = Node->getOperand(0);
2490 SDValue N1 = Node->getOperand(1);
2491
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002492 bool isSigned = (Opcode == ISD::SDIVREM ||
2493 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002494 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002495 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002496 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002497 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2498 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2499 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2500 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002501 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002502 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002503 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002504 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002505 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2506 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2507 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2508 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002509 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002510 }
Dan Gohman757eee82009-08-02 16:10:52 +00002511
Chris Lattner518b0372009-12-23 01:45:04 +00002512 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002513 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002514 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002515 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002516 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002517 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002518 SExtOpcode = X86::CBW;
2519 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002520 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002521 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002522 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002523 SExtOpcode = X86::CWD;
2524 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002525 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002526 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002527 SExtOpcode = X86::CDQ;
2528 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002529 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00002530 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002531 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00002532 break;
2533 }
2534
Dan Gohman757eee82009-08-02 16:10:52 +00002535 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002536 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002537 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00002538
Dan Gohman757eee82009-08-02 16:10:52 +00002539 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00002540 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002541 // Special case for div8, just use a move with zero extension to AX to
2542 // clear the upper 8 bits (AH).
2543 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002544 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002545 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2546 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002547 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00002548 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002549 Chain = Move.getValue(1);
2550 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00002551 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00002552 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002553 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002554 Chain = CurDAG->getEntryNode();
2555 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00002556 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00002557 InFlag = Chain.getValue(1);
2558 } else {
2559 InFlag =
2560 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2561 LoReg, N0, SDValue()).getValue(1);
2562 if (isSigned && !signBitIsZero) {
2563 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00002564 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002565 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002566 } else {
2567 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00002568 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00002569 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00002570 case MVT::i16:
2571 ClrNode =
2572 SDValue(CurDAG->getMachineNode(
2573 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002574 CurDAG->getTargetConstant(X86::sub_16bit, dl,
2575 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002576 0);
2577 break;
2578 case MVT::i32:
2579 break;
2580 case MVT::i64:
2581 ClrNode =
2582 SDValue(CurDAG->getMachineNode(
2583 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002584 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
2585 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2586 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002587 0);
2588 break;
2589 default:
2590 llvm_unreachable("Unexpected division source");
2591 }
2592
Chris Lattner518b0372009-12-23 01:45:04 +00002593 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00002594 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00002595 }
Evan Cheng92e27972006-01-06 23:19:29 +00002596 }
Dan Gohmana1603612007-10-08 18:33:35 +00002597
Dan Gohman757eee82009-08-02 16:10:52 +00002598 if (foldedLoad) {
2599 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2600 InFlag };
2601 SDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00002602 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00002603 InFlag = SDValue(CNode, 1);
2604 // Update the chain.
2605 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2606 } else {
2607 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002608 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002609 }
Evan Cheng92e27972006-01-06 23:19:29 +00002610
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002611 // Prevent use of AH in a REX instruction by explicitly copying it to
2612 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00002613 //
2614 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002615 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00002616 // the allocator and/or the backend get enhanced to be more robust in
2617 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002618 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
2619 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
2620 unsigned AHExtOpcode =
2621 isSigned ? X86::MOVSX32_NOREXrr8 : X86::MOVZX32_NOREXrr8;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002622
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002623 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
2624 MVT::Glue, AHCopy, InFlag);
2625 SDValue Result(RNode, 0);
2626 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002627
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002628 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
2629 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
2630 if (Node->getValueType(1) == MVT::i64) {
2631 // It's not possible to directly movsx AH to a 64bit register, because
2632 // the latter needs the REX prefix, but the former can't have it.
2633 assert(Opcode != X86ISD::SDIVREM8_SEXT_HREG &&
2634 "Unexpected i64 sext of h-register");
2635 Result =
2636 SDValue(CurDAG->getMachineNode(
2637 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002638 CurDAG->getTargetConstant(0, dl, MVT::i64), Result,
2639 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2640 MVT::i32)),
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002641 0);
2642 }
2643 } else {
2644 Result =
2645 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
2646 }
2647 ReplaceUses(SDValue(Node, 1), Result);
2648 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002649 }
Dan Gohman757eee82009-08-02 16:10:52 +00002650 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002651 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00002652 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2653 LoReg, NVT, InFlag);
2654 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002655 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002656 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002657 }
2658 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002659 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002660 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2661 HiReg, NVT, InFlag);
2662 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002663 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002664 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002665 }
Craig Topper062a2ba2014-04-25 05:30:21 +00002666 return nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002667 }
2668
Manman Ren1be131b2012-08-08 00:51:41 +00002669 case X86ISD::CMP:
2670 case X86ISD::SUB: {
2671 // Sometimes a SUB is used to perform comparison.
2672 if (Opcode == X86ISD::SUB && Node->hasAnyUseOfValue(0))
2673 // This node is not a CMP.
2674 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00002675 SDValue N0 = Node->getOperand(0);
2676 SDValue N1 = Node->getOperand(1);
2677
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002678 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002679 HasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002680 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002681
Dan Gohmanac33a902009-08-19 18:16:17 +00002682 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2683 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002684 // Look past the truncate if CMP is the only use of it.
Dan Gohman198b7ff2011-11-03 21:49:52 +00002685 if ((N0.getNode()->getOpcode() == ISD::AND ||
2686 (N0.getResNo() == 0 && N0.getNode()->getOpcode() == X86ISD::AND)) &&
2687 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00002688 N0.getValueType() != MVT::i8 &&
2689 X86::isZeroNode(N1)) {
2690 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
2691 if (!C) break;
2692
2693 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002694 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
2695 (!(C->getZExtValue() & 0x80) ||
2696 HasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002697 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl, MVT::i8);
Dan Gohmanac33a902009-08-19 18:16:17 +00002698 SDValue Reg = N0.getNode()->getOperand(0);
2699
2700 // On x86-32, only the ABCD registers have 8-bit subregisters.
2701 if (!Subtarget->is64Bit()) {
Craig Toppercc830f82012-02-22 07:28:11 +00002702 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002703 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002704 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2705 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2706 default: llvm_unreachable("Unsupported TEST operand type!");
2707 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002708 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002709 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2710 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002711 }
2712
2713 // Extract the l-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002714 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002715 MVT::i8, Reg);
2716
2717 // Emit a testb.
Manman Ren511c6d02012-09-28 18:53:24 +00002718 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2719 Subreg, Imm);
2720 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2721 // one, do not call ReplaceAllUsesWith.
2722 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2723 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002724 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002725 }
2726
2727 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002728 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
2729 (!(C->getZExtValue() & 0x8000) ||
2730 HasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002731 // Shift the immediate right by 8 bits.
2732 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002733 dl, MVT::i8);
Dan Gohmanac33a902009-08-19 18:16:17 +00002734 SDValue Reg = N0.getNode()->getOperand(0);
2735
2736 // Put the value in an ABCD register.
Craig Toppercc830f82012-02-22 07:28:11 +00002737 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002738 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002739 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2740 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2741 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2742 default: llvm_unreachable("Unsupported TEST operand type!");
2743 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002744 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002745 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2746 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002747
2748 // Extract the h-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002749 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002750 MVT::i8, Reg);
2751
Jakob Stoklund Olesen729abd32011-10-08 18:28:28 +00002752 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
2753 // target GR8_NOREX registers, so make sure the register class is
2754 // forced.
Manman Ren511c6d02012-09-28 18:53:24 +00002755 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl,
2756 MVT::i32, Subreg, ShiftedImm);
2757 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2758 // one, do not call ReplaceAllUsesWith.
2759 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2760 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002761 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002762 }
2763
2764 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2765 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002766 N0.getValueType() != MVT::i16 &&
2767 (!(C->getZExtValue() & 0x8000) ||
2768 HasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002769 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl,
2770 MVT::i16);
Dan Gohmanac33a902009-08-19 18:16:17 +00002771 SDValue Reg = N0.getNode()->getOperand(0);
2772
2773 // Extract the 16-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002774 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002775 MVT::i16, Reg);
2776
2777 // Emit a testw.
Manman Ren511c6d02012-09-28 18:53:24 +00002778 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32,
2779 Subreg, Imm);
2780 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2781 // one, do not call ReplaceAllUsesWith.
2782 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2783 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002784 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002785 }
2786
2787 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2788 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002789 N0.getValueType() == MVT::i64 &&
2790 (!(C->getZExtValue() & 0x80000000) ||
2791 HasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002792 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl,
2793 MVT::i32);
Dan Gohmanac33a902009-08-19 18:16:17 +00002794 SDValue Reg = N0.getNode()->getOperand(0);
2795
2796 // Extract the 32-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002797 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002798 MVT::i32, Reg);
2799
2800 // Emit a testl.
Manman Ren511c6d02012-09-28 18:53:24 +00002801 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32,
2802 Subreg, Imm);
2803 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2804 // one, do not call ReplaceAllUsesWith.
2805 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2806 SDValue(NewNode, 0));
Craig Topper062a2ba2014-04-25 05:30:21 +00002807 return nullptr;
Dan Gohmanac33a902009-08-19 18:16:17 +00002808 }
2809 }
2810 break;
2811 }
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002812 case ISD::STORE: {
Joel Jones68d59e82012-03-29 05:45:48 +00002813 // Change a chain of {load; incr or dec; store} of the same value into
2814 // a simple increment or decrement through memory of that value, if the
2815 // uses of the modified value and its address are suitable.
Pete Cooper48784ed2011-11-16 19:03:23 +00002816 // The DEC64m tablegen pattern is currently not able to match the case where
Chad Rosier24c19d22012-08-01 18:39:17 +00002817 // the EFLAGS on the original DEC are used. (This also applies to
Joel Jones68d59e82012-03-29 05:45:48 +00002818 // {INC,DEC}X{64,32,16,8}.)
2819 // We'll need to improve tablegen to allow flags to be transferred from a
Pete Cooper48784ed2011-11-16 19:03:23 +00002820 // node in the pattern to the result node. probably with a new keyword
2821 // for example, we have this
2822 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2823 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2824 // (implicit EFLAGS)]>;
2825 // but maybe need something like this
2826 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2827 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2828 // (transferrable EFLAGS)]>;
Joel Jones68d59e82012-03-29 05:45:48 +00002829
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002830 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002831 SDValue StoredVal = StoreNode->getOperand(1);
Joel Jones68d59e82012-03-29 05:45:48 +00002832 unsigned Opc = StoredVal->getOpcode();
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002833
Craig Topper062a2ba2014-04-25 05:30:21 +00002834 LoadSDNode *LoadNode = nullptr;
Evan Cheng3e869f02012-04-12 19:14:21 +00002835 SDValue InputChain;
2836 if (!isLoadIncOrDecStore(StoreNode, Opc, StoredVal, CurDAG,
2837 LoadNode, InputChain))
2838 break;
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002839
2840 SDValue Base, Scale, Index, Disp, Segment;
2841 if (!SelectAddr(LoadNode, LoadNode->getBasePtr(),
2842 Base, Scale, Index, Disp, Segment))
2843 break;
2844
2845 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2846 MemOp[0] = StoreNode->getMemOperand();
2847 MemOp[1] = LoadNode->getMemOperand();
2848 const SDValue Ops[] = { Base, Scale, Index, Disp, Segment, InputChain };
Chad Rosier24c19d22012-08-01 18:39:17 +00002849 EVT LdVT = LoadNode->getMemoryVT();
Joel Jones68d59e82012-03-29 05:45:48 +00002850 unsigned newOpc = getFusedLdStOpcode(LdVT, Opc);
2851 MachineSDNode *Result = CurDAG->getMachineNode(newOpc,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002852 SDLoc(Node),
Michael Liaob53d8962013-04-19 22:22:57 +00002853 MVT::i32, MVT::Other, Ops);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002854 Result->setMemRefs(MemOp, MemOp + 2);
2855
2856 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2857 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2858
2859 return Result;
2860 }
Chris Lattner655e7df2005-11-16 01:54:32 +00002861 }
2862
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002863 SDNode *ResNode = SelectCode(Node);
Evan Chengbd1c5a82006-08-11 09:08:15 +00002864
Chris Lattnerf98f1242010-03-02 06:34:30 +00002865 DEBUG(dbgs() << "=> ";
Craig Toppere73658d2014-04-28 04:05:08 +00002866 if (ResNode == nullptr || ResNode == Node)
Chris Lattnerf98f1242010-03-02 06:34:30 +00002867 Node->dump(CurDAG);
2868 else
2869 ResNode->dump(CurDAG);
2870 dbgs() << '\n');
Evan Chengbd1c5a82006-08-11 09:08:15 +00002871
2872 return ResNode;
Chris Lattner655e7df2005-11-16 01:54:32 +00002873}
2874
Chris Lattnerba1ed582006-06-08 18:03:49 +00002875bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00002876SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00002877 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00002878 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00002879 switch (ConstraintID) {
2880 case InlineAsm::Constraint_o: // offsetable ??
2881 case InlineAsm::Constraint_v: // not offsetable ??
Chris Lattnerba1ed582006-06-08 18:03:49 +00002882 default: return true;
Daniel Sanders60f1db02015-03-13 12:45:09 +00002883 case InlineAsm::Constraint_m: // memory
Craig Topper062a2ba2014-04-25 05:30:21 +00002884 if (!SelectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00002885 return true;
2886 break;
2887 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002888
Evan Cheng2d487222006-08-26 01:05:16 +00002889 OutOps.push_back(Op0);
2890 OutOps.push_back(Op1);
2891 OutOps.push_back(Op2);
2892 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00002893 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00002894 return false;
2895}
2896
Chad Rosier24c19d22012-08-01 18:39:17 +00002897/// createX86ISelDag - This pass converts a legalized DAG into a
Chris Lattner655e7df2005-11-16 01:54:32 +00002898/// X86-specific DAG, ready for instruction scheduling.
2899///
Bill Wendling026e5d72009-04-29 23:29:43 +00002900FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00002901 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00002902 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00002903}