blob: d115eb297459b29dadcd6ca972c3e3b8f4660047 [file] [log] [blame]
Chandler Carruth664e3542013-01-07 01:37:14 +00001//===-- X86TargetTransformInfo.cpp - X86 specific TTI pass ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements a TargetTransformInfo analysis pass specific to the
11/// X86 target machine. It uses the target's detailed information to provide
12/// more precise answers to certain TTI queries, while letting the target
13/// independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
Alexey Bataevb271a582016-10-12 13:24:13 +000016/// About Cost Model numbers used below it's necessary to say the following:
17/// the numbers correspond to some "generic" X86 CPU instead of usage of
18/// concrete CPU model. Usually the numbers correspond to CPU where the feature
19/// apeared at the first time. For example, if we do Subtarget.hasSSE42() in
20/// the lookups below the cost is based on Nehalem as that was the first CPU
21/// to support that feature level and thus has most likely the worst case cost.
22/// Some examples of other technologies/CPUs:
23/// SSE 3 - Pentium4 / Athlon64
24/// SSE 4.1 - Penryn
25/// SSE 4.2 - Nehalem
26/// AVX - Sandy Bridge
27/// AVX2 - Haswell
28/// AVX-512 - Xeon Phi / Skylake
29/// And some examples of instruction target dependent costs (latency)
30/// divss sqrtss rsqrtss
31/// AMD K7 11-16 19 3
32/// Piledriver 9-24 13-15 5
33/// Jaguar 14 16 2
34/// Pentium II,III 18 30 2
35/// Nehalem 7-14 7-18 3
36/// Haswell 10-13 11 5
37/// TODO: Develop and implement the target dependent cost model and
38/// specialize cost numbers for different Cost Model Targets such as throughput,
39/// code size, latency and uop count.
40//===----------------------------------------------------------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +000041
Chandler Carruth93dcdc42015-01-31 11:17:59 +000042#include "X86TargetTransformInfo.h"
Chandler Carruthd3e73552013-01-07 03:08:10 +000043#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth705b1852015-01-31 03:43:40 +000044#include "llvm/CodeGen/BasicTTIImpl.h"
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000045#include "llvm/IR/IntrinsicInst.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000046#include "llvm/Support/Debug.h"
Renato Golind4c392e2013-01-24 23:01:00 +000047#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000048#include "llvm/Target/TargetLowering.h"
Hans Wennborg083ca9b2015-10-06 23:24:35 +000049
Chandler Carruth664e3542013-01-07 01:37:14 +000050using namespace llvm;
51
Chandler Carruth84e68b22014-04-22 02:41:26 +000052#define DEBUG_TYPE "x86tti"
53
Chandler Carruth664e3542013-01-07 01:37:14 +000054//===----------------------------------------------------------------------===//
55//
56// X86 cost model.
57//
58//===----------------------------------------------------------------------===//
59
Chandler Carruth705b1852015-01-31 03:43:40 +000060TargetTransformInfo::PopcntSupportKind
61X86TTIImpl::getPopcntSupport(unsigned TyWidth) {
Chandler Carruth664e3542013-01-07 01:37:14 +000062 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
63 // TODO: Currently the __builtin_popcount() implementation using SSE3
64 // instructions is inefficient. Once the problem is fixed, we should
Craig Topper0a63e1d2013-09-08 00:47:31 +000065 // call ST->hasSSE3() instead of ST->hasPOPCNT().
Chandler Carruth705b1852015-01-31 03:43:40 +000066 return ST->hasPOPCNT() ? TTI::PSK_FastHardware : TTI::PSK_Software;
Chandler Carruth664e3542013-01-07 01:37:14 +000067}
68
Chandler Carruth705b1852015-01-31 03:43:40 +000069unsigned X86TTIImpl::getNumberOfRegisters(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000070 if (Vector && !ST->hasSSE1())
71 return 0;
72
Adam Nemet2820a5b2014-07-09 18:22:33 +000073 if (ST->is64Bit()) {
74 if (Vector && ST->hasAVX512())
75 return 32;
Chandler Carruth664e3542013-01-07 01:37:14 +000076 return 16;
Adam Nemet2820a5b2014-07-09 18:22:33 +000077 }
Chandler Carruth664e3542013-01-07 01:37:14 +000078 return 8;
79}
80
Chandler Carruth705b1852015-01-31 03:43:40 +000081unsigned X86TTIImpl::getRegisterBitWidth(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000082 if (Vector) {
Adam Nemet2820a5b2014-07-09 18:22:33 +000083 if (ST->hasAVX512()) return 512;
Nadav Rotemb1791a72013-01-09 22:29:00 +000084 if (ST->hasAVX()) return 256;
85 if (ST->hasSSE1()) return 128;
86 return 0;
87 }
88
89 if (ST->is64Bit())
90 return 64;
Nadav Rotemb1791a72013-01-09 22:29:00 +000091
Hans Wennborg083ca9b2015-10-06 23:24:35 +000092 return 32;
Nadav Rotemb1791a72013-01-09 22:29:00 +000093}
94
Wei Mi062c7442015-05-06 17:12:25 +000095unsigned X86TTIImpl::getMaxInterleaveFactor(unsigned VF) {
96 // If the loop will not be vectorized, don't interleave the loop.
97 // Let regular unroll to unroll the loop, which saves the overflow
98 // check and memory check cost.
99 if (VF == 1)
100 return 1;
101
Nadav Rotemb696c362013-01-09 01:15:42 +0000102 if (ST->isAtom())
103 return 1;
104
105 // Sandybridge and Haswell have multiple execution ports and pipelined
106 // vector units.
107 if (ST->hasAVX())
108 return 4;
109
110 return 2;
111}
112
Chandler Carruth93205eb2015-08-05 18:08:10 +0000113int X86TTIImpl::getArithmeticInstrCost(
Chandler Carruth705b1852015-01-31 03:43:40 +0000114 unsigned Opcode, Type *Ty, TTI::OperandValueKind Op1Info,
115 TTI::OperandValueKind Op2Info, TTI::OperandValueProperties Opd1PropInfo,
116 TTI::OperandValueProperties Opd2PropInfo) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000117 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000118 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
Chandler Carruth664e3542013-01-07 01:37:14 +0000119
120 int ISD = TLI->InstructionOpcodeToISD(Opcode);
121 assert(ISD && "Invalid opcode");
122
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000123 if (ISD == ISD::SDIV &&
124 Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
125 Opd2PropInfo == TargetTransformInfo::OP_PowerOf2) {
126 // On X86, vector signed division by constants power-of-two are
127 // normally expanded to the sequence SRA + SRL + ADD + SRA.
128 // The OperandValue properties many not be same as that of previous
129 // operation;conservatively assume OP_None.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000130 int Cost = 2 * getArithmeticInstrCost(Instruction::AShr, Ty, Op1Info,
131 Op2Info, TargetTransformInfo::OP_None,
132 TargetTransformInfo::OP_None);
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000133 Cost += getArithmeticInstrCost(Instruction::LShr, Ty, Op1Info, Op2Info,
134 TargetTransformInfo::OP_None,
135 TargetTransformInfo::OP_None);
136 Cost += getArithmeticInstrCost(Instruction::Add, Ty, Op1Info, Op2Info,
137 TargetTransformInfo::OP_None,
138 TargetTransformInfo::OP_None);
139
140 return Cost;
141 }
142
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000143 static const CostTblEntry AVX512BWUniformConstCostTable[] = {
144 { ISD::SDIV, MVT::v32i16, 6 }, // vpmulhw sequence
145 { ISD::UDIV, MVT::v32i16, 6 }, // vpmulhuw sequence
146 };
147
148 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
149 ST->hasBWI()) {
150 if (const auto *Entry = CostTableLookup(AVX512BWUniformConstCostTable, ISD,
151 LT.second))
152 return LT.first * Entry->Cost;
153 }
154
155 static const CostTblEntry AVX512UniformConstCostTable[] = {
156 { ISD::SDIV, MVT::v16i32, 15 }, // vpmuldq sequence
157 { ISD::UDIV, MVT::v16i32, 15 }, // vpmuludq sequence
158 };
159
160 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
161 ST->hasAVX512()) {
162 if (const auto *Entry = CostTableLookup(AVX512UniformConstCostTable, ISD,
163 LT.second))
164 return LT.first * Entry->Cost;
165 }
166
Craig Topper4b275762015-10-28 04:02:12 +0000167 static const CostTblEntry AVX2UniformConstCostTable[] = {
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000168 { ISD::SRA, MVT::v4i64, 4 }, // 2 x psrad + shuffle.
169
Benjamin Kramer7c372272014-04-26 14:53:05 +0000170 { ISD::SDIV, MVT::v16i16, 6 }, // vpmulhw sequence
171 { ISD::UDIV, MVT::v16i16, 6 }, // vpmulhuw sequence
172 { ISD::SDIV, MVT::v8i32, 15 }, // vpmuldq sequence
173 { ISD::UDIV, MVT::v8i32, 15 }, // vpmuludq sequence
174 };
175
176 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
177 ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000178 if (const auto *Entry = CostTableLookup(AVX2UniformConstCostTable, ISD,
179 LT.second))
180 return LT.first * Entry->Cost;
Benjamin Kramer7c372272014-04-26 14:53:05 +0000181 }
182
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000183 static const CostTblEntry SSE2UniformConstCostTable[] = {
184 { ISD::SDIV, MVT::v16i16, 12 }, // pmulhw sequence
185 { ISD::SDIV, MVT::v8i16, 6 }, // pmulhw sequence
186 { ISD::UDIV, MVT::v16i16, 12 }, // pmulhuw sequence
187 { ISD::UDIV, MVT::v8i16, 6 }, // pmulhuw sequence
188 { ISD::SDIV, MVT::v8i32, 38 }, // pmuludq sequence
189 { ISD::SDIV, MVT::v4i32, 19 }, // pmuludq sequence
190 { ISD::UDIV, MVT::v8i32, 30 }, // pmuludq sequence
191 { ISD::UDIV, MVT::v4i32, 15 }, // pmuludq sequence
192 };
193
194 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
195 ST->hasSSE2()) {
196 // pmuldq sequence.
197 if (ISD == ISD::SDIV && LT.second == MVT::v8i32 && ST->hasAVX())
198 return LT.first * 30;
199 if (ISD == ISD::SDIV && LT.second == MVT::v4i32 && ST->hasSSE41())
200 return LT.first * 15;
201
202 if (const auto *Entry = CostTableLookup(SSE2UniformConstCostTable, ISD,
203 LT.second))
204 return LT.first * Entry->Cost;
205 }
206
Simon Pilgrim820e1322016-10-27 15:27:00 +0000207 static const CostTblEntry AVX512DQCostTable[] = {
208 { ISD::MUL, MVT::v2i64, 1 },
209 { ISD::MUL, MVT::v4i64, 1 },
210 { ISD::MUL, MVT::v8i64, 1 }
211 };
212
213 // Look for AVX512DQ lowering tricks for custom cases.
214 if (ST->hasDQI()) {
215 if (const auto *Entry = CostTableLookup(AVX512DQCostTable, ISD,
216 LT.second))
217 return LT.first * Entry->Cost;
218 }
219
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000220 static const CostTblEntry AVX512BWCostTable[] = {
221 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
222 { ISD::SDIV, MVT::v64i8, 64*20 },
223 { ISD::SDIV, MVT::v32i16, 32*20 },
224 { ISD::SDIV, MVT::v16i32, 16*20 },
225 { ISD::SDIV, MVT::v8i64, 8*20 },
226 { ISD::UDIV, MVT::v64i8, 64*20 },
227 { ISD::UDIV, MVT::v32i16, 32*20 },
228 { ISD::UDIV, MVT::v16i32, 16*20 },
229 { ISD::UDIV, MVT::v8i64, 8*20 },
230 };
231
232 // Look for AVX512BW lowering tricks for custom cases.
233 if (ST->hasBWI()) {
234 if (const auto *Entry = CostTableLookup(AVX512BWCostTable, ISD,
235 LT.second))
236 return LT.first * Entry->Cost;
237 }
238
Craig Topper4b275762015-10-28 04:02:12 +0000239 static const CostTblEntry AVX512CostTable[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000240 { ISD::SHL, MVT::v16i32, 1 },
241 { ISD::SRL, MVT::v16i32, 1 },
242 { ISD::SRA, MVT::v16i32, 1 },
243 { ISD::SHL, MVT::v8i64, 1 },
244 { ISD::SRL, MVT::v8i64, 1 },
245 { ISD::SRA, MVT::v8i64, 1 },
246 };
247
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000248 if (ST->hasAVX512()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000249 if (const auto *Entry = CostTableLookup(AVX512CostTable, ISD, LT.second))
250 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000251 }
252
Craig Topper4b275762015-10-28 04:02:12 +0000253 static const CostTblEntry AVX2CostTable[] = {
Michael Liao70dd7f92013-03-20 22:01:10 +0000254 // Shifts on v4i64/v8i32 on AVX2 is legal even though we declare to
255 // customize them to detect the cases where shift amount is a scalar one.
256 { ISD::SHL, MVT::v4i32, 1 },
257 { ISD::SRL, MVT::v4i32, 1 },
258 { ISD::SRA, MVT::v4i32, 1 },
259 { ISD::SHL, MVT::v8i32, 1 },
260 { ISD::SRL, MVT::v8i32, 1 },
261 { ISD::SRA, MVT::v8i32, 1 },
262 { ISD::SHL, MVT::v2i64, 1 },
263 { ISD::SRL, MVT::v2i64, 1 },
264 { ISD::SHL, MVT::v4i64, 1 },
265 { ISD::SRL, MVT::v4i64, 1 },
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000266 };
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000267
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000268 // Look for AVX2 lowering tricks.
269 if (ST->hasAVX2()) {
270 if (ISD == ISD::SHL && LT.second == MVT::v16i16 &&
271 (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
272 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue))
273 // On AVX2, a packed v16i16 shift left by a constant build_vector
274 // is lowered into a vector multiply (vpmullw).
275 return LT.first;
276
Craig Topperee0c8592015-10-27 04:14:24 +0000277 if (const auto *Entry = CostTableLookup(AVX2CostTable, ISD, LT.second))
278 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000279 }
280
Craig Topper4b275762015-10-28 04:02:12 +0000281 static const CostTblEntry XOPCostTable[] = {
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000282 // 128bit shifts take 1cy, but right shifts require negation beforehand.
283 { ISD::SHL, MVT::v16i8, 1 },
284 { ISD::SRL, MVT::v16i8, 2 },
285 { ISD::SRA, MVT::v16i8, 2 },
286 { ISD::SHL, MVT::v8i16, 1 },
287 { ISD::SRL, MVT::v8i16, 2 },
288 { ISD::SRA, MVT::v8i16, 2 },
289 { ISD::SHL, MVT::v4i32, 1 },
290 { ISD::SRL, MVT::v4i32, 2 },
291 { ISD::SRA, MVT::v4i32, 2 },
292 { ISD::SHL, MVT::v2i64, 1 },
293 { ISD::SRL, MVT::v2i64, 2 },
294 { ISD::SRA, MVT::v2i64, 2 },
295 // 256bit shifts require splitting if AVX2 didn't catch them above.
296 { ISD::SHL, MVT::v32i8, 2 },
297 { ISD::SRL, MVT::v32i8, 4 },
298 { ISD::SRA, MVT::v32i8, 4 },
299 { ISD::SHL, MVT::v16i16, 2 },
300 { ISD::SRL, MVT::v16i16, 4 },
301 { ISD::SRA, MVT::v16i16, 4 },
302 { ISD::SHL, MVT::v8i32, 2 },
303 { ISD::SRL, MVT::v8i32, 4 },
304 { ISD::SRA, MVT::v8i32, 4 },
305 { ISD::SHL, MVT::v4i64, 2 },
306 { ISD::SRL, MVT::v4i64, 4 },
307 { ISD::SRA, MVT::v4i64, 4 },
308 };
309
310 // Look for XOP lowering tricks.
311 if (ST->hasXOP()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000312 if (const auto *Entry = CostTableLookup(XOPCostTable, ISD, LT.second))
313 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000314 }
315
Craig Topper4b275762015-10-28 04:02:12 +0000316 static const CostTblEntry AVX2CustomCostTable[] = {
Simon Pilgrim59656802015-06-11 07:46:37 +0000317 { ISD::SHL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000318 { ISD::SHL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000319
Simon Pilgrim59656802015-06-11 07:46:37 +0000320 { ISD::SRL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000321 { ISD::SRL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000322
Simon Pilgrim59656802015-06-11 07:46:37 +0000323 { ISD::SRA, MVT::v32i8, 24 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000324 { ISD::SRA, MVT::v16i16, 10 }, // extend/vpsravd/pack sequence.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000325 { ISD::SRA, MVT::v2i64, 4 }, // srl/xor/sub sequence.
326 { ISD::SRA, MVT::v4i64, 4 }, // srl/xor/sub sequence.
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000327 };
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000328
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000329 // Look for AVX2 lowering tricks for custom cases.
330 if (ST->hasAVX2()) {
331 if (const auto *Entry = CostTableLookup(AVX2CustomCostTable, ISD,
332 LT.second))
333 return LT.first * Entry->Cost;
334 }
335
336 static const CostTblEntry AVXCustomCostTable[] = {
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000337 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
338 { ISD::SDIV, MVT::v32i8, 32*20 },
339 { ISD::SDIV, MVT::v16i16, 16*20 },
340 { ISD::SDIV, MVT::v8i32, 8*20 },
341 { ISD::SDIV, MVT::v4i64, 4*20 },
342 { ISD::UDIV, MVT::v32i8, 32*20 },
343 { ISD::UDIV, MVT::v16i16, 16*20 },
344 { ISD::UDIV, MVT::v8i32, 8*20 },
345 { ISD::UDIV, MVT::v4i64, 4*20 },
Michael Liao70dd7f92013-03-20 22:01:10 +0000346 };
347
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000348 // Look for AVX2 lowering tricks for custom cases.
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000349 if (ST->hasAVX()) {
350 if (const auto *Entry = CostTableLookup(AVXCustomCostTable, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +0000351 LT.second))
352 return LT.first * Entry->Cost;
Michael Liao70dd7f92013-03-20 22:01:10 +0000353 }
354
Craig Topper4b275762015-10-28 04:02:12 +0000355 static const CostTblEntry
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000356 SSE2UniformCostTable[] = {
357 // Uniform splats are cheaper for the following instructions.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000358 { ISD::SHL, MVT::v16i8, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000359 { ISD::SHL, MVT::v32i8, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000360 { ISD::SHL, MVT::v8i16, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000361 { ISD::SHL, MVT::v16i16, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000362 { ISD::SHL, MVT::v4i32, 1 }, // pslld
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000363 { ISD::SHL, MVT::v8i32, 2 }, // pslld
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000364 { ISD::SHL, MVT::v2i64, 1 }, // psllq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000365 { ISD::SHL, MVT::v4i64, 2 }, // psllq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000366
367 { ISD::SRL, MVT::v16i8, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000368 { ISD::SRL, MVT::v32i8, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000369 { ISD::SRL, MVT::v8i16, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000370 { ISD::SRL, MVT::v16i16, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000371 { ISD::SRL, MVT::v4i32, 1 }, // psrld.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000372 { ISD::SRL, MVT::v8i32, 2 }, // psrld.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000373 { ISD::SRL, MVT::v2i64, 1 }, // psrlq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000374 { ISD::SRL, MVT::v4i64, 2 }, // psrlq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000375
376 { ISD::SRA, MVT::v16i8, 4 }, // psrlw, pand, pxor, psubb.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000377 { ISD::SRA, MVT::v32i8, 8 }, // psrlw, pand, pxor, psubb.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000378 { ISD::SRA, MVT::v8i16, 1 }, // psraw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000379 { ISD::SRA, MVT::v16i16, 2 }, // psraw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000380 { ISD::SRA, MVT::v4i32, 1 }, // psrad.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000381 { ISD::SRA, MVT::v8i32, 2 }, // psrad.
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000382 { ISD::SRA, MVT::v2i64, 4 }, // 2 x psrad + shuffle.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000383 { ISD::SRA, MVT::v4i64, 8 }, // 2 x psrad + shuffle.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000384 };
385
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000386 if (ST->hasSSE2() &&
387 ((Op2Info == TargetTransformInfo::OK_UniformConstantValue) ||
388 (Op2Info == TargetTransformInfo::OK_UniformValue))) {
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000389 if (const auto *Entry =
390 CostTableLookup(SSE2UniformCostTable, ISD, LT.second))
Craig Topperee0c8592015-10-27 04:14:24 +0000391 return LT.first * Entry->Cost;
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000392 }
393
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000394 if (ISD == ISD::SHL &&
395 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) {
Craig Toppereda02a92015-10-25 03:15:29 +0000396 MVT VT = LT.second;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000397 // Vector shift left by non uniform constant can be lowered
398 // into vector multiply (pmullw/pmulld).
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000399 if ((VT == MVT::v8i16 && ST->hasSSE2()) ||
400 (VT == MVT::v4i32 && ST->hasSSE41()))
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000401 return LT.first;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000402
403 // v16i16 and v8i32 shifts by non-uniform constants are lowered into a
404 // sequence of extract + two vector multiply + insert.
405 if ((VT == MVT::v8i32 || VT == MVT::v16i16) &&
406 (ST->hasAVX() && !ST->hasAVX2()))
407 ISD = ISD::MUL;
408
409 // A vector shift left by non uniform constant is converted
410 // into a vector multiply; the new multiply is eventually
411 // lowered into a sequence of shuffles and 2 x pmuludq.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000412 if (VT == MVT::v4i32 && ST->hasSSE2())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000413 ISD = ISD::MUL;
414 }
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000415
Simon Pilgrim6ac1e982016-10-23 16:49:04 +0000416 static const CostTblEntry SSE41CostTable[] = {
417 { ISD::SHL, MVT::v16i8, 11 }, // pblendvb sequence.
418 { ISD::SHL, MVT::v32i8, 2*11 }, // pblendvb sequence.
419 { ISD::SHL, MVT::v8i16, 14 }, // pblendvb sequence.
420 { ISD::SHL, MVT::v16i16, 2*14 }, // pblendvb sequence.
421
422 { ISD::SRL, MVT::v16i8, 12 }, // pblendvb sequence.
423 { ISD::SRL, MVT::v32i8, 2*12 }, // pblendvb sequence.
424 { ISD::SRL, MVT::v8i16, 14 }, // pblendvb sequence.
425 { ISD::SRL, MVT::v16i16, 2*14 }, // pblendvb sequence.
426 { ISD::SRL, MVT::v4i32, 11 }, // Shift each lane + blend.
427 { ISD::SRL, MVT::v8i32, 2*11 }, // Shift each lane + blend.
428
429 { ISD::SRA, MVT::v16i8, 24 }, // pblendvb sequence.
430 { ISD::SRA, MVT::v32i8, 2*24 }, // pblendvb sequence.
431 { ISD::SRA, MVT::v8i16, 14 }, // pblendvb sequence.
432 { ISD::SRA, MVT::v16i16, 2*14 }, // pblendvb sequence.
433 { ISD::SRA, MVT::v4i32, 12 }, // Shift each lane + blend.
434 { ISD::SRA, MVT::v8i32, 2*12 }, // Shift each lane + blend.
435 };
436
437 if (ST->hasSSE41()) {
438 if (const auto *Entry = CostTableLookup(SSE41CostTable, ISD, LT.second))
439 return LT.first * Entry->Cost;
440 }
441
Craig Topper4b275762015-10-28 04:02:12 +0000442 static const CostTblEntry SSE2CostTable[] = {
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000443 // We don't correctly identify costs of casts because they are marked as
444 // custom.
Simon Pilgrim59656802015-06-11 07:46:37 +0000445 { ISD::SHL, MVT::v16i8, 26 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000446 { ISD::SHL, MVT::v32i8, 2*26 }, // cmpgtb sequence.
Simon Pilgrim59656802015-06-11 07:46:37 +0000447 { ISD::SHL, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000448 { ISD::SHL, MVT::v16i16, 2*32 }, // cmpgtb sequence.
Simon Pilgrim59656802015-06-11 07:46:37 +0000449 { ISD::SHL, MVT::v4i32, 2*5 }, // We optimized this using mul.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000450 { ISD::SHL, MVT::v8i32, 2*2*5 }, // We optimized this using mul.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000451 { ISD::SHL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000452 { ISD::SHL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000453
454 { ISD::SRL, MVT::v16i8, 26 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000455 { ISD::SRL, MVT::v32i8, 2*26 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000456 { ISD::SRL, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000457 { ISD::SRL, MVT::v16i16, 2*32 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000458 { ISD::SRL, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000459 { ISD::SRL, MVT::v8i32, 2*16 }, // Shift each lane + blend.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000460 { ISD::SRL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000461 { ISD::SRL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000462
463 { ISD::SRA, MVT::v16i8, 54 }, // unpacked cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000464 { ISD::SRA, MVT::v32i8, 2*54 }, // unpacked cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000465 { ISD::SRA, MVT::v8i16, 32 }, // cmpgtb sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000466 { ISD::SRA, MVT::v16i16, 2*32 }, // cmpgtb sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000467 { ISD::SRA, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000468 { ISD::SRA, MVT::v8i32, 2*16 }, // Shift each lane + blend.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000469 { ISD::SRA, MVT::v2i64, 12 }, // srl/xor/sub sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000470 { ISD::SRA, MVT::v4i64, 2*12 }, // srl/xor/sub sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000471
472 // It is not a good idea to vectorize division. We have to scalarize it and
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000473 // in the process we will often end up having to spilling regular
474 // registers. The overhead of division is going to dominate most kernels
475 // anyways so try hard to prevent vectorization of division - it is
476 // generally a bad idea. Assume somewhat arbitrarily that we have to be able
477 // to hide "20 cycles" for each lane.
478 { ISD::SDIV, MVT::v16i8, 16*20 },
479 { ISD::SDIV, MVT::v8i16, 8*20 },
480 { ISD::SDIV, MVT::v4i32, 4*20 },
481 { ISD::SDIV, MVT::v2i64, 2*20 },
482 { ISD::UDIV, MVT::v16i8, 16*20 },
483 { ISD::UDIV, MVT::v8i16, 8*20 },
484 { ISD::UDIV, MVT::v4i32, 4*20 },
485 { ISD::UDIV, MVT::v2i64, 2*20 },
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000486 };
487
488 if (ST->hasSSE2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000489 if (const auto *Entry = CostTableLookup(SSE2CostTable, ISD, LT.second))
490 return LT.first * Entry->Cost;
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000491 }
492
Craig Topper4b275762015-10-28 04:02:12 +0000493 static const CostTblEntry AVX1CostTable[] = {
Renato Goline1fb0592013-01-20 20:57:20 +0000494 // We don't have to scalarize unsupported ops. We can issue two half-sized
495 // operations and we only need to extract the upper YMM half.
496 // Two ops + 1 extract + 1 insert = 4.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000497 { ISD::MUL, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000498 { ISD::MUL, MVT::v8i32, 4 },
499 { ISD::SUB, MVT::v8i32, 4 },
500 { ISD::ADD, MVT::v8i32, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000501 { ISD::SUB, MVT::v4i64, 4 },
502 { ISD::ADD, MVT::v4i64, 4 },
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000503 // A v4i64 multiply is custom lowered as two split v2i64 vectors that then
504 // are lowered as a series of long multiplies(3), shifts(4) and adds(2)
505 // Because we believe v4i64 to be a legal type, we must also include the
506 // split factor of two in the cost table. Therefore, the cost here is 18
507 // instead of 9.
508 { ISD::MUL, MVT::v4i64, 18 },
509 };
Chandler Carruth664e3542013-01-07 01:37:14 +0000510
511 // Look for AVX1 lowering tricks.
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000512 if (ST->hasAVX() && !ST->hasAVX2()) {
Craig Toppereda02a92015-10-25 03:15:29 +0000513 MVT VT = LT.second;
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000514
Craig Topperee0c8592015-10-27 04:14:24 +0000515 if (const auto *Entry = CostTableLookup(AVX1CostTable, ISD, VT))
516 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000517 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000518
519 // Custom lowering of vectors.
Craig Topper4b275762015-10-28 04:02:12 +0000520 static const CostTblEntry CustomLowered[] = {
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000521 // A v2i64/v4i64 and multiply is custom lowered as a series of long
522 // multiplies(3), shifts(4) and adds(2).
523 { ISD::MUL, MVT::v2i64, 9 },
524 { ISD::MUL, MVT::v4i64, 9 },
Simon Pilgrimd23219b2016-10-27 18:32:06 +0000525 { ISD::MUL, MVT::v8i64, 9 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000526 };
Craig Topperee0c8592015-10-27 04:14:24 +0000527 if (const auto *Entry = CostTableLookup(CustomLowered, ISD, LT.second))
528 return LT.first * Entry->Cost;
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000529
530 // Special lowering of v4i32 mul on sse2, sse3: Lower v4i32 mul as 2x shuffle,
531 // 2x pmuludq, 2x shuffle.
532 if (ISD == ISD::MUL && LT.second == MVT::v4i32 && ST->hasSSE2() &&
533 !ST->hasSSE41())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000534 return LT.first * 6;
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000535
Chandler Carruth664e3542013-01-07 01:37:14 +0000536 // Fallback to the default implementation.
Chandler Carruth705b1852015-01-31 03:43:40 +0000537 return BaseT::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info);
Chandler Carruth664e3542013-01-07 01:37:14 +0000538}
539
Chandler Carruth93205eb2015-08-05 18:08:10 +0000540int X86TTIImpl::getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index,
541 Type *SubTp) {
Karthik Bhate03a25d2014-06-20 04:32:48 +0000542 // We only estimate the cost of reverse and alternate shuffles.
Chandler Carruth705b1852015-01-31 03:43:40 +0000543 if (Kind != TTI::SK_Reverse && Kind != TTI::SK_Alternate)
544 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Chandler Carruth664e3542013-01-07 01:37:14 +0000545
Chandler Carruth705b1852015-01-31 03:43:40 +0000546 if (Kind == TTI::SK_Reverse) {
Chandler Carruth93205eb2015-08-05 18:08:10 +0000547 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
548 int Cost = 1;
Karthik Bhate03a25d2014-06-20 04:32:48 +0000549 if (LT.second.getSizeInBits() > 128)
550 Cost = 3; // Extract + insert + copy.
Chandler Carruth664e3542013-01-07 01:37:14 +0000551
Karthik Bhate03a25d2014-06-20 04:32:48 +0000552 // Multiple by the number of parts.
553 return Cost * LT.first;
554 }
555
Chandler Carruth705b1852015-01-31 03:43:40 +0000556 if (Kind == TTI::SK_Alternate) {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000557 // 64-bit packed float vectors (v2f32) are widened to type v4f32.
558 // 64-bit packed integer vectors (v2i32) are promoted to type v2i64.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000559 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000560
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000561 // The backend knows how to generate a single VEX.256 version of
562 // instruction VPBLENDW if the target supports AVX2.
563 if (ST->hasAVX2() && LT.second == MVT::v16i16)
564 return LT.first;
565
Craig Topper4b275762015-10-28 04:02:12 +0000566 static const CostTblEntry AVXAltShuffleTbl[] = {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000567 {ISD::VECTOR_SHUFFLE, MVT::v4i64, 1}, // vblendpd
568 {ISD::VECTOR_SHUFFLE, MVT::v4f64, 1}, // vblendpd
569
570 {ISD::VECTOR_SHUFFLE, MVT::v8i32, 1}, // vblendps
571 {ISD::VECTOR_SHUFFLE, MVT::v8f32, 1}, // vblendps
572
573 // This shuffle is custom lowered into a sequence of:
574 // 2x vextractf128 , 2x vpblendw , 1x vinsertf128
575 {ISD::VECTOR_SHUFFLE, MVT::v16i16, 5},
576
577 // This shuffle is custom lowered into a long sequence of:
578 // 2x vextractf128 , 4x vpshufb , 2x vpor , 1x vinsertf128
579 {ISD::VECTOR_SHUFFLE, MVT::v32i8, 9}
580 };
581
Craig Topperee0c8592015-10-27 04:14:24 +0000582 if (ST->hasAVX())
583 if (const auto *Entry = CostTableLookup(AVXAltShuffleTbl,
584 ISD::VECTOR_SHUFFLE, LT.second))
585 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000586
Craig Topper4b275762015-10-28 04:02:12 +0000587 static const CostTblEntry SSE41AltShuffleTbl[] = {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000588 // These are lowered into movsd.
589 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1},
590 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1},
591
592 // packed float vectors with four elements are lowered into BLENDI dag
593 // nodes. A v4i32/v4f32 BLENDI generates a single 'blendps'/'blendpd'.
594 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 1},
595 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 1},
596
597 // This shuffle generates a single pshufw.
598 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 1},
599
600 // There is no instruction that matches a v16i8 alternate shuffle.
601 // The backend will expand it into the sequence 'pshufb + pshufb + or'.
602 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 3}
603 };
604
Craig Topperee0c8592015-10-27 04:14:24 +0000605 if (ST->hasSSE41())
606 if (const auto *Entry = CostTableLookup(SSE41AltShuffleTbl, ISD::VECTOR_SHUFFLE,
607 LT.second))
608 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000609
Craig Topper4b275762015-10-28 04:02:12 +0000610 static const CostTblEntry SSSE3AltShuffleTbl[] = {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000611 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1}, // movsd
612 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1}, // movsd
613
614 // SSE3 doesn't have 'blendps'. The following shuffles are expanded into
615 // the sequence 'shufps + pshufd'
616 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 2},
617 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 2},
618
619 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 3}, // pshufb + pshufb + or
620 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 3} // pshufb + pshufb + or
621 };
Michael Liao5bf95782014-12-04 05:20:33 +0000622
Craig Topperee0c8592015-10-27 04:14:24 +0000623 if (ST->hasSSSE3())
624 if (const auto *Entry = CostTableLookup(SSSE3AltShuffleTbl,
625 ISD::VECTOR_SHUFFLE, LT.second))
626 return LT.first * Entry->Cost;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000627
Craig Topper4b275762015-10-28 04:02:12 +0000628 static const CostTblEntry SSEAltShuffleTbl[] = {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000629 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1}, // movsd
630 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1}, // movsd
631
632 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 2}, // shufps + pshufd
633 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 2}, // shufps + pshufd
Michael Liao5bf95782014-12-04 05:20:33 +0000634
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000635 // This is expanded into a long sequence of four extract + four insert.
636 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 8}, // 4 x pextrw + 4 pinsrw.
637
638 // 8 x (pinsrw + pextrw + and + movb + movzb + or)
639 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 48}
640 };
641
Michael Liao5bf95782014-12-04 05:20:33 +0000642 // Fall-back (SSE3 and SSE2).
Craig Topperee0c8592015-10-27 04:14:24 +0000643 if (const auto *Entry = CostTableLookup(SSEAltShuffleTbl,
644 ISD::VECTOR_SHUFFLE, LT.second))
645 return LT.first * Entry->Cost;
Chandler Carruth705b1852015-01-31 03:43:40 +0000646 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000647 }
648
Chandler Carruth705b1852015-01-31 03:43:40 +0000649 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Chandler Carruth664e3542013-01-07 01:37:14 +0000650}
651
Chandler Carruth93205eb2015-08-05 18:08:10 +0000652int X86TTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000653 int ISD = TLI->InstructionOpcodeToISD(Opcode);
654 assert(ISD && "Invalid opcode");
655
Cong Hou59898d82015-12-11 00:31:39 +0000656 // FIXME: Need a better design of the cost table to handle non-simple types of
657 // potential massive combinations (elem_num x src_type x dst_type).
658
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000659 static const TypeConversionCostTblEntry AVX512DQConversionTbl[] = {
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000660 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000661 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000662 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000663 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000664 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000665 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000666
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000667 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f32, 1 },
668 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f32, 1 },
669 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000670 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f64, 1 },
671 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f64, 1 },
672 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000673 };
674
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000675 // TODO: For AVX512DQ + AVX512VL, we also have cheap casts for 128-bit and
676 // 256-bit wide vectors.
677
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000678 static const TypeConversionCostTblEntry AVX512FConversionTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000679 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 1 },
680 { ISD::FP_EXTEND, MVT::v8f64, MVT::v16f32, 3 },
681 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000682
683 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 1 },
684 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 1 },
685 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i64, 1 },
686 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000687
688 // v16i1 -> v16i32 - load + broadcast
689 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
690 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000691 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
692 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
693 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
694 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000695 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
696 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000697 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
698 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000699
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000700 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000701 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000702 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000703 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000704 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000705 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
706 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000707 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000708 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 26 },
709 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000710
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000711 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000712 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000713 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000714 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
715 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 2 },
716 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
717 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000718 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000719 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
720 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 2 },
721 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
722 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000723 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 2 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000724 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000725 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
726 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
727 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
728 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
729 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000730 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 5 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000731 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 5 },
732 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 12 },
733 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
734
735 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f32, 1 },
736 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
737 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 1 },
738 { ISD::FP_TO_UINT, MVT::v16i32, MVT::v16f32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000739 };
740
Craig Topper4b275762015-10-28 04:02:12 +0000741 static const TypeConversionCostTblEntry AVX2ConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000742 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
743 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000744 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
745 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000746 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
747 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000748 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
749 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
750 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
751 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000752 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
753 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000754 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
755 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000756 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
757 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
758
759 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 2 },
760 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 2 },
761 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 2 },
762 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 2 },
763 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 2 },
764 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 4 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000765
766 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 3 },
767 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 3 },
Quentin Colombet360460b2014-11-11 02:23:47 +0000768
769 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 8 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000770 };
771
Craig Topper4b275762015-10-28 04:02:12 +0000772 static const TypeConversionCostTblEntry AVXConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000773 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 6 },
774 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000775 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 7 },
776 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000777 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 6 },
778 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000779 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 7 },
780 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 4 },
781 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
782 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000783 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 6 },
784 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000785 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
786 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000787 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
788 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
789
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000790 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 4 },
791 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
792 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000793 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 4 },
794 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 4 },
795 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000796 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 9 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000797
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000798 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000799 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000800 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i1, 8 },
801 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000802 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000803 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 8 },
804 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000805 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000806 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
807 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000808 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000809 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000810
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000811 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 7 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000812 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i1, 7 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000813 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i1, 6 },
814 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000815 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000816 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 5 },
817 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000818 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000819 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000820 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000821 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 6 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000822 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000823 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 9 },
Quentin Colombet85b904d2014-03-27 22:27:41 +0000824 // The generic code to compute the scalar overhead is currently broken.
825 // Workaround this limitation by estimating the scalarization overhead
826 // here. We have roughly 10 instructions per scalar element.
827 // Multiply that by the vector width.
828 // FIXME: remove that when PR19268 is fixed.
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000829 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 10 },
830 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 20 },
831 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
832 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000833
Renato Goline1fb0592013-01-20 20:57:20 +0000834 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000835 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 7 },
Adam Nemet6dafe972014-03-30 18:07:13 +0000836 // This node is expanded into scalarized operations but BasicTTI is overly
837 // optimistic estimating its cost. It computes 3 per element (one
838 // vector-extract, one scalar conversion and one vector-insert). The
839 // problem is that the inserts form a read-modify-write chain so latency
840 // should be factored in too. Inflating the cost per element by 1.
841 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 8*4 },
Adam Nemet10c4ce22014-03-31 21:54:48 +0000842 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f64, 4*4 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000843
844 { ISD::FP_EXTEND, MVT::v4f64, MVT::v4f32, 1 },
845 { ISD::FP_ROUND, MVT::v4f32, MVT::v4f64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +0000846 };
847
Cong Hou59898d82015-12-11 00:31:39 +0000848 static const TypeConversionCostTblEntry SSE41ConversionTbl[] = {
Michael Kuperstein9a0542a2016-06-10 17:01:05 +0000849 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
850 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000851 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
852 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
853 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
854 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +0000855
Cong Hou59898d82015-12-11 00:31:39 +0000856 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
857 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000858 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
859 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
860 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
861 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
862 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
863 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
864 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
865 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
866 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
867 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
868 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
869 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
870 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
871 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
872 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
873 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
Cong Hou59898d82015-12-11 00:31:39 +0000874
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000875 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 2 },
876 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 1 },
877 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +0000878 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +0000879 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000880 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000881 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 6 },
882
Cong Hou59898d82015-12-11 00:31:39 +0000883 };
884
885 static const TypeConversionCostTblEntry SSE2ConversionTbl[] = {
Simon Pilgrime2c244f2015-07-19 15:36:12 +0000886 // These are somewhat magic numbers justified by looking at the output of
887 // Intel's IACA, running some kernels and making sure when we take
888 // legalization into account the throughput will be overestimated.
Simon Pilgrime2c244f2015-07-19 15:36:12 +0000889 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000890 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
891 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
892 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
Sanjay Patel04b34962016-07-06 19:15:54 +0000893 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000894 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
895 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
896 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
Cong Hou59898d82015-12-11 00:31:39 +0000897
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000898 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
899 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
900 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
901 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
902 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
903 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 8 },
904 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
905 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +0000906
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +0000907 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 3 },
908
Cong Hou59898d82015-12-11 00:31:39 +0000909 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
910 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000911 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 2 },
912 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 3 },
913 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
914 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 8 },
915 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
916 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 2 },
917 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
918 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
919 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 3 },
920 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
921 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 9 },
922 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 12 },
923 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
924 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 2 },
925 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
926 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 10 },
927 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 3 },
928 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
929 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 6 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000930 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000931 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 3 },
932 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 5 },
Cong Hou59898d82015-12-11 00:31:39 +0000933
Cong Hou59898d82015-12-11 00:31:39 +0000934 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000935 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 2 },
936 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 3 },
937 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 3 },
938 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 3 },
939 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
940 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 7 },
941 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
942 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 10 },
Simon Pilgrime2c244f2015-07-19 15:36:12 +0000943 };
944
Chandler Carruth93205eb2015-08-05 18:08:10 +0000945 std::pair<int, MVT> LTSrc = TLI->getTypeLegalizationCost(DL, Src);
946 std::pair<int, MVT> LTDest = TLI->getTypeLegalizationCost(DL, Dst);
Simon Pilgrime2c244f2015-07-19 15:36:12 +0000947
948 if (ST->hasSSE2() && !ST->hasAVX()) {
Cong Hou59898d82015-12-11 00:31:39 +0000949 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +0000950 LTDest.second, LTSrc.second))
951 return LTSrc.first * Entry->Cost;
Simon Pilgrime2c244f2015-07-19 15:36:12 +0000952 }
953
Simon Pilgrime2c244f2015-07-19 15:36:12 +0000954 EVT SrcTy = TLI->getValueType(DL, Src);
955 EVT DstTy = TLI->getValueType(DL, Dst);
956
957 // The function getSimpleVT only handles simple value types.
958 if (!SrcTy.isSimple() || !DstTy.isSimple())
959 return BaseT::getCastInstrCost(Opcode, Dst, Src);
960
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000961 if (ST->hasDQI())
962 if (const auto *Entry = ConvertCostTableLookup(AVX512DQConversionTbl, ISD,
963 DstTy.getSimpleVT(),
964 SrcTy.getSimpleVT()))
965 return Entry->Cost;
966
967 if (ST->hasAVX512())
968 if (const auto *Entry = ConvertCostTableLookup(AVX512FConversionTbl, ISD,
969 DstTy.getSimpleVT(),
970 SrcTy.getSimpleVT()))
971 return Entry->Cost;
972
Tim Northoverf0e21612014-02-06 18:18:36 +0000973 if (ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000974 if (const auto *Entry = ConvertCostTableLookup(AVX2ConversionTbl, ISD,
975 DstTy.getSimpleVT(),
976 SrcTy.getSimpleVT()))
977 return Entry->Cost;
Tim Northoverf0e21612014-02-06 18:18:36 +0000978 }
979
Chandler Carruth664e3542013-01-07 01:37:14 +0000980 if (ST->hasAVX()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000981 if (const auto *Entry = ConvertCostTableLookup(AVXConversionTbl, ISD,
982 DstTy.getSimpleVT(),
983 SrcTy.getSimpleVT()))
984 return Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000985 }
986
Cong Hou59898d82015-12-11 00:31:39 +0000987 if (ST->hasSSE41()) {
988 if (const auto *Entry = ConvertCostTableLookup(SSE41ConversionTbl, ISD,
989 DstTy.getSimpleVT(),
990 SrcTy.getSimpleVT()))
991 return Entry->Cost;
992 }
993
994 if (ST->hasSSE2()) {
995 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
996 DstTy.getSimpleVT(),
997 SrcTy.getSimpleVT()))
998 return Entry->Cost;
999 }
1000
Chandler Carruth705b1852015-01-31 03:43:40 +00001001 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001002}
1003
Chandler Carruth93205eb2015-08-05 18:08:10 +00001004int X86TTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001005 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001006 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001007
1008 MVT MTy = LT.second;
1009
1010 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1011 assert(ISD && "Invalid opcode");
1012
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001013 static const CostTblEntry SSE2CostTbl[] = {
1014 { ISD::SETCC, MVT::v2i64, 8 },
1015 { ISD::SETCC, MVT::v4i32, 1 },
1016 { ISD::SETCC, MVT::v8i16, 1 },
1017 { ISD::SETCC, MVT::v16i8, 1 },
1018 };
1019
Craig Topper4b275762015-10-28 04:02:12 +00001020 static const CostTblEntry SSE42CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001021 { ISD::SETCC, MVT::v2f64, 1 },
1022 { ISD::SETCC, MVT::v4f32, 1 },
1023 { ISD::SETCC, MVT::v2i64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001024 };
1025
Craig Topper4b275762015-10-28 04:02:12 +00001026 static const CostTblEntry AVX1CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001027 { ISD::SETCC, MVT::v4f64, 1 },
1028 { ISD::SETCC, MVT::v8f32, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001029 // AVX1 does not support 8-wide integer compare.
Renato Goline1fb0592013-01-20 20:57:20 +00001030 { ISD::SETCC, MVT::v4i64, 4 },
1031 { ISD::SETCC, MVT::v8i32, 4 },
1032 { ISD::SETCC, MVT::v16i16, 4 },
1033 { ISD::SETCC, MVT::v32i8, 4 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001034 };
1035
Craig Topper4b275762015-10-28 04:02:12 +00001036 static const CostTblEntry AVX2CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001037 { ISD::SETCC, MVT::v4i64, 1 },
1038 { ISD::SETCC, MVT::v8i32, 1 },
1039 { ISD::SETCC, MVT::v16i16, 1 },
1040 { ISD::SETCC, MVT::v32i8, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001041 };
1042
Craig Topper4b275762015-10-28 04:02:12 +00001043 static const CostTblEntry AVX512CostTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +00001044 { ISD::SETCC, MVT::v8i64, 1 },
1045 { ISD::SETCC, MVT::v16i32, 1 },
1046 { ISD::SETCC, MVT::v8f64, 1 },
1047 { ISD::SETCC, MVT::v16f32, 1 },
1048 };
1049
Craig Topperee0c8592015-10-27 04:14:24 +00001050 if (ST->hasAVX512())
1051 if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
1052 return LT.first * Entry->Cost;
Elena Demikhovsky27012472014-09-16 07:57:37 +00001053
Craig Topperee0c8592015-10-27 04:14:24 +00001054 if (ST->hasAVX2())
1055 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1056 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001057
Craig Topperee0c8592015-10-27 04:14:24 +00001058 if (ST->hasAVX())
1059 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1060 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001061
Craig Topperee0c8592015-10-27 04:14:24 +00001062 if (ST->hasSSE42())
1063 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1064 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001065
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001066 if (ST->hasSSE2())
1067 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1068 return LT.first * Entry->Cost;
1069
Chandler Carruth705b1852015-01-31 03:43:40 +00001070 return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001071}
1072
Simon Pilgrim14000b32016-05-24 08:17:50 +00001073int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1074 ArrayRef<Type *> Tys, FastMathFlags FMF) {
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001075 // Costs should match the codegen from:
1076 // BITREVERSE: llvm\test\CodeGen\X86\vector-bitreverse.ll
1077 // BSWAP: llvm\test\CodeGen\X86\bswap-vector.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001078 // CTLZ: llvm\test\CodeGen\X86\vector-lzcnt-*.ll
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001079 // CTPOP: llvm\test\CodeGen\X86\vector-popcnt-*.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001080 // CTTZ: llvm\test\CodeGen\X86\vector-tzcnt-*.ll
Simon Pilgrim14000b32016-05-24 08:17:50 +00001081 static const CostTblEntry XOPCostTbl[] = {
1082 { ISD::BITREVERSE, MVT::v4i64, 4 },
1083 { ISD::BITREVERSE, MVT::v8i32, 4 },
1084 { ISD::BITREVERSE, MVT::v16i16, 4 },
1085 { ISD::BITREVERSE, MVT::v32i8, 4 },
1086 { ISD::BITREVERSE, MVT::v2i64, 1 },
1087 { ISD::BITREVERSE, MVT::v4i32, 1 },
1088 { ISD::BITREVERSE, MVT::v8i16, 1 },
1089 { ISD::BITREVERSE, MVT::v16i8, 1 },
1090 { ISD::BITREVERSE, MVT::i64, 3 },
1091 { ISD::BITREVERSE, MVT::i32, 3 },
1092 { ISD::BITREVERSE, MVT::i16, 3 },
1093 { ISD::BITREVERSE, MVT::i8, 3 }
1094 };
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001095 static const CostTblEntry AVX2CostTbl[] = {
1096 { ISD::BITREVERSE, MVT::v4i64, 5 },
1097 { ISD::BITREVERSE, MVT::v8i32, 5 },
1098 { ISD::BITREVERSE, MVT::v16i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001099 { ISD::BITREVERSE, MVT::v32i8, 5 },
1100 { ISD::BSWAP, MVT::v4i64, 1 },
1101 { ISD::BSWAP, MVT::v8i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001102 { ISD::BSWAP, MVT::v16i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001103 { ISD::CTLZ, MVT::v4i64, 23 },
1104 { ISD::CTLZ, MVT::v8i32, 18 },
1105 { ISD::CTLZ, MVT::v16i16, 14 },
1106 { ISD::CTLZ, MVT::v32i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001107 { ISD::CTPOP, MVT::v4i64, 7 },
1108 { ISD::CTPOP, MVT::v8i32, 11 },
1109 { ISD::CTPOP, MVT::v16i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001110 { ISD::CTPOP, MVT::v32i8, 6 },
1111 { ISD::CTTZ, MVT::v4i64, 10 },
1112 { ISD::CTTZ, MVT::v8i32, 14 },
1113 { ISD::CTTZ, MVT::v16i16, 12 },
1114 { ISD::CTTZ, MVT::v32i8, 9 }
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001115 };
1116 static const CostTblEntry AVX1CostTbl[] = {
1117 { ISD::BITREVERSE, MVT::v4i64, 10 },
1118 { ISD::BITREVERSE, MVT::v8i32, 10 },
1119 { ISD::BITREVERSE, MVT::v16i16, 10 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001120 { ISD::BITREVERSE, MVT::v32i8, 10 },
1121 { ISD::BSWAP, MVT::v4i64, 4 },
1122 { ISD::BSWAP, MVT::v8i32, 4 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001123 { ISD::BSWAP, MVT::v16i16, 4 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001124 { ISD::CTLZ, MVT::v4i64, 46 },
1125 { ISD::CTLZ, MVT::v8i32, 36 },
1126 { ISD::CTLZ, MVT::v16i16, 28 },
1127 { ISD::CTLZ, MVT::v32i8, 18 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001128 { ISD::CTPOP, MVT::v4i64, 14 },
1129 { ISD::CTPOP, MVT::v8i32, 22 },
1130 { ISD::CTPOP, MVT::v16i16, 18 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001131 { ISD::CTPOP, MVT::v32i8, 12 },
1132 { ISD::CTTZ, MVT::v4i64, 20 },
1133 { ISD::CTTZ, MVT::v8i32, 28 },
1134 { ISD::CTTZ, MVT::v16i16, 24 },
1135 { ISD::CTTZ, MVT::v32i8, 18 },
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001136 };
1137 static const CostTblEntry SSSE3CostTbl[] = {
1138 { ISD::BITREVERSE, MVT::v2i64, 5 },
1139 { ISD::BITREVERSE, MVT::v4i32, 5 },
1140 { ISD::BITREVERSE, MVT::v8i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001141 { ISD::BITREVERSE, MVT::v16i8, 5 },
1142 { ISD::BSWAP, MVT::v2i64, 1 },
1143 { ISD::BSWAP, MVT::v4i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001144 { ISD::BSWAP, MVT::v8i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001145 { ISD::CTLZ, MVT::v2i64, 23 },
1146 { ISD::CTLZ, MVT::v4i32, 18 },
1147 { ISD::CTLZ, MVT::v8i16, 14 },
1148 { ISD::CTLZ, MVT::v16i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001149 { ISD::CTPOP, MVT::v2i64, 7 },
1150 { ISD::CTPOP, MVT::v4i32, 11 },
1151 { ISD::CTPOP, MVT::v8i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001152 { ISD::CTPOP, MVT::v16i8, 6 },
1153 { ISD::CTTZ, MVT::v2i64, 10 },
1154 { ISD::CTTZ, MVT::v4i32, 14 },
1155 { ISD::CTTZ, MVT::v8i16, 12 },
1156 { ISD::CTTZ, MVT::v16i8, 9 }
Simon Pilgrim356e8232016-06-20 23:08:21 +00001157 };
1158 static const CostTblEntry SSE2CostTbl[] = {
1159 { ISD::BSWAP, MVT::v2i64, 7 },
1160 { ISD::BSWAP, MVT::v4i32, 7 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001161 { ISD::BSWAP, MVT::v8i16, 7 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001162 /* ISD::CTLZ - currently scalarized pre-SSSE3 */
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001163 { ISD::CTPOP, MVT::v2i64, 12 },
1164 { ISD::CTPOP, MVT::v4i32, 15 },
1165 { ISD::CTPOP, MVT::v8i16, 13 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001166 { ISD::CTPOP, MVT::v16i8, 10 },
1167 { ISD::CTTZ, MVT::v2i64, 14 },
1168 { ISD::CTTZ, MVT::v4i32, 18 },
1169 { ISD::CTTZ, MVT::v8i16, 16 },
1170 { ISD::CTTZ, MVT::v16i8, 13 }
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001171 };
Simon Pilgrim14000b32016-05-24 08:17:50 +00001172
1173 unsigned ISD = ISD::DELETED_NODE;
1174 switch (IID) {
1175 default:
1176 break;
1177 case Intrinsic::bitreverse:
1178 ISD = ISD::BITREVERSE;
1179 break;
Simon Pilgrim356e8232016-06-20 23:08:21 +00001180 case Intrinsic::bswap:
1181 ISD = ISD::BSWAP;
1182 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001183 case Intrinsic::ctlz:
1184 ISD = ISD::CTLZ;
1185 break;
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001186 case Intrinsic::ctpop:
1187 ISD = ISD::CTPOP;
1188 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001189 case Intrinsic::cttz:
1190 ISD = ISD::CTTZ;
1191 break;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001192 }
1193
1194 // Legalize the type.
1195 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, RetTy);
1196 MVT MTy = LT.second;
1197
1198 // Attempt to lookup cost.
1199 if (ST->hasXOP())
1200 if (const auto *Entry = CostTableLookup(XOPCostTbl, ISD, MTy))
1201 return LT.first * Entry->Cost;
1202
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001203 if (ST->hasAVX2())
1204 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1205 return LT.first * Entry->Cost;
1206
1207 if (ST->hasAVX())
1208 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1209 return LT.first * Entry->Cost;
1210
1211 if (ST->hasSSSE3())
1212 if (const auto *Entry = CostTableLookup(SSSE3CostTbl, ISD, MTy))
1213 return LT.first * Entry->Cost;
1214
Simon Pilgrim356e8232016-06-20 23:08:21 +00001215 if (ST->hasSSE2())
1216 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1217 return LT.first * Entry->Cost;
1218
Simon Pilgrim14000b32016-05-24 08:17:50 +00001219 return BaseT::getIntrinsicInstrCost(IID, RetTy, Tys, FMF);
1220}
1221
1222int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1223 ArrayRef<Value *> Args, FastMathFlags FMF) {
1224 return BaseT::getIntrinsicInstrCost(IID, RetTy, Args, FMF);
1225}
1226
Chandler Carruth93205eb2015-08-05 18:08:10 +00001227int X86TTIImpl::getVectorInstrCost(unsigned Opcode, Type *Val, unsigned Index) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001228 assert(Val->isVectorTy() && "This must be a vector type");
1229
Sanjay Patelaedc3472016-05-25 17:27:54 +00001230 Type *ScalarType = Val->getScalarType();
1231
Chandler Carruth664e3542013-01-07 01:37:14 +00001232 if (Index != -1U) {
1233 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001234 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Val);
Chandler Carruth664e3542013-01-07 01:37:14 +00001235
1236 // This type is legalized to a scalar type.
1237 if (!LT.second.isVector())
1238 return 0;
1239
1240 // The type may be split. Normalize the index to the new type.
1241 unsigned Width = LT.second.getVectorNumElements();
1242 Index = Index % Width;
1243
1244 // Floating point scalars are already located in index #0.
Sanjay Patelaedc3472016-05-25 17:27:54 +00001245 if (ScalarType->isFloatingPointTy() && Index == 0)
Chandler Carruth664e3542013-01-07 01:37:14 +00001246 return 0;
1247 }
1248
Sanjay Patelaedc3472016-05-25 17:27:54 +00001249 // Add to the base cost if we know that the extracted element of a vector is
1250 // destined to be moved to and used in the integer register file.
1251 int RegisterFileMoveCost = 0;
1252 if (Opcode == Instruction::ExtractElement && ScalarType->isPointerTy())
1253 RegisterFileMoveCost = 1;
1254
1255 return BaseT::getVectorInstrCost(Opcode, Val, Index) + RegisterFileMoveCost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001256}
1257
Chandler Carruth93205eb2015-08-05 18:08:10 +00001258int X86TTIImpl::getScalarizationOverhead(Type *Ty, bool Insert, bool Extract) {
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001259 assert (Ty->isVectorTy() && "Can only scalarize vectors");
Chandler Carruth93205eb2015-08-05 18:08:10 +00001260 int Cost = 0;
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001261
1262 for (int i = 0, e = Ty->getVectorNumElements(); i < e; ++i) {
1263 if (Insert)
Chandler Carruth705b1852015-01-31 03:43:40 +00001264 Cost += getVectorInstrCost(Instruction::InsertElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001265 if (Extract)
Chandler Carruth705b1852015-01-31 03:43:40 +00001266 Cost += getVectorInstrCost(Instruction::ExtractElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001267 }
1268
1269 return Cost;
1270}
1271
Chandler Carruth93205eb2015-08-05 18:08:10 +00001272int X86TTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
1273 unsigned AddressSpace) {
Alp Tokerf907b892013-12-05 05:44:44 +00001274 // Handle non-power-of-two vectors such as <3 x float>
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001275 if (VectorType *VTy = dyn_cast<VectorType>(Src)) {
1276 unsigned NumElem = VTy->getVectorNumElements();
1277
1278 // Handle a few common cases:
1279 // <3 x float>
1280 if (NumElem == 3 && VTy->getScalarSizeInBits() == 32)
1281 // Cost = 64 bit store + extract + 32 bit store.
1282 return 3;
1283
1284 // <3 x double>
1285 if (NumElem == 3 && VTy->getScalarSizeInBits() == 64)
1286 // Cost = 128 bit store + unpack + 64 bit store.
1287 return 3;
1288
Alp Tokerf907b892013-12-05 05:44:44 +00001289 // Assume that all other non-power-of-two numbers are scalarized.
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001290 if (!isPowerOf2_32(NumElem)) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001291 int Cost = BaseT::getMemoryOpCost(Opcode, VTy->getScalarType(), Alignment,
1292 AddressSpace);
1293 int SplitCost = getScalarizationOverhead(Src, Opcode == Instruction::Load,
1294 Opcode == Instruction::Store);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001295 return NumElem * Cost + SplitCost;
1296 }
1297 }
1298
Chandler Carruth664e3542013-01-07 01:37:14 +00001299 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001300 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001301 assert((Opcode == Instruction::Load || Opcode == Instruction::Store) &&
1302 "Invalid Opcode");
1303
1304 // Each load/store unit costs 1.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001305 int Cost = LT.first * 1;
Chandler Carruth664e3542013-01-07 01:37:14 +00001306
Sanjay Patel9f6c4d52016-03-09 22:23:33 +00001307 // This isn't exactly right. We're using slow unaligned 32-byte accesses as a
1308 // proxy for a double-pumped AVX memory interface such as on Sandybridge.
1309 if (LT.second.getStoreSize() == 32 && ST->isUnalignedMem32Slow())
1310 Cost *= 2;
Chandler Carruth664e3542013-01-07 01:37:14 +00001311
1312 return Cost;
1313}
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001314
Chandler Carruth93205eb2015-08-05 18:08:10 +00001315int X86TTIImpl::getMaskedMemoryOpCost(unsigned Opcode, Type *SrcTy,
1316 unsigned Alignment,
1317 unsigned AddressSpace) {
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001318 VectorType *SrcVTy = dyn_cast<VectorType>(SrcTy);
1319 if (!SrcVTy)
1320 // To calculate scalar take the regular cost, without mask
1321 return getMemoryOpCost(Opcode, SrcTy, Alignment, AddressSpace);
1322
1323 unsigned NumElem = SrcVTy->getVectorNumElements();
1324 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001325 VectorType::get(Type::getInt8Ty(SrcVTy->getContext()), NumElem);
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001326 if ((Opcode == Instruction::Load && !isLegalMaskedLoad(SrcVTy)) ||
1327 (Opcode == Instruction::Store && !isLegalMaskedStore(SrcVTy)) ||
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001328 !isPowerOf2_32(NumElem)) {
1329 // Scalarization
Chandler Carruth93205eb2015-08-05 18:08:10 +00001330 int MaskSplitCost = getScalarizationOverhead(MaskTy, false, true);
1331 int ScalarCompareCost = getCmpSelInstrCost(
Mehdi Amini867e9142016-04-14 04:36:40 +00001332 Instruction::ICmp, Type::getInt8Ty(SrcVTy->getContext()), nullptr);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001333 int BranchCost = getCFInstrCost(Instruction::Br);
1334 int MaskCmpCost = NumElem * (BranchCost + ScalarCompareCost);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001335
Chandler Carruth93205eb2015-08-05 18:08:10 +00001336 int ValueSplitCost = getScalarizationOverhead(
1337 SrcVTy, Opcode == Instruction::Load, Opcode == Instruction::Store);
1338 int MemopCost =
Chandler Carruth705b1852015-01-31 03:43:40 +00001339 NumElem * BaseT::getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1340 Alignment, AddressSpace);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001341 return MemopCost + ValueSplitCost + MaskSplitCost + MaskCmpCost;
1342 }
1343
1344 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001345 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, SrcVTy);
Cong Houda4e8ae2015-10-28 18:15:46 +00001346 auto VT = TLI->getValueType(DL, SrcVTy);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001347 int Cost = 0;
Cong Houda4e8ae2015-10-28 18:15:46 +00001348 if (VT.isSimple() && LT.second != VT.getSimpleVT() &&
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001349 LT.second.getVectorNumElements() == NumElem)
1350 // Promotion requires expand/truncate for data and a shuffle for mask.
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001351 Cost += getShuffleCost(TTI::SK_Alternate, SrcVTy, 0, nullptr) +
1352 getShuffleCost(TTI::SK_Alternate, MaskTy, 0, nullptr);
Chandler Carruth705b1852015-01-31 03:43:40 +00001353
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001354 else if (LT.second.getVectorNumElements() > NumElem) {
1355 VectorType *NewMaskTy = VectorType::get(MaskTy->getVectorElementType(),
1356 LT.second.getVectorNumElements());
1357 // Expanding requires fill mask with zeroes
Chandler Carruth705b1852015-01-31 03:43:40 +00001358 Cost += getShuffleCost(TTI::SK_InsertSubvector, NewMaskTy, 0, MaskTy);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001359 }
1360 if (!ST->hasAVX512())
1361 return Cost + LT.first*4; // Each maskmov costs 4
1362
1363 // AVX-512 masked load/store is cheapper
1364 return Cost+LT.first;
1365}
1366
Chandler Carruth93205eb2015-08-05 18:08:10 +00001367int X86TTIImpl::getAddressComputationCost(Type *Ty, bool IsComplex) {
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001368 // Address computations in vectorized code with non-consecutive addresses will
1369 // likely result in more instructions compared to scalar code where the
1370 // computation can more often be merged into the index mode. The resulting
1371 // extra micro-ops can significantly decrease throughput.
1372 unsigned NumVectorInstToHideOverhead = 10;
1373
1374 if (Ty->isVectorTy() && IsComplex)
1375 return NumVectorInstToHideOverhead;
1376
Chandler Carruth705b1852015-01-31 03:43:40 +00001377 return BaseT::getAddressComputationCost(Ty, IsComplex);
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001378}
Yi Jiang5c343de2013-09-19 17:48:48 +00001379
Chandler Carruth93205eb2015-08-05 18:08:10 +00001380int X86TTIImpl::getReductionCost(unsigned Opcode, Type *ValTy,
1381 bool IsPairwise) {
Michael Liao5bf95782014-12-04 05:20:33 +00001382
Chandler Carruth93205eb2015-08-05 18:08:10 +00001383 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Michael Liao5bf95782014-12-04 05:20:33 +00001384
Yi Jiang5c343de2013-09-19 17:48:48 +00001385 MVT MTy = LT.second;
Michael Liao5bf95782014-12-04 05:20:33 +00001386
Yi Jiang5c343de2013-09-19 17:48:48 +00001387 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1388 assert(ISD && "Invalid opcode");
Michael Liao5bf95782014-12-04 05:20:33 +00001389
1390 // We use the Intel Architecture Code Analyzer(IACA) to measure the throughput
1391 // and make it as the cost.
1392
Craig Topper4b275762015-10-28 04:02:12 +00001393 static const CostTblEntry SSE42CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001394 { ISD::FADD, MVT::v2f64, 2 },
1395 { ISD::FADD, MVT::v4f32, 4 },
1396 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1397 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1398 { ISD::ADD, MVT::v8i16, 5 },
1399 };
Michael Liao5bf95782014-12-04 05:20:33 +00001400
Craig Topper4b275762015-10-28 04:02:12 +00001401 static const CostTblEntry AVX1CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001402 { ISD::FADD, MVT::v4f32, 4 },
1403 { ISD::FADD, MVT::v4f64, 5 },
1404 { ISD::FADD, MVT::v8f32, 7 },
1405 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1406 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1407 { ISD::ADD, MVT::v4i64, 5 }, // The data reported by the IACA tool is "4.8".
1408 { ISD::ADD, MVT::v8i16, 5 },
1409 { ISD::ADD, MVT::v8i32, 5 },
1410 };
1411
Craig Topper4b275762015-10-28 04:02:12 +00001412 static const CostTblEntry SSE42CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001413 { ISD::FADD, MVT::v2f64, 2 },
1414 { ISD::FADD, MVT::v4f32, 4 },
1415 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1416 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.3".
1417 { ISD::ADD, MVT::v8i16, 4 }, // The data reported by the IACA tool is "4.3".
1418 };
Michael Liao5bf95782014-12-04 05:20:33 +00001419
Craig Topper4b275762015-10-28 04:02:12 +00001420 static const CostTblEntry AVX1CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001421 { ISD::FADD, MVT::v4f32, 3 },
1422 { ISD::FADD, MVT::v4f64, 3 },
1423 { ISD::FADD, MVT::v8f32, 4 },
1424 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1425 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "2.8".
1426 { ISD::ADD, MVT::v4i64, 3 },
1427 { ISD::ADD, MVT::v8i16, 4 },
1428 { ISD::ADD, MVT::v8i32, 5 },
1429 };
Michael Liao5bf95782014-12-04 05:20:33 +00001430
Yi Jiang5c343de2013-09-19 17:48:48 +00001431 if (IsPairwise) {
Craig Topperee0c8592015-10-27 04:14:24 +00001432 if (ST->hasAVX())
1433 if (const auto *Entry = CostTableLookup(AVX1CostTblPairWise, ISD, MTy))
1434 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001435
Craig Topperee0c8592015-10-27 04:14:24 +00001436 if (ST->hasSSE42())
1437 if (const auto *Entry = CostTableLookup(SSE42CostTblPairWise, ISD, MTy))
1438 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001439 } else {
Craig Topperee0c8592015-10-27 04:14:24 +00001440 if (ST->hasAVX())
1441 if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
1442 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001443
Craig Topperee0c8592015-10-27 04:14:24 +00001444 if (ST->hasSSE42())
1445 if (const auto *Entry = CostTableLookup(SSE42CostTblNoPairWise, ISD, MTy))
1446 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001447 }
1448
Chandler Carruth705b1852015-01-31 03:43:40 +00001449 return BaseT::getReductionCost(Opcode, ValTy, IsPairwise);
Yi Jiang5c343de2013-09-19 17:48:48 +00001450}
1451
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001452/// \brief Calculate the cost of materializing a 64-bit value. This helper
1453/// method might only calculate a fraction of a larger immediate. Therefore it
1454/// is valid to return a cost of ZERO.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001455int X86TTIImpl::getIntImmCost(int64_t Val) {
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001456 if (Val == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001457 return TTI::TCC_Free;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001458
1459 if (isInt<32>(Val))
Chandler Carruth705b1852015-01-31 03:43:40 +00001460 return TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001461
Chandler Carruth705b1852015-01-31 03:43:40 +00001462 return 2 * TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001463}
1464
Chandler Carruth93205eb2015-08-05 18:08:10 +00001465int X86TTIImpl::getIntImmCost(const APInt &Imm, Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001466 assert(Ty->isIntegerTy());
1467
1468 unsigned BitSize = Ty->getPrimitiveSizeInBits();
1469 if (BitSize == 0)
1470 return ~0U;
1471
Juergen Ributzka43176172014-05-19 21:00:53 +00001472 // Never hoist constants larger than 128bit, because this might lead to
1473 // incorrect code generation or assertions in codegen.
1474 // Fixme: Create a cost model for types larger than i128 once the codegen
1475 // issues have been fixed.
1476 if (BitSize > 128)
Chandler Carruth705b1852015-01-31 03:43:40 +00001477 return TTI::TCC_Free;
Juergen Ributzka43176172014-05-19 21:00:53 +00001478
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001479 if (Imm == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001480 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001481
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001482 // Sign-extend all constants to a multiple of 64-bit.
1483 APInt ImmVal = Imm;
1484 if (BitSize & 0x3f)
1485 ImmVal = Imm.sext((BitSize + 63) & ~0x3fU);
1486
1487 // Split the constant into 64-bit chunks and calculate the cost for each
1488 // chunk.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001489 int Cost = 0;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001490 for (unsigned ShiftVal = 0; ShiftVal < BitSize; ShiftVal += 64) {
1491 APInt Tmp = ImmVal.ashr(ShiftVal).sextOrTrunc(64);
1492 int64_t Val = Tmp.getSExtValue();
1493 Cost += getIntImmCost(Val);
1494 }
Sanjay Patel4c7d0942016-04-05 19:27:39 +00001495 // We need at least one instruction to materialize the constant.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001496 return std::max(1, Cost);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001497}
1498
Chandler Carruth93205eb2015-08-05 18:08:10 +00001499int X86TTIImpl::getIntImmCost(unsigned Opcode, unsigned Idx, const APInt &Imm,
1500 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001501 assert(Ty->isIntegerTy());
1502
1503 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001504 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1505 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001506 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001507 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001508
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001509 unsigned ImmIdx = ~0U;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001510 switch (Opcode) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001511 default:
1512 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001513 case Instruction::GetElementPtr:
Juergen Ributzka27435b32014-04-02 21:45:36 +00001514 // Always hoist the base address of a GetElementPtr. This prevents the
1515 // creation of new constants for every base constant that gets constant
1516 // folded with the offset.
Juergen Ributzka631c4912014-03-25 18:01:25 +00001517 if (Idx == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001518 return 2 * TTI::TCC_Basic;
1519 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001520 case Instruction::Store:
1521 ImmIdx = 0;
1522 break;
Craig Topper074e8452015-12-20 18:41:54 +00001523 case Instruction::ICmp:
1524 // This is an imperfect hack to prevent constant hoisting of
1525 // compares that might be trying to check if a 64-bit value fits in
1526 // 32-bits. The backend can optimize these cases using a right shift by 32.
1527 // Ideally we would check the compare predicate here. There also other
1528 // similar immediates the backend can use shifts for.
1529 if (Idx == 1 && Imm.getBitWidth() == 64) {
1530 uint64_t ImmVal = Imm.getZExtValue();
1531 if (ImmVal == 0x100000000ULL || ImmVal == 0xffffffff)
1532 return TTI::TCC_Free;
1533 }
1534 ImmIdx = 1;
1535 break;
Craig Topper79dd1bf2015-10-06 02:50:24 +00001536 case Instruction::And:
1537 // We support 64-bit ANDs with immediates with 32-bits of leading zeroes
1538 // by using a 32-bit operation with implicit zero extension. Detect such
1539 // immediates here as the normal path expects bit 31 to be sign extended.
1540 if (Idx == 1 && Imm.getBitWidth() == 64 && isUInt<32>(Imm.getZExtValue()))
1541 return TTI::TCC_Free;
Justin Bognerb03fd122016-08-17 05:10:15 +00001542 LLVM_FALLTHROUGH;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001543 case Instruction::Add:
1544 case Instruction::Sub:
1545 case Instruction::Mul:
1546 case Instruction::UDiv:
1547 case Instruction::SDiv:
1548 case Instruction::URem:
1549 case Instruction::SRem:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001550 case Instruction::Or:
1551 case Instruction::Xor:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001552 ImmIdx = 1;
1553 break;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001554 // Always return TCC_Free for the shift value of a shift instruction.
1555 case Instruction::Shl:
1556 case Instruction::LShr:
1557 case Instruction::AShr:
1558 if (Idx == 1)
Chandler Carruth705b1852015-01-31 03:43:40 +00001559 return TTI::TCC_Free;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001560 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001561 case Instruction::Trunc:
1562 case Instruction::ZExt:
1563 case Instruction::SExt:
1564 case Instruction::IntToPtr:
1565 case Instruction::PtrToInt:
1566 case Instruction::BitCast:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001567 case Instruction::PHI:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001568 case Instruction::Call:
1569 case Instruction::Select:
1570 case Instruction::Ret:
1571 case Instruction::Load:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001572 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001573 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001574
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001575 if (Idx == ImmIdx) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001576 int NumConstants = (BitSize + 63) / 64;
1577 int Cost = X86TTIImpl::getIntImmCost(Imm, Ty);
Chandler Carruth705b1852015-01-31 03:43:40 +00001578 return (Cost <= NumConstants * TTI::TCC_Basic)
Chandler Carruth93205eb2015-08-05 18:08:10 +00001579 ? static_cast<int>(TTI::TCC_Free)
Chandler Carruth705b1852015-01-31 03:43:40 +00001580 : Cost;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001581 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001582
Chandler Carruth705b1852015-01-31 03:43:40 +00001583 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001584}
1585
Chandler Carruth93205eb2015-08-05 18:08:10 +00001586int X86TTIImpl::getIntImmCost(Intrinsic::ID IID, unsigned Idx, const APInt &Imm,
1587 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001588 assert(Ty->isIntegerTy());
1589
1590 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001591 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1592 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001593 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001594 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001595
1596 switch (IID) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001597 default:
1598 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001599 case Intrinsic::sadd_with_overflow:
1600 case Intrinsic::uadd_with_overflow:
1601 case Intrinsic::ssub_with_overflow:
1602 case Intrinsic::usub_with_overflow:
1603 case Intrinsic::smul_with_overflow:
1604 case Intrinsic::umul_with_overflow:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001605 if ((Idx == 1) && Imm.getBitWidth() <= 64 && isInt<32>(Imm.getSExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +00001606 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001607 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001608 case Intrinsic::experimental_stackmap:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001609 if ((Idx < 2) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001610 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001611 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001612 case Intrinsic::experimental_patchpoint_void:
1613 case Intrinsic::experimental_patchpoint_i64:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001614 if ((Idx < 4) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001615 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001616 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001617 }
Chandler Carruth705b1852015-01-31 03:43:40 +00001618 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001619}
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001620
Elena Demikhovsky54946982015-12-28 20:10:59 +00001621// Return an average cost of Gather / Scatter instruction, maybe improved later
1622int X86TTIImpl::getGSVectorCost(unsigned Opcode, Type *SrcVTy, Value *Ptr,
1623 unsigned Alignment, unsigned AddressSpace) {
1624
1625 assert(isa<VectorType>(SrcVTy) && "Unexpected type in getGSVectorCost");
1626 unsigned VF = SrcVTy->getVectorNumElements();
1627
1628 // Try to reduce index size from 64 bit (default for GEP)
1629 // to 32. It is essential for VF 16. If the index can't be reduced to 32, the
1630 // operation will use 16 x 64 indices which do not fit in a zmm and needs
1631 // to split. Also check that the base pointer is the same for all lanes,
1632 // and that there's at most one variable index.
1633 auto getIndexSizeInBits = [](Value *Ptr, const DataLayout& DL) {
1634 unsigned IndexSize = DL.getPointerSizeInBits();
1635 GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
1636 if (IndexSize < 64 || !GEP)
1637 return IndexSize;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001638
Elena Demikhovsky54946982015-12-28 20:10:59 +00001639 unsigned NumOfVarIndices = 0;
1640 Value *Ptrs = GEP->getPointerOperand();
1641 if (Ptrs->getType()->isVectorTy() && !getSplatValue(Ptrs))
1642 return IndexSize;
1643 for (unsigned i = 1; i < GEP->getNumOperands(); ++i) {
1644 if (isa<Constant>(GEP->getOperand(i)))
1645 continue;
1646 Type *IndxTy = GEP->getOperand(i)->getType();
1647 if (IndxTy->isVectorTy())
1648 IndxTy = IndxTy->getVectorElementType();
1649 if ((IndxTy->getPrimitiveSizeInBits() == 64 &&
1650 !isa<SExtInst>(GEP->getOperand(i))) ||
1651 ++NumOfVarIndices > 1)
1652 return IndexSize; // 64
1653 }
1654 return (unsigned)32;
1655 };
1656
1657
1658 // Trying to reduce IndexSize to 32 bits for vector 16.
1659 // By default the IndexSize is equal to pointer size.
1660 unsigned IndexSize = (VF >= 16) ? getIndexSizeInBits(Ptr, DL) :
1661 DL.getPointerSizeInBits();
1662
Mehdi Amini867e9142016-04-14 04:36:40 +00001663 Type *IndexVTy = VectorType::get(IntegerType::get(SrcVTy->getContext(),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001664 IndexSize), VF);
1665 std::pair<int, MVT> IdxsLT = TLI->getTypeLegalizationCost(DL, IndexVTy);
1666 std::pair<int, MVT> SrcLT = TLI->getTypeLegalizationCost(DL, SrcVTy);
1667 int SplitFactor = std::max(IdxsLT.first, SrcLT.first);
1668 if (SplitFactor > 1) {
1669 // Handle splitting of vector of pointers
1670 Type *SplitSrcTy = VectorType::get(SrcVTy->getScalarType(), VF / SplitFactor);
1671 return SplitFactor * getGSVectorCost(Opcode, SplitSrcTy, Ptr, Alignment,
1672 AddressSpace);
1673 }
1674
1675 // The gather / scatter cost is given by Intel architects. It is a rough
1676 // number since we are looking at one instruction in a time.
1677 const int GSOverhead = 2;
1678 return GSOverhead + VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1679 Alignment, AddressSpace);
1680}
1681
1682/// Return the cost of full scalarization of gather / scatter operation.
1683///
1684/// Opcode - Load or Store instruction.
1685/// SrcVTy - The type of the data vector that should be gathered or scattered.
1686/// VariableMask - The mask is non-constant at compile time.
1687/// Alignment - Alignment for one element.
1688/// AddressSpace - pointer[s] address space.
1689///
1690int X86TTIImpl::getGSScalarCost(unsigned Opcode, Type *SrcVTy,
1691 bool VariableMask, unsigned Alignment,
1692 unsigned AddressSpace) {
1693 unsigned VF = SrcVTy->getVectorNumElements();
1694
1695 int MaskUnpackCost = 0;
1696 if (VariableMask) {
1697 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001698 VectorType::get(Type::getInt1Ty(SrcVTy->getContext()), VF);
Elena Demikhovsky54946982015-12-28 20:10:59 +00001699 MaskUnpackCost = getScalarizationOverhead(MaskTy, false, true);
1700 int ScalarCompareCost =
Mehdi Amini867e9142016-04-14 04:36:40 +00001701 getCmpSelInstrCost(Instruction::ICmp, Type::getInt1Ty(SrcVTy->getContext()),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001702 nullptr);
1703 int BranchCost = getCFInstrCost(Instruction::Br);
1704 MaskUnpackCost += VF * (BranchCost + ScalarCompareCost);
1705 }
1706
1707 // The cost of the scalar loads/stores.
1708 int MemoryOpCost = VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1709 Alignment, AddressSpace);
1710
1711 int InsertExtractCost = 0;
1712 if (Opcode == Instruction::Load)
1713 for (unsigned i = 0; i < VF; ++i)
1714 // Add the cost of inserting each scalar load into the vector
1715 InsertExtractCost +=
1716 getVectorInstrCost(Instruction::InsertElement, SrcVTy, i);
1717 else
1718 for (unsigned i = 0; i < VF; ++i)
1719 // Add the cost of extracting each element out of the data vector
1720 InsertExtractCost +=
1721 getVectorInstrCost(Instruction::ExtractElement, SrcVTy, i);
1722
1723 return MemoryOpCost + MaskUnpackCost + InsertExtractCost;
1724}
1725
1726/// Calculate the cost of Gather / Scatter operation
1727int X86TTIImpl::getGatherScatterOpCost(unsigned Opcode, Type *SrcVTy,
1728 Value *Ptr, bool VariableMask,
1729 unsigned Alignment) {
1730 assert(SrcVTy->isVectorTy() && "Unexpected data type for Gather/Scatter");
1731 unsigned VF = SrcVTy->getVectorNumElements();
1732 PointerType *PtrTy = dyn_cast<PointerType>(Ptr->getType());
1733 if (!PtrTy && Ptr->getType()->isVectorTy())
1734 PtrTy = dyn_cast<PointerType>(Ptr->getType()->getVectorElementType());
1735 assert(PtrTy && "Unexpected type for Ptr argument");
1736 unsigned AddressSpace = PtrTy->getAddressSpace();
1737
1738 bool Scalarize = false;
1739 if ((Opcode == Instruction::Load && !isLegalMaskedGather(SrcVTy)) ||
1740 (Opcode == Instruction::Store && !isLegalMaskedScatter(SrcVTy)))
1741 Scalarize = true;
1742 // Gather / Scatter for vector 2 is not profitable on KNL / SKX
1743 // Vector-4 of gather/scatter instruction does not exist on KNL.
1744 // We can extend it to 8 elements, but zeroing upper bits of
1745 // the mask vector will add more instructions. Right now we give the scalar
1746 // cost of vector-4 for KNL. TODO: Check, maybe the gather/scatter instruction is
1747 // better in the VariableMask case.
1748 if (VF == 2 || (VF == 4 && !ST->hasVLX()))
1749 Scalarize = true;
1750
1751 if (Scalarize)
1752 return getGSScalarCost(Opcode, SrcVTy, VariableMask, Alignment, AddressSpace);
1753
1754 return getGSVectorCost(Opcode, SrcVTy, Ptr, Alignment, AddressSpace);
1755}
1756
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001757bool X86TTIImpl::isLegalMaskedLoad(Type *DataTy) {
1758 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00001759 int DataWidth = isa<PointerType>(ScalarTy) ?
1760 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001761
Igor Bregerf44b79d2016-08-02 09:15:28 +00001762 return ((DataWidth == 32 || DataWidth == 64) && ST->hasAVX()) ||
1763 ((DataWidth == 8 || DataWidth == 16) && ST->hasBWI());
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001764}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00001765
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001766bool X86TTIImpl::isLegalMaskedStore(Type *DataType) {
1767 return isLegalMaskedLoad(DataType);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00001768}
1769
Elena Demikhovsky09285852015-10-25 15:37:55 +00001770bool X86TTIImpl::isLegalMaskedGather(Type *DataTy) {
1771 // This function is called now in two cases: from the Loop Vectorizer
1772 // and from the Scalarizer.
1773 // When the Loop Vectorizer asks about legality of the feature,
1774 // the vectorization factor is not calculated yet. The Loop Vectorizer
1775 // sends a scalar type and the decision is based on the width of the
1776 // scalar element.
1777 // Later on, the cost model will estimate usage this intrinsic based on
1778 // the vector type.
1779 // The Scalarizer asks again about legality. It sends a vector type.
1780 // In this case we can reject non-power-of-2 vectors.
1781 if (isa<VectorType>(DataTy) && !isPowerOf2_32(DataTy->getVectorNumElements()))
1782 return false;
1783 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00001784 int DataWidth = isa<PointerType>(ScalarTy) ?
1785 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
Elena Demikhovsky09285852015-10-25 15:37:55 +00001786
1787 // AVX-512 allows gather and scatter
Igor Bregerf44b79d2016-08-02 09:15:28 +00001788 return (DataWidth == 32 || DataWidth == 64) && ST->hasAVX512();
Elena Demikhovsky09285852015-10-25 15:37:55 +00001789}
1790
1791bool X86TTIImpl::isLegalMaskedScatter(Type *DataType) {
1792 return isLegalMaskedGather(DataType);
1793}
1794
Eric Christopherd566fb12015-07-29 22:09:48 +00001795bool X86TTIImpl::areInlineCompatible(const Function *Caller,
1796 const Function *Callee) const {
Eric Christophere1002262015-07-02 01:11:50 +00001797 const TargetMachine &TM = getTLI()->getTargetMachine();
1798
1799 // Work this as a subsetting of subtarget features.
1800 const FeatureBitset &CallerBits =
1801 TM.getSubtargetImpl(*Caller)->getFeatureBits();
1802 const FeatureBitset &CalleeBits =
1803 TM.getSubtargetImpl(*Callee)->getFeatureBits();
1804
1805 // FIXME: This is likely too limiting as it will include subtarget features
1806 // that we might not care about for inlining, but it is conservatively
1807 // correct.
1808 return (CallerBits & CalleeBits) == CalleeBits;
1809}
Michael Kupersteinb2443ed2016-10-20 21:04:31 +00001810
1811bool X86TTIImpl::enableInterleavedAccessVectorization() {
1812 // TODO: We expect this to be beneficial regardless of arch,
1813 // but there are currently some unexplained performance artifacts on Atom.
1814 // As a temporary solution, disable on Atom.
1815 return !(ST->isAtom() || ST->isSLM());
1816}