blob: 87e368594d14f803f0aa3b24696b59b217a7332d [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
16def memri : Operand<iPTR> {
17 let PrintMethod = "printMemRegImm";
18 let NumMIOperands = 2;
19 let MIOperandInfo = (ops i32imm, ptr_rc);
20}
21
Rafael Espindolae40a7e22006-07-10 01:41:35 +000022// Define ARM specific addressing mode.
Rafael Espindola185c5c22006-07-11 11:36:48 +000023//register plus/minus 12 bit offset
Rafael Espindolac3ed77e2006-08-17 17:09:40 +000024def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000025//register plus scaled register
26//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027
28//===----------------------------------------------------------------------===//
29// Instructions
30//===----------------------------------------------------------------------===//
31
32class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
33 let Namespace = "ARM";
34
35 dag OperandList = ops;
36 let AsmString = asmstr;
37 let Pattern = pattern;
38}
39
40def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000041def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
42 [SDNPHasChain, SDNPOutFlag]>;
43def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
44 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000045
Rafael Espindola75269be2006-07-16 01:02:57 +000046def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
47def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
48 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000049def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
50 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +000051def armselect : SDNode<"ARMISD::SELECT", SDTIntBinOp, [SDNPInFlag, SDNPOutFlag]>;
52
53def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
54def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +000055
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
57 "!ADJCALLSTACKUP $amt",
58 [(callseq_end imm:$amt)]>;
59
60def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
61 "!ADJCALLSTACKDOWN $amt",
62 [(callseq_start imm:$amt)]>;
63
Rafael Espindolabf3a17c2006-07-18 17:00:30 +000064let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000065 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +000066}
Rafael Espindolab15597b2006-05-18 21:45:49 +000067
Rafael Espindolabf8e7512006-08-16 14:43:33 +000068let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola8b7bd822006-08-01 18:53:10 +000069 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
70}
Rafael Espindola75269be2006-07-16 01:02:57 +000071
Rafael Espindola185c5c22006-07-11 11:36:48 +000072def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +000073 "ldr $dst, $addr",
Rafael Espindola185c5c22006-07-11 11:36:48 +000074 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000075
Rafael Espindola8c41f992006-08-08 20:35:03 +000076def str : InstARM<(ops IntRegs:$src, memri:$addr),
77 "str $src, $addr",
78 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000079
Rafael Espindolab15597b2006-05-18 21:45:49 +000080def movrr : InstARM<(ops IntRegs:$dst, IntRegs:$src),
81 "mov $dst, $src", []>;
82
83def movri : InstARM<(ops IntRegs:$dst, i32imm:$src),
84 "mov $dst, $src", [(set IntRegs:$dst, imm:$src)]>;
Rafael Espindolaa88966f2006-06-18 00:08:07 +000085
86def addri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b),
87 "add $dst, $a, $b",
88 [(set IntRegs:$dst, (add IntRegs:$a, imm:$b))]>;
Rafael Espindola976c93a2006-07-21 12:26:16 +000089
Rafael Espindolac3ed77e2006-08-17 17:09:40 +000090// "LEA" forms of add
91def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
92 "add $dst, ${addr:arith}",
93 [(set IntRegs:$dst, iaddr:$addr)]>;
94
95
Rafael Espindola976c93a2006-07-21 12:26:16 +000096def subri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b),
97 "sub $dst, $a, $b",
98 [(set IntRegs:$dst, (sub IntRegs:$a, imm:$b))]>;
Rafael Espindola9d77f9f2006-08-21 13:58:59 +000099
100def andrr : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
101 "and $dst, $a, $b",
102 [(set IntRegs:$dst, (and IntRegs:$a, IntRegs:$b))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000103
104let isTwoAddress = 1 in {
105 def moveq : InstARM<(ops IntRegs:$dst, IntRegs:$false, IntRegs:$true),
106 "moveq $dst, $true",
107 [(set IntRegs:$dst, (armselect IntRegs:$true, IntRegs:$false))]>;
108}
109
110def cmp : InstARM<(ops IntRegs:$a, IntRegs:$b),
111 "cmp $a, $b",
112 [(armcmp IntRegs:$a, IntRegs:$b)]>;