blob: e053d0d70fbe14f1a3f7deddad1b0824dbb1b79d [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===--- AArch64Subtarget.h - Define Subtarget for the AArch64 -*- C++ -*--===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file declares the AArch64 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_AARCH64_AARCH64SUBTARGET_H
15#define LLVM_LIB_TARGET_AARCH64_AARCH64SUBTARGET_H
Tim Northover3b0846e2014-05-24 12:50:23 +000016
Eric Christopher29aab7b2014-06-10 17:44:12 +000017#include "AArch64FrameLowering.h"
Eric Christopher841da852014-06-10 23:26:45 +000018#include "AArch64ISelLowering.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000019#include "AArch64InstrInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000020#include "AArch64RegisterInfo.h"
Eric Christopherfcb06ca2014-06-10 18:21:53 +000021#include "AArch64SelectionDAGInfo.h"
Tom Stellardcef0fe42016-04-14 17:45:38 +000022#include "llvm/CodeGen/GlobalISel/GISelAccessor.h"
Eric Christopher6f2a2032014-06-10 18:06:23 +000023#include "llvm/IR/DataLayout.h"
Eric Christopher29aab7b2014-06-10 17:44:12 +000024#include "llvm/Target/TargetSubtargetInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000025#include <string>
26
27#define GET_SUBTARGETINFO_HEADER
28#include "AArch64GenSubtargetInfo.inc"
29
30namespace llvm {
31class GlobalValue;
32class StringRef;
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000033class Triple;
Tim Northover3b0846e2014-05-24 12:50:23 +000034
Ahmed Bougacha5e402ee2016-07-27 14:31:46 +000035class AArch64Subtarget final : public AArch64GenSubtargetInfo {
Matthias Braun651cff42016-06-02 18:03:53 +000036public:
37 enum ARMProcFamilyEnum : uint8_t {
MinSeong Kima7385eb2016-01-05 12:51:59 +000038 Others,
39 CortexA35,
40 CortexA53,
41 CortexA57,
Silviu Barangaaee40fc2016-06-21 15:53:54 +000042 CortexA72,
43 CortexA73,
MinSeong Kima7385eb2016-01-05 12:51:59 +000044 Cyclone,
Chad Rosiercd2be7f2016-02-12 15:51:51 +000045 ExynosM1,
Pankaj Gode0aab2e32016-06-20 11:13:31 +000046 Kryo,
47 Vulcan
MinSeong Kima7385eb2016-01-05 12:51:59 +000048 };
Tim Northover3b0846e2014-05-24 12:50:23 +000049
Matthias Braun651cff42016-06-02 18:03:53 +000050protected:
Tim Northover3b0846e2014-05-24 12:50:23 +000051 /// ARMProcFamily - ARM processor family: Cortex-A53, Cortex-A57, and others.
Matthias Braun27b66922016-05-27 22:14:09 +000052 ARMProcFamilyEnum ARMProcFamily = Others;
Tim Northover3b0846e2014-05-24 12:50:23 +000053
Matthias Braun27b66922016-05-27 22:14:09 +000054 bool HasV8_1aOps = false;
55 bool HasV8_2aOps = false;
Vladimir Sukharev439328e2015-04-01 14:49:29 +000056
Matthias Braun27b66922016-05-27 22:14:09 +000057 bool HasFPARMv8 = false;
58 bool HasNEON = false;
59 bool HasCrypto = false;
60 bool HasCRC = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +000061 bool HasRAS = false;
Matthias Braun27b66922016-05-27 22:14:09 +000062 bool HasPerfMon = false;
63 bool HasFullFP16 = false;
64 bool HasSPE = false;
Tim Northover3b0846e2014-05-24 12:50:23 +000065
66 // HasZeroCycleRegMove - Has zero-cycle register mov instructions.
Matthias Braun27b66922016-05-27 22:14:09 +000067 bool HasZeroCycleRegMove = false;
Tim Northover3b0846e2014-05-24 12:50:23 +000068
69 // HasZeroCycleZeroing - Has zero-cycle zeroing instructions.
Matthias Braun27b66922016-05-27 22:14:09 +000070 bool HasZeroCycleZeroing = false;
Tim Northover3b0846e2014-05-24 12:50:23 +000071
Akira Hatanakaf53b0402015-07-29 14:17:26 +000072 // StrictAlign - Disallow unaligned memory accesses.
Matthias Braun27b66922016-05-27 22:14:09 +000073 bool StrictAlign = false;
Matthias Braun651cff42016-06-02 18:03:53 +000074 bool UseAA = false;
75 bool PredictableSelectIsExpensive = false;
76 bool BalanceFPOps = false;
77 bool CustomAsCheapAsMove = false;
78 bool UsePostRAScheduler = false;
79 bool Misaligned128StoreIsSlow = false;
80 bool AvoidQuadLdStPairs = false;
81 bool UseAlternateSExtLoadCVTF32Pattern = false;
Matthias Braun46a52382016-10-04 19:28:21 +000082 bool HasArithmeticBccFusion = false;
83 bool HasArithmeticCbzFusion = false;
Matthias Braun651cff42016-06-02 18:03:53 +000084 bool DisableLatencySchedHeuristic = false;
Evandro Menezeseff2bd92016-10-24 16:14:58 +000085 bool UseRSqrt = false;
Matthias Braun651cff42016-06-02 18:03:53 +000086 uint8_t MaxInterleaveFactor = 2;
87 uint8_t VectorInsertExtractBaseCost = 3;
88 uint16_t CacheLineSize = 0;
89 uint16_t PrefetchDistance = 0;
90 uint16_t MinPrefetchStride = 1;
91 unsigned MaxPrefetchIterationsAhead = UINT_MAX;
Evandro Menezesa3a0a602016-06-10 16:00:18 +000092 unsigned PrefFunctionAlignment = 0;
93 unsigned PrefLoopAlignment = 0;
Evandro Menezese45de8a2016-09-26 15:32:33 +000094 unsigned MaxJumpTableSize = 0;
Akira Hatanakaf53b0402015-07-29 14:17:26 +000095
Akira Hatanaka0d4c9ea2015-07-25 00:18:31 +000096 // ReserveX18 - X18 is not available as a general purpose register.
97 bool ReserveX18;
98
Eric Christopher8b770652015-01-26 19:03:15 +000099 bool IsLittle;
100
Tim Northover3b0846e2014-05-24 12:50:23 +0000101 /// TargetTriple - What processor and OS we're targeting.
102 Triple TargetTriple;
103
Eric Christopher29aab7b2014-06-10 17:44:12 +0000104 AArch64FrameLowering FrameLowering;
Eric Christopherf63bc642014-06-10 22:57:25 +0000105 AArch64InstrInfo InstrInfo;
Eric Christopherfcb06ca2014-06-10 18:21:53 +0000106 AArch64SelectionDAGInfo TSInfo;
Eric Christopher7c9d4e02014-06-11 00:46:34 +0000107 AArch64TargetLowering TLInfo;
Quentin Colombetc17f7442016-04-06 17:26:03 +0000108 /// Gather the accessor points to GlobalISel-related APIs.
109 /// This is used to avoid ifndefs spreading around while GISel is
110 /// an optional library.
Tom Stellardcef0fe42016-04-14 17:45:38 +0000111 std::unique_ptr<GISelAccessor> GISel;
Quentin Colombetba2a0162016-02-16 19:26:02 +0000112
Eric Christopher7c9d4e02014-06-11 00:46:34 +0000113private:
114 /// initializeSubtargetDependencies - Initializes using CPUString and the
115 /// passed in feature string so that we can use initializer lists for
116 /// subtarget initialization.
Matthias Brauna827ed82016-10-03 20:17:02 +0000117 AArch64Subtarget &initializeSubtargetDependencies(StringRef FS,
118 StringRef CPUString);
Eric Christopher29aab7b2014-06-10 17:44:12 +0000119
Matthias Braun651cff42016-06-02 18:03:53 +0000120 /// Initialize properties based on the selected processor family.
121 void initializeProperties();
122
Tim Northover3b0846e2014-05-24 12:50:23 +0000123public:
124 /// This constructor initializes the data members to match that
125 /// of the specified triple.
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000126 AArch64Subtarget(const Triple &TT, const std::string &CPU,
Eric Christophera0de2532015-03-18 20:37:30 +0000127 const std::string &FS, const TargetMachine &TM,
Eric Christopherf12e1ab2014-10-03 00:42:41 +0000128 bool LittleEndian);
Tim Northover3b0846e2014-05-24 12:50:23 +0000129
Quentin Colombetc17f7442016-04-06 17:26:03 +0000130 /// This object will take onwership of \p GISelAccessor.
Tom Stellardcef0fe42016-04-14 17:45:38 +0000131 void setGISelAccessor(GISelAccessor &GISel) {
132 this->GISel.reset(&GISel);
Quentin Colombetc17f7442016-04-06 17:26:03 +0000133 }
134
Eric Christopherd9134482014-08-04 21:25:23 +0000135 const AArch64SelectionDAGInfo *getSelectionDAGInfo() const override {
136 return &TSInfo;
137 }
138 const AArch64FrameLowering *getFrameLowering() const override {
Eric Christopher29aab7b2014-06-10 17:44:12 +0000139 return &FrameLowering;
140 }
Eric Christopherd9134482014-08-04 21:25:23 +0000141 const AArch64TargetLowering *getTargetLowering() const override {
Eric Christopher7c9d4e02014-06-11 00:46:34 +0000142 return &TLInfo;
Eric Christopher841da852014-06-10 23:26:45 +0000143 }
Eric Christopherd9134482014-08-04 21:25:23 +0000144 const AArch64InstrInfo *getInstrInfo() const override { return &InstrInfo; }
Eric Christophera0de2532015-03-18 20:37:30 +0000145 const AArch64RegisterInfo *getRegisterInfo() const override {
146 return &getInstrInfo()->getRegisterInfo();
147 }
Quentin Colombetba2a0162016-02-16 19:26:02 +0000148 const CallLowering *getCallLowering() const override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000149 const InstructionSelector *getInstructionSelector() const override;
Tim Northover69fa84a2016-10-14 22:18:18 +0000150 const LegalizerInfo *getLegalizerInfo() const override;
Quentin Colombetc17f7442016-04-06 17:26:03 +0000151 const RegisterBankInfo *getRegBankInfo() const override;
Eric Christopher09696d32015-03-12 02:04:46 +0000152 const Triple &getTargetTriple() const { return TargetTriple; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000153 bool enableMachineScheduler() const override { return true; }
Matthias Braun39a2afc2015-06-13 03:42:16 +0000154 bool enablePostRAScheduler() const override {
Matthias Braun651cff42016-06-02 18:03:53 +0000155 return UsePostRAScheduler;
156 }
157
158 /// Returns ARM processor family.
159 /// Avoid this function! CPU specifics should be kept local to this class
160 /// and preferably modeled with SubtargetFeatures or properties in
161 /// initializeProperties().
162 ARMProcFamilyEnum getProcFamily() const {
163 return ARMProcFamily;
Chad Rosier486e0872014-09-12 17:40:39 +0000164 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000165
Vladimir Sukharev439328e2015-04-01 14:49:29 +0000166 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard7cc0c4e2015-11-26 15:23:32 +0000167 bool hasV8_2aOps() const { return HasV8_2aOps; }
Vladimir Sukharev439328e2015-04-01 14:49:29 +0000168
Tim Northover3b0846e2014-05-24 12:50:23 +0000169 bool hasZeroCycleRegMove() const { return HasZeroCycleRegMove; }
170
171 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
172
Akira Hatanakaf53b0402015-07-29 14:17:26 +0000173 bool requiresStrictAlign() const { return StrictAlign; }
174
Akira Hatanaka0d4c9ea2015-07-25 00:18:31 +0000175 bool isX18Reserved() const { return ReserveX18; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000176 bool hasFPARMv8() const { return HasFPARMv8; }
177 bool hasNEON() const { return HasNEON; }
178 bool hasCrypto() const { return HasCrypto; }
179 bool hasCRC() const { return HasCRC; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000180 bool hasRAS() const { return HasRAS; }
Matthias Braun651cff42016-06-02 18:03:53 +0000181 bool balanceFPOps() const { return BalanceFPOps; }
182 bool predictableSelectIsExpensive() const {
183 return PredictableSelectIsExpensive;
184 }
185 bool hasCustomCheapAsMoveHandling() const { return CustomAsCheapAsMove; }
186 bool isMisaligned128StoreSlow() const { return Misaligned128StoreIsSlow; }
187 bool avoidQuadLdStPairs() const { return AvoidQuadLdStPairs; }
188 bool useAlternateSExtLoadCVTF32Pattern() const {
189 return UseAlternateSExtLoadCVTF32Pattern;
190 }
Matthias Braun46a52382016-10-04 19:28:21 +0000191 bool hasArithmeticBccFusion() const { return HasArithmeticBccFusion; }
192 bool hasArithmeticCbzFusion() const { return HasArithmeticCbzFusion; }
Evandro Menezeseff2bd92016-10-24 16:14:58 +0000193 bool useRSqrt() const { return UseRSqrt; }
Matthias Braun651cff42016-06-02 18:03:53 +0000194 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
195 unsigned getVectorInsertExtractBaseCost() const {
196 return VectorInsertExtractBaseCost;
197 }
198 unsigned getCacheLineSize() const { return CacheLineSize; }
199 unsigned getPrefetchDistance() const { return PrefetchDistance; }
200 unsigned getMinPrefetchStride() const { return MinPrefetchStride; }
201 unsigned getMaxPrefetchIterationsAhead() const {
202 return MaxPrefetchIterationsAhead;
203 }
Evandro Menezesa3a0a602016-06-10 16:00:18 +0000204 unsigned getPrefFunctionAlignment() const { return PrefFunctionAlignment; }
205 unsigned getPrefLoopAlignment() const { return PrefLoopAlignment; }
Matthias Braun651cff42016-06-02 18:03:53 +0000206
Evandro Menezese45de8a2016-09-26 15:32:33 +0000207 unsigned getMaximumJumpTableSize() const { return MaxJumpTableSize; }
208
Tim Northover339c83e2015-11-10 00:44:23 +0000209 /// CPU has TBI (top byte of addresses is ignored during HW address
210 /// translation) and OS enables it.
211 bool supportsAddressTopByteIgnored() const;
212
Ahmed Bougachab0ff6432015-09-01 16:23:45 +0000213 bool hasPerfMon() const { return HasPerfMon; }
Oliver Stannard7cc0c4e2015-11-26 15:23:32 +0000214 bool hasFullFP16() const { return HasFullFP16; }
Oliver Stannarda34e4702015-12-01 10:48:51 +0000215 bool hasSPE() const { return HasSPE; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000216
Eric Christopher8b770652015-01-26 19:03:15 +0000217 bool isLittleEndian() const { return IsLittle; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000218
219 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Chad Rosierb481bdf2014-08-06 16:56:58 +0000220 bool isTargetIOS() const { return TargetTriple.isiOS(); }
221 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
222 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000223 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Tim Northover3b0846e2014-05-24 12:50:23 +0000224
Chad Rosierb481bdf2014-08-06 16:56:58 +0000225 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover3b0846e2014-05-24 12:50:23 +0000226 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northover3b0846e2014-05-24 12:50:23 +0000227 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
228
Matthias Braun651cff42016-06-02 18:03:53 +0000229 bool useAA() const override { return UseAA; }
Chad Rosierc9f94772014-09-08 14:31:49 +0000230
Tim Northover3b0846e2014-05-24 12:50:23 +0000231 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
232 /// that still makes it profitable to inline the call.
233 unsigned getMaxInlineSizeThreshold() const { return 64; }
234
235 /// ParseSubtargetFeatures - Parses features string setting specified
236 /// subtarget options. Definition of function is auto generated by tblgen.
237 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
238
239 /// ClassifyGlobalReference - Find the target operand flags that describe
240 /// how a global value should be referenced for the current subtarget.
241 unsigned char ClassifyGlobalReference(const GlobalValue *GV,
242 const TargetMachine &TM) const;
243
244 /// This function returns the name of a function which has an interface
245 /// like the non-standard bzero function, if such a function exists on
246 /// the current subtarget and it is considered prefereable over
247 /// memset with zero passed as the second argument. Otherwise it
248 /// returns null.
249 const char *getBZeroEntry() const;
250
Duncan P. N. Exon Smith63298722016-07-01 00:23:27 +0000251 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tim Northover3b0846e2014-05-24 12:50:23 +0000252 unsigned NumRegionInstrs) const override;
253
254 bool enableEarlyIfConversion() const override;
Lang Hames8f31f442014-10-09 18:20:51 +0000255
256 std::unique_ptr<PBQPRAConstraint> getCustomPBQPConstraints() const override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000257};
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000258} // End llvm namespace
Tim Northover3b0846e2014-05-24 12:50:23 +0000259
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000260#endif