blob: 36bfb18e6782973103f83ec0643e311807774087 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600Defines.h - R600 Helper Macros ----------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11#ifndef R600DEFINES_H_
12#define R600DEFINES_H_
13
14#include "llvm/MC/MCRegisterInfo.h"
15
16// Operand Flags
17#define MO_FLAG_CLAMP (1 << 0)
18#define MO_FLAG_NEG (1 << 1)
19#define MO_FLAG_ABS (1 << 2)
20#define MO_FLAG_MASK (1 << 3)
21#define MO_FLAG_PUSH (1 << 4)
22#define MO_FLAG_NOT_LAST (1 << 5)
23#define MO_FLAG_LAST (1 << 6)
24#define NUM_MO_FLAGS 7
25
26/// \brief Helper for getting the operand index for the instruction flags
27/// operand.
28#define GET_FLAG_OPERAND_IDX(Flags) (((Flags) >> 7) & 0x3)
29
30namespace R600_InstFlag {
31 enum TIF {
32 TRANS_ONLY = (1 << 0),
33 TEX = (1 << 1),
34 REDUCTION = (1 << 2),
35 FC = (1 << 3),
36 TRIG = (1 << 4),
37 OP3 = (1 << 5),
38 VECTOR = (1 << 6),
39 //FlagOperand bits 7, 8
40 NATIVE_OPERANDS = (1 << 9),
41 OP1 = (1 << 10),
Vincent Lejeunec2991642013-04-30 00:13:39 +000042 OP2 = (1 << 11),
43 VTX_INST = (1 << 12),
44 TEX_INST = (1 << 13)
Tom Stellard75aadc22012-12-11 21:25:42 +000045 };
46}
47
48#define HAS_NATIVE_OPERANDS(Flags) ((Flags) & R600_InstFlag::NATIVE_OPERANDS)
49
50/// \brief Defines for extracting register infomation from register encoding
51#define HW_REG_MASK 0x1ff
52#define HW_CHAN_SHIFT 9
53
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000054#define GET_REG_CHAN(reg) ((reg) >> HW_CHAN_SHIFT)
55#define GET_REG_INDEX(reg) ((reg) & HW_REG_MASK)
56
Tom Stellardd93cede2013-05-06 17:50:57 +000057#define IS_VTX(desc) ((desc).TSFlags & R600_InstFlag::VTX_INST)
58#define IS_TEX(desc) ((desc).TSFlags & R600_InstFlag::TEX_INST)
59
Tom Stellard75aadc22012-12-11 21:25:42 +000060namespace R600Operands {
61 enum Ops {
62 DST,
63 UPDATE_EXEC_MASK,
64 UPDATE_PREDICATE,
65 WRITE,
66 OMOD,
67 DST_REL,
68 CLAMP,
69 SRC0,
70 SRC0_NEG,
71 SRC0_REL,
72 SRC0_ABS,
Tom Stellard365366f2013-01-23 02:09:06 +000073 SRC0_SEL,
Tom Stellard75aadc22012-12-11 21:25:42 +000074 SRC1,
75 SRC1_NEG,
76 SRC1_REL,
77 SRC1_ABS,
Tom Stellard365366f2013-01-23 02:09:06 +000078 SRC1_SEL,
Tom Stellard75aadc22012-12-11 21:25:42 +000079 SRC2,
80 SRC2_NEG,
81 SRC2_REL,
Tom Stellard365366f2013-01-23 02:09:06 +000082 SRC2_SEL,
Tom Stellard75aadc22012-12-11 21:25:42 +000083 LAST,
84 PRED_SEL,
85 IMM,
Vincent Lejeune22c42482013-04-30 00:14:08 +000086 BANK_SWIZZLE,
Tom Stellard75aadc22012-12-11 21:25:42 +000087 COUNT
88 };
Tom Stellard365366f2013-01-23 02:09:06 +000089
90 const static int ALUOpTable[3][R600Operands::COUNT] = {
91// W C S S S S S S S S S S S
92// R O D L S R R R R S R R R R S R R R L P
93// D U I M R A R C C C C R C C C C R C C C A R I
Vincent Lejeune22c42482013-04-30 00:14:08 +000094// S E U T O E M C 0 0 0 0 C 1 1 1 1 C 2 2 2 S E M B
95// T M P E D L P 0 N R A S 1 N R A S 2 N R S T D M S
96 {0,-1,-1, 1, 2, 3, 4, 5, 6, 7, 8, 9,-1,-1,-1,-1,-1,-1,-1,-1,-1,10,11,12,13},
97 {0, 1, 2, 3, 4 ,5 ,6 ,7, 8, 9,10,11,12,13,14,15,16,-1,-1,-1,-1,17,18,19,20},
98 {0,-1,-1,-1,-1, 1, 2, 3, 4, 5,-1, 6, 7, 8, 9,-1,10,11,12,13,14,15,16,17,18}
Tom Stellard365366f2013-01-23 02:09:06 +000099 };
100
Tom Stellard75aadc22012-12-11 21:25:42 +0000101}
102
Tom Stellard043de4c2013-05-06 17:50:51 +0000103//===----------------------------------------------------------------------===//
104// Config register definitions
105//===----------------------------------------------------------------------===//
106
107#define R_02880C_DB_SHADER_CONTROL 0x02880C
108#define S_02880C_KILL_ENABLE(x) (((x) & 0x1) << 6)
109
110// These fields are the same for all shader types and families.
111#define S_NUM_GPRS(x) (((x) & 0xFF) << 0)
112#define S_STACK_SIZE(x) (((x) & 0xFF) << 8)
113//===----------------------------------------------------------------------===//
114// R600, R700 Registers
115//===----------------------------------------------------------------------===//
116
117#define R_028850_SQ_PGM_RESOURCES_PS 0x028850
118#define R_028868_SQ_PGM_RESOURCES_VS 0x028868
119
120//===----------------------------------------------------------------------===//
121// Evergreen, Northern Islands Registers
122//===----------------------------------------------------------------------===//
123
124#define R_028844_SQ_PGM_RESOURCES_PS 0x028844
125#define R_028860_SQ_PGM_RESOURCES_VS 0x028860
126#define R_028878_SQ_PGM_RESOURCES_GS 0x028878
127#define R_0288D4_SQ_PGM_RESOURCES_LS 0x0288d4
128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129#endif // R600DEFINES_H_