blob: 57631dcb5115c3ebb9ce69eb374955e367c4c217 [file] [log] [blame]
Alex Bradbury89718422017-10-19 21:37:38 +00001//===-- RISCVAsmPrinter.cpp - RISCV LLVM assembly writer ------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury89718422017-10-19 21:37:38 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains a printer that converts from our internal representation
10// of machine-dependent LLVM code to the RISCV assembly language.
11//
12//===----------------------------------------------------------------------===//
13
14#include "RISCV.h"
Richard Trieu00ecf672019-05-11 02:43:58 +000015#include "MCTargetDesc/RISCVInstPrinter.h"
Sameer AbuAsalc1b0e662018-04-06 21:07:05 +000016#include "MCTargetDesc/RISCVMCExpr.h"
Alex Bradbury89718422017-10-19 21:37:38 +000017#include "RISCVTargetMachine.h"
Richard Trieu51fc56d2019-05-15 00:24:15 +000018#include "TargetInfo/RISCVTargetInfo.h"
Alex Bradbury89718422017-10-19 21:37:38 +000019#include "llvm/CodeGen/AsmPrinter.h"
20#include "llvm/CodeGen/MachineConstantPool.h"
21#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
23#include "llvm/CodeGen/MachineModuleInfo.h"
24#include "llvm/MC/MCAsmInfo.h"
25#include "llvm/MC/MCInst.h"
26#include "llvm/MC/MCStreamer.h"
27#include "llvm/MC/MCSymbol.h"
28#include "llvm/Support/TargetRegistry.h"
29#include "llvm/Support/raw_ostream.h"
30using namespace llvm;
31
32#define DEBUG_TYPE "asm-printer"
33
34namespace {
35class RISCVAsmPrinter : public AsmPrinter {
36public:
37 explicit RISCVAsmPrinter(TargetMachine &TM,
38 std::unique_ptr<MCStreamer> Streamer)
39 : AsmPrinter(TM, std::move(Streamer)) {}
40
41 StringRef getPassName() const override { return "RISCV Assembly Printer"; }
42
43 void EmitInstruction(const MachineInstr *MI) override;
44
Alex Bradbury9330e642018-01-10 20:05:09 +000045 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Nick Desaulniers5277b3f2019-04-10 16:38:43 +000046 const char *ExtraCode, raw_ostream &OS) override;
Alex Bradbury9330e642018-01-10 20:05:09 +000047 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Nick Desaulniers5277b3f2019-04-10 16:38:43 +000048 const char *ExtraCode, raw_ostream &OS) override;
Alex Bradbury9330e642018-01-10 20:05:09 +000049
Sameer AbuAsalc1b0e662018-04-06 21:07:05 +000050 void EmitToStreamer(MCStreamer &S, const MCInst &Inst);
Alex Bradbury89718422017-10-19 21:37:38 +000051 bool emitPseudoExpansionLowering(MCStreamer &OutStreamer,
52 const MachineInstr *MI);
Alex Bradburyec8aa912017-11-08 13:24:21 +000053
54 // Wrapper needed for tblgenned pseudo lowering.
55 bool lowerOperand(const MachineOperand &MO, MCOperand &MCOp) const {
56 return LowerRISCVMachineOperandToMCOperand(MO, MCOp, *this);
57 }
Alex Bradbury89718422017-10-19 21:37:38 +000058};
59}
60
Sameer AbuAsalc1b0e662018-04-06 21:07:05 +000061#define GEN_COMPRESS_INSTR
62#include "RISCVGenCompressInstEmitter.inc"
63void RISCVAsmPrinter::EmitToStreamer(MCStreamer &S, const MCInst &Inst) {
64 MCInst CInst;
65 bool Res = compressInst(CInst, Inst, *TM.getMCSubtargetInfo(),
66 OutStreamer->getContext());
67 AsmPrinter::EmitToStreamer(*OutStreamer, Res ? CInst : Inst);
68}
69
Alex Bradbury89718422017-10-19 21:37:38 +000070// Simple pseudo-instructions have their lowering (with expansion to real
71// instructions) auto-generated.
72#include "RISCVGenMCPseudoLowering.inc"
73
74void RISCVAsmPrinter::EmitInstruction(const MachineInstr *MI) {
75 // Do any auto-generated pseudo lowerings.
76 if (emitPseudoExpansionLowering(*OutStreamer, MI))
77 return;
78
79 MCInst TmpInst;
Alex Bradburyec8aa912017-11-08 13:24:21 +000080 LowerRISCVMachineInstrToMCInst(MI, TmpInst, *this);
Alex Bradbury89718422017-10-19 21:37:38 +000081 EmitToStreamer(*OutStreamer, TmpInst);
82}
83
Alex Bradbury9330e642018-01-10 20:05:09 +000084bool RISCVAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Alex Bradbury9330e642018-01-10 20:05:09 +000085 const char *ExtraCode, raw_ostream &OS) {
Alex Bradbury9330e642018-01-10 20:05:09 +000086 // First try the generic code, which knows about modifiers like 'c' and 'n'.
Nick Desaulniers5277b3f2019-04-10 16:38:43 +000087 if (!AsmPrinter::PrintAsmOperand(MI, OpNo, ExtraCode, OS))
Alex Bradbury9330e642018-01-10 20:05:09 +000088 return false;
89
Alex Bradburye1e036a2019-07-08 05:00:26 +000090 const MachineOperand &MO = MI->getOperand(OpNo);
91 if (ExtraCode && ExtraCode[0]) {
92 if (ExtraCode[1] != 0)
93 return true; // Unknown modifier.
94
95 switch (ExtraCode[0]) {
Alex Bradbury9330e642018-01-10 20:05:09 +000096 default:
Alex Bradburye1e036a2019-07-08 05:00:26 +000097 return true; // Unknown modifier.
98 case 'z': // Print zero register if zero, regular printing otherwise.
99 if (MO.isImm() && MO.getImm() == 0) {
100 OS << RISCVInstPrinter::getRegisterName(RISCV::X0);
101 return false;
102 }
Alex Bradbury9330e642018-01-10 20:05:09 +0000103 break;
Alex Bradburye1e036a2019-07-08 05:00:26 +0000104 case 'i': // Literal 'i' if operand is not a register.
105 if (!MO.isReg())
106 OS << 'i';
107 return false;
Alex Bradbury9330e642018-01-10 20:05:09 +0000108 }
109 }
110
Alex Bradburye1e036a2019-07-08 05:00:26 +0000111 switch (MO.getType()) {
112 case MachineOperand::MO_Immediate:
113 OS << MO.getImm();
114 return false;
115 case MachineOperand::MO_Register:
116 OS << RISCVInstPrinter::getRegisterName(MO.getReg());
117 return false;
118 default:
119 break;
120 }
121
Alex Bradbury9330e642018-01-10 20:05:09 +0000122 return true;
123}
124
125bool RISCVAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Nick Desaulniers5277b3f2019-04-10 16:38:43 +0000126 unsigned OpNo,
Alex Bradbury9330e642018-01-10 20:05:09 +0000127 const char *ExtraCode,
128 raw_ostream &OS) {
Alex Bradbury9330e642018-01-10 20:05:09 +0000129 if (!ExtraCode) {
130 const MachineOperand &MO = MI->getOperand(OpNo);
131 // For now, we only support register memory operands in registers and
132 // assume there is no addend
133 if (!MO.isReg())
134 return true;
135
136 OS << "0(" << RISCVInstPrinter::getRegisterName(MO.getReg()) << ")";
137 return false;
138 }
139
Nick Desaulniers5277b3f2019-04-10 16:38:43 +0000140 return AsmPrinter::PrintAsmMemoryOperand(MI, OpNo, ExtraCode, OS);
Alex Bradbury9330e642018-01-10 20:05:09 +0000141}
142
Alex Bradbury89718422017-10-19 21:37:38 +0000143// Force static initialization.
Tom Stellard4b0b2612019-06-11 03:21:13 +0000144extern "C" void LLVMInitializeRISCVAsmPrinter() {
Alex Bradbury89718422017-10-19 21:37:38 +0000145 RegisterAsmPrinter<RISCVAsmPrinter> X(getTheRISCV32Target());
146 RegisterAsmPrinter<RISCVAsmPrinter> Y(getTheRISCV64Target());
147}