blob: 3c8a790ffb4fc427921a400bce994bd75d78d118 [file] [log] [blame]
Tom Stellardcb97e3a2013-04-15 17:51:35 +00001//===-- SIDefines.h - SI Helper Macros ----------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Tom Stellardb6550522015-01-12 19:33:18 +000011#include "llvm/MC/MCInstrDesc.h"
12
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000013#ifndef LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
14#define LLVM_LIB_TARGET_AMDGPU_SIDEFINES_H
Tom Stellardcb97e3a2013-04-15 17:51:35 +000015
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000016namespace llvm {
17
Tom Stellard16a9a202013-08-14 23:24:17 +000018namespace SIInstrFlags {
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000019// This needs to be kept in sync with the field bits in InstSI.
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000020enum : uint64_t {
21 // Low bits - basic encoding information.
22 SALU = 1 << 0,
23 VALU = 1 << 1,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000024
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000025 // SALU instruction formats.
26 SOP1 = 1 << 2,
27 SOP2 = 1 << 3,
28 SOPC = 1 << 4,
29 SOPK = 1 << 5,
30 SOPP = 1 << 6,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000031
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000032 // VALU instruction formats.
33 VOP1 = 1 << 7,
34 VOP2 = 1 << 8,
35 VOPC = 1 << 9,
36
37 // TODO: Should this be spilt into VOP3 a and b?
38 VOP3 = 1 << 10,
39
40 VINTRP = 1 << 13,
Sam Kolton3025e7f2016-04-26 13:33:56 +000041 SDWA = 1 << 14,
42 DPP = 1 << 15,
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000043
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000044 // Memory instruction formats.
Sam Kolton3025e7f2016-04-26 13:33:56 +000045 MUBUF = 1 << 16,
46 MTBUF = 1 << 17,
47 SMRD = 1 << 18,
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000048 MIMG = 1 << 19,
49 EXP = 1 << 20,
Sam Kolton3025e7f2016-04-26 13:33:56 +000050 FLAT = 1 << 21,
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000051 DS = 1 << 22,
52
53 // Pseudo instruction formats.
54 VGPRSpill = 1 << 23,
55 SGPRSpill = 1 << 24,
56
57 // High bits - other information.
58 VM_CNT = UINT64_C(1) << 32,
59 EXP_CNT = UINT64_C(1) << 33,
60 LGKM_CNT = UINT64_C(1) << 34,
61
62 WQM = UINT64_C(1) << 35,
63 DisableWQM = UINT64_C(1) << 36,
64 Gather4 = UINT64_C(1) << 37,
65 SOPK_ZEXT = UINT64_C(1) << 38,
66 SCALAR_STORE = UINT64_C(1) << 39,
67 FIXED_SIZE = UINT64_C(1) << 40,
Matt Arsenaultd5c65152017-02-22 23:27:53 +000068 VOPAsmPrefer32Bit = UINT64_C(1) << 41,
69 HasFPClamp = UINT64_C(1) << 42
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +000070};
71
72// v_cmp_class_* etc. use a 10-bit mask for what operation is checked.
73// The result is true if any of these tests are true.
74enum ClassFlags {
75 S_NAN = 1 << 0, // Signaling NaN
76 Q_NAN = 1 << 1, // Quiet NaN
77 N_INFINITY = 1 << 2, // Negative infinity
78 N_NORMAL = 1 << 3, // Negative normal
79 N_SUBNORMAL = 1 << 4, // Negative subnormal
80 N_ZERO = 1 << 5, // Negative zero
81 P_ZERO = 1 << 6, // Positive zero
82 P_SUBNORMAL = 1 << 7, // Positive subnormal
83 P_NORMAL = 1 << 8, // Positive normal
84 P_INFINITY = 1 << 9 // Positive infinity
Tom Stellard16a9a202013-08-14 23:24:17 +000085};
Alexander Kornienkof00654e2015-06-23 09:49:53 +000086}
Tom Stellard16a9a202013-08-14 23:24:17 +000087
Tom Stellardb6550522015-01-12 19:33:18 +000088namespace AMDGPU {
89 enum OperandType {
Sam Kolton1eeb11b2016-09-09 14:44:04 +000090 /// Operands with register or 32-bit immediate
Matt Arsenault4bd72362016-12-10 00:39:12 +000091 OPERAND_REG_IMM_INT32 = MCOI::OPERAND_FIRST_TARGET,
92 OPERAND_REG_IMM_INT64,
93 OPERAND_REG_IMM_INT16,
94 OPERAND_REG_IMM_FP32,
95 OPERAND_REG_IMM_FP64,
96 OPERAND_REG_IMM_FP16,
97
Sam Kolton1eeb11b2016-09-09 14:44:04 +000098 /// Operands with register or inline constant
Matt Arsenault4bd72362016-12-10 00:39:12 +000099 OPERAND_REG_INLINE_C_INT16,
100 OPERAND_REG_INLINE_C_INT32,
101 OPERAND_REG_INLINE_C_INT64,
102 OPERAND_REG_INLINE_C_FP16,
103 OPERAND_REG_INLINE_C_FP32,
104 OPERAND_REG_INLINE_C_FP64,
105
106 OPERAND_REG_IMM_FIRST = OPERAND_REG_IMM_INT32,
107 OPERAND_REG_IMM_LAST = OPERAND_REG_IMM_FP16,
108
109 OPERAND_REG_INLINE_C_FIRST = OPERAND_REG_INLINE_C_INT16,
110 OPERAND_REG_INLINE_C_LAST = OPERAND_REG_INLINE_C_FP64,
111
112 OPERAND_SRC_FIRST = OPERAND_REG_IMM_INT32,
113 OPERAND_SRC_LAST = OPERAND_REG_INLINE_C_LAST,
Matt Arsenaultffc82752016-07-05 17:09:01 +0000114
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000115 // Operand for source modifiers for VOP instructions
116 OPERAND_INPUT_MODS,
117
118 /// Operand with 32-bit immediate that uses the constant bus.
Matt Arsenault4bd72362016-12-10 00:39:12 +0000119 OPERAND_KIMM32,
120 OPERAND_KIMM16
Tom Stellardb6550522015-01-12 19:33:18 +0000121 };
122}
Matt Arsenault9783e002014-09-29 15:50:26 +0000123
Sam Kolton945231a2016-06-10 09:57:59 +0000124// Input operand modifiers bit-masks
125// NEG and SEXT share same bit-mask because they can't be set simultaneously.
Matt Arsenault9783e002014-09-29 15:50:26 +0000126namespace SISrcMods {
127 enum {
Sam Kolton945231a2016-06-10 09:57:59 +0000128 NEG = 1 << 0, // Floating-point negate modifier
129 ABS = 1 << 1, // Floating-point absolute modifier
130 SEXT = 1 << 0 // Integer sign-extend modifier
Matt Arsenault9783e002014-09-29 15:50:26 +0000131 };
132}
133
Matt Arsenault97069782014-09-30 19:49:48 +0000134namespace SIOutMods {
135 enum {
136 NONE = 0,
137 MUL2 = 1,
138 MUL4 = 2,
139 DIV2 = 3
140 };
141}
142
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000143namespace VGPRIndexMode {
144 enum {
145 SRC0_ENABLE = 1 << 0,
146 SRC1_ENABLE = 1 << 1,
147 SRC2_ENABLE = 1 << 2,
148 DST_ENABLE = 1 << 3
149 };
150}
151
Sam Koltond63d8a72016-09-09 09:37:51 +0000152namespace AMDGPUAsmVariants {
153 enum {
154 DEFAULT = 0,
155 VOP3 = 1,
156 SDWA = 2,
157 DPP = 3
158 };
159}
160
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000161namespace AMDGPU {
Artem Tamazov212a2512016-05-24 12:05:16 +0000162namespace EncValues { // Encoding values of enum9/8/7 operands
163
164enum {
165 SGPR_MIN = 0,
166 SGPR_MAX = 101,
167 TTMP_MIN = 112,
168 TTMP_MAX = 123,
169 INLINE_INTEGER_C_MIN = 128,
170 INLINE_INTEGER_C_POSITIVE_MAX = 192, // 64
171 INLINE_INTEGER_C_MAX = 208,
172 INLINE_FLOATING_C_MIN = 240,
173 INLINE_FLOATING_C_MAX = 248,
174 LITERAL_CONST = 255,
175 VGPR_MIN = 256,
176 VGPR_MAX = 511
177};
178
179} // namespace EncValues
180} // namespace AMDGPU
Artem Tamazov212a2512016-05-24 12:05:16 +0000181
Artem Tamazov212a2512016-05-24 12:05:16 +0000182namespace AMDGPU {
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000183namespace SendMsg { // Encoding of SIMM16 used in s_sendmsg* insns.
184
Artem Tamazov6edc1352016-05-26 17:00:33 +0000185enum Id { // Message ID, width(4) [3:0].
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000186 ID_UNKNOWN_ = -1,
187 ID_INTERRUPT = 1,
188 ID_GS,
189 ID_GS_DONE,
190 ID_SYSMSG = 15,
191 ID_GAPS_LAST_, // Indicate that sequence has gaps.
192 ID_GAPS_FIRST_ = ID_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000193 ID_SHIFT_ = 0,
194 ID_WIDTH_ = 4,
195 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000196};
197
198enum Op { // Both GS and SYS operation IDs.
199 OP_UNKNOWN_ = -1,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000200 OP_SHIFT_ = 4,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000201 // width(2) [5:4]
202 OP_GS_NOP = 0,
203 OP_GS_CUT,
204 OP_GS_EMIT,
205 OP_GS_EMIT_CUT,
206 OP_GS_LAST_,
207 OP_GS_FIRST_ = OP_GS_NOP,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000208 OP_GS_WIDTH_ = 2,
209 OP_GS_MASK_ = (((1 << OP_GS_WIDTH_) - 1) << OP_SHIFT_),
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000210 // width(3) [6:4]
211 OP_SYS_ECC_ERR_INTERRUPT = 1,
212 OP_SYS_REG_RD,
213 OP_SYS_HOST_TRAP_ACK,
214 OP_SYS_TTRACE_PC,
215 OP_SYS_LAST_,
216 OP_SYS_FIRST_ = OP_SYS_ECC_ERR_INTERRUPT,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000217 OP_SYS_WIDTH_ = 3,
218 OP_SYS_MASK_ = (((1 << OP_SYS_WIDTH_) - 1) << OP_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000219};
220
221enum StreamId { // Stream ID, (2) [9:8].
Artem Tamazov6edc1352016-05-26 17:00:33 +0000222 STREAM_ID_DEFAULT_ = 0,
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000223 STREAM_ID_LAST_ = 4,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000224 STREAM_ID_FIRST_ = STREAM_ID_DEFAULT_,
225 STREAM_ID_SHIFT_ = 8,
226 STREAM_ID_WIDTH_= 2,
227 STREAM_ID_MASK_ = (((1 << STREAM_ID_WIDTH_) - 1) << STREAM_ID_SHIFT_)
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000228};
229
230} // namespace SendMsg
Artem Tamazov6edc1352016-05-26 17:00:33 +0000231
232namespace Hwreg { // Encoding of SIMM16 used in s_setreg/getreg* insns.
233
234enum Id { // HwRegCode, (6) [5:0]
235 ID_UNKNOWN_ = -1,
236 ID_SYMBOLIC_FIRST_ = 1, // There are corresponding symbolic names defined.
Tom Stellardaea899e2016-10-27 23:50:21 +0000237 ID_MODE = 1,
238 ID_STATUS = 2,
239 ID_TRAPSTS = 3,
240 ID_HW_ID = 4,
241 ID_GPR_ALLOC = 5,
242 ID_LDS_ALLOC = 6,
243 ID_IB_STS = 7,
Artem Tamazov6edc1352016-05-26 17:00:33 +0000244 ID_SYMBOLIC_LAST_ = 8,
245 ID_SHIFT_ = 0,
246 ID_WIDTH_ = 6,
247 ID_MASK_ = (((1 << ID_WIDTH_) - 1) << ID_SHIFT_)
248};
249
250enum Offset { // Offset, (5) [10:6]
251 OFFSET_DEFAULT_ = 0,
252 OFFSET_SHIFT_ = 6,
253 OFFSET_WIDTH_ = 5,
254 OFFSET_MASK_ = (((1 << OFFSET_WIDTH_) - 1) << OFFSET_SHIFT_)
255};
256
257enum WidthMinusOne { // WidthMinusOne, (5) [15:11]
258 WIDTH_M1_DEFAULT_ = 31,
259 WIDTH_M1_SHIFT_ = 11,
260 WIDTH_M1_WIDTH_ = 5,
261 WIDTH_M1_MASK_ = (((1 << WIDTH_M1_WIDTH_) - 1) << WIDTH_M1_SHIFT_)
262};
263
264} // namespace Hwreg
Sam Koltona3ec5c12016-10-07 14:46:06 +0000265
266namespace SDWA {
267
268enum SdwaSel {
269 BYTE_0 = 0,
270 BYTE_1 = 1,
271 BYTE_2 = 2,
272 BYTE_3 = 3,
273 WORD_0 = 4,
274 WORD_1 = 5,
275 DWORD = 6,
276};
277
278enum DstUnused {
279 UNUSED_PAD = 0,
280 UNUSED_SEXT = 1,
281 UNUSED_PRESERVE = 2,
282};
283
284} // namespace SDWA
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000285} // namespace AMDGPU
Artem Tamazovebe71ce2016-05-06 17:48:48 +0000286
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000287#define R_00B028_SPI_SHADER_PGM_RSRC1_PS 0x00B028
Michel Danzer49812b52013-07-10 16:37:07 +0000288#define R_00B02C_SPI_SHADER_PGM_RSRC2_PS 0x00B02C
289#define S_00B02C_EXTRA_LDS_SIZE(x) (((x) & 0xFF) << 8)
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000290#define R_00B128_SPI_SHADER_PGM_RSRC1_VS 0x00B128
291#define R_00B228_SPI_SHADER_PGM_RSRC1_GS 0x00B228
292#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
293#define S_00B028_VGPRS(x) (((x) & 0x3F) << 0)
294#define S_00B028_SGPRS(x) (((x) & 0x0F) << 6)
Tom Stellardff7416b2015-06-26 21:58:31 +0000295
Michel Danzer49812b52013-07-10 16:37:07 +0000296#define R_00B84C_COMPUTE_PGM_RSRC2 0x00B84C
Tom Stellard4df465b2014-12-02 21:28:53 +0000297#define S_00B84C_SCRATCH_EN(x) (((x) & 0x1) << 0)
Tom Stellardff7416b2015-06-26 21:58:31 +0000298#define G_00B84C_SCRATCH_EN(x) (((x) >> 0) & 0x1)
299#define C_00B84C_SCRATCH_EN 0xFFFFFFFE
Tom Stellard4df465b2014-12-02 21:28:53 +0000300#define S_00B84C_USER_SGPR(x) (((x) & 0x1F) << 1)
Tom Stellardff7416b2015-06-26 21:58:31 +0000301#define G_00B84C_USER_SGPR(x) (((x) >> 1) & 0x1F)
302#define C_00B84C_USER_SGPR 0xFFFFFFC1
Wei Ding205bfdb2017-02-10 02:15:29 +0000303#define S_00B84C_TRAP_HANDLER(x) (((x) & 0x1) << 6)
304#define G_00B84C_TRAP_HANDLER(x) (((x) >> 6) & 0x1)
305#define C_00B84C_TRAP_HANDLER 0xFFFFFFBF
Tom Stellard4df465b2014-12-02 21:28:53 +0000306#define S_00B84C_TGID_X_EN(x) (((x) & 0x1) << 7)
Tom Stellardff7416b2015-06-26 21:58:31 +0000307#define G_00B84C_TGID_X_EN(x) (((x) >> 7) & 0x1)
308#define C_00B84C_TGID_X_EN 0xFFFFFF7F
Tom Stellard4df465b2014-12-02 21:28:53 +0000309#define S_00B84C_TGID_Y_EN(x) (((x) & 0x1) << 8)
Tom Stellardff7416b2015-06-26 21:58:31 +0000310#define G_00B84C_TGID_Y_EN(x) (((x) >> 8) & 0x1)
311#define C_00B84C_TGID_Y_EN 0xFFFFFEFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000312#define S_00B84C_TGID_Z_EN(x) (((x) & 0x1) << 9)
Tom Stellardff7416b2015-06-26 21:58:31 +0000313#define G_00B84C_TGID_Z_EN(x) (((x) >> 9) & 0x1)
314#define C_00B84C_TGID_Z_EN 0xFFFFFDFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000315#define S_00B84C_TG_SIZE_EN(x) (((x) & 0x1) << 10)
Tom Stellardff7416b2015-06-26 21:58:31 +0000316#define G_00B84C_TG_SIZE_EN(x) (((x) >> 10) & 0x1)
317#define C_00B84C_TG_SIZE_EN 0xFFFFFBFF
Tom Stellard4df465b2014-12-02 21:28:53 +0000318#define S_00B84C_TIDIG_COMP_CNT(x) (((x) & 0x03) << 11)
Tom Stellardff7416b2015-06-26 21:58:31 +0000319#define G_00B84C_TIDIG_COMP_CNT(x) (((x) >> 11) & 0x03)
320#define C_00B84C_TIDIG_COMP_CNT 0xFFFFE7FF
321/* CIK */
322#define S_00B84C_EXCP_EN_MSB(x) (((x) & 0x03) << 13)
323#define G_00B84C_EXCP_EN_MSB(x) (((x) >> 13) & 0x03)
324#define C_00B84C_EXCP_EN_MSB 0xFFFF9FFF
325/* */
Michel Danzer49812b52013-07-10 16:37:07 +0000326#define S_00B84C_LDS_SIZE(x) (((x) & 0x1FF) << 15)
Tom Stellardff7416b2015-06-26 21:58:31 +0000327#define G_00B84C_LDS_SIZE(x) (((x) >> 15) & 0x1FF)
328#define C_00B84C_LDS_SIZE 0xFF007FFF
329#define S_00B84C_EXCP_EN(x) (((x) & 0x7F) << 24)
330#define G_00B84C_EXCP_EN(x) (((x) >> 24) & 0x7F)
Matt Arsenault37fefd62016-06-10 02:18:02 +0000331#define C_00B84C_EXCP_EN
Tom Stellardff7416b2015-06-26 21:58:31 +0000332
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000333#define R_0286CC_SPI_PS_INPUT_ENA 0x0286CC
Marek Olsakfccabaf2016-01-13 11:45:36 +0000334#define R_0286D0_SPI_PS_INPUT_ADDR 0x0286D0
Matt Arsenault0989d512014-06-26 17:22:30 +0000335
336#define R_00B848_COMPUTE_PGM_RSRC1 0x00B848
337#define S_00B848_VGPRS(x) (((x) & 0x3F) << 0)
338#define G_00B848_VGPRS(x) (((x) >> 0) & 0x3F)
339#define C_00B848_VGPRS 0xFFFFFFC0
340#define S_00B848_SGPRS(x) (((x) & 0x0F) << 6)
341#define G_00B848_SGPRS(x) (((x) >> 6) & 0x0F)
342#define C_00B848_SGPRS 0xFFFFFC3F
343#define S_00B848_PRIORITY(x) (((x) & 0x03) << 10)
344#define G_00B848_PRIORITY(x) (((x) >> 10) & 0x03)
345#define C_00B848_PRIORITY 0xFFFFF3FF
346#define S_00B848_FLOAT_MODE(x) (((x) & 0xFF) << 12)
347#define G_00B848_FLOAT_MODE(x) (((x) >> 12) & 0xFF)
348#define C_00B848_FLOAT_MODE 0xFFF00FFF
349#define S_00B848_PRIV(x) (((x) & 0x1) << 20)
350#define G_00B848_PRIV(x) (((x) >> 20) & 0x1)
351#define C_00B848_PRIV 0xFFEFFFFF
352#define S_00B848_DX10_CLAMP(x) (((x) & 0x1) << 21)
353#define G_00B848_DX10_CLAMP(x) (((x) >> 21) & 0x1)
354#define C_00B848_DX10_CLAMP 0xFFDFFFFF
355#define S_00B848_DEBUG_MODE(x) (((x) & 0x1) << 22)
356#define G_00B848_DEBUG_MODE(x) (((x) >> 22) & 0x1)
357#define C_00B848_DEBUG_MODE 0xFFBFFFFF
358#define S_00B848_IEEE_MODE(x) (((x) & 0x1) << 23)
359#define G_00B848_IEEE_MODE(x) (((x) >> 23) & 0x1)
360#define C_00B848_IEEE_MODE 0xFF7FFFFF
361
362
363// Helpers for setting FLOAT_MODE
364#define FP_ROUND_ROUND_TO_NEAREST 0
365#define FP_ROUND_ROUND_TO_INF 1
366#define FP_ROUND_ROUND_TO_NEGINF 2
367#define FP_ROUND_ROUND_TO_ZERO 3
368
369// Bits 3:0 control rounding mode. 1:0 control single precision, 3:2 double
370// precision.
371#define FP_ROUND_MODE_SP(x) ((x) & 0x3)
372#define FP_ROUND_MODE_DP(x) (((x) & 0x3) << 2)
373
374#define FP_DENORM_FLUSH_IN_FLUSH_OUT 0
375#define FP_DENORM_FLUSH_OUT 1
376#define FP_DENORM_FLUSH_IN 2
377#define FP_DENORM_FLUSH_NONE 3
378
379
380// Bits 7:4 control denormal handling. 5:4 control single precision, 6:7 double
381// precision.
382#define FP_DENORM_MODE_SP(x) (((x) & 0x3) << 4)
383#define FP_DENORM_MODE_DP(x) (((x) & 0x3) << 6)
384
Tom Stellardb02094e2014-07-21 15:45:01 +0000385#define R_00B860_COMPUTE_TMPRING_SIZE 0x00B860
386#define S_00B860_WAVESIZE(x) (((x) & 0x1FFF) << 12)
387
Tom Stellarde99fb652015-01-20 19:33:04 +0000388#define R_0286E8_SPI_TMPRING_SIZE 0x0286E8
389#define S_0286E8_WAVESIZE(x) (((x) & 0x1FFF) << 12)
390
Marek Olsak0532c192016-07-13 17:35:15 +0000391#define R_SPILLED_SGPRS 0x4
392#define R_SPILLED_VGPRS 0x8
Matt Arsenaulteb4a55e2016-12-09 17:49:08 +0000393} // End namespace llvm
394
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000395#endif