blob: a19020276f354b16085f3a9bba569ccf772bc8ab [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst ----------===//
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass compute turns all control flow pseudo instructions into native one
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000012/// computing their address on the fly; it also sets STACK_SIZE info.
13//
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000014//===----------------------------------------------------------------------===//
15
16#include "AMDGPU.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000017#include "AMDGPUSubtarget.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000018#include "R600Defines.h"
19#include "R600InstrInfo.h"
20#include "R600MachineFunctionInfo.h"
21#include "R600RegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000022#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000023#include "llvm/ADT/STLExtras.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000024#include "llvm/ADT/SmallVector.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000025#include "llvm/ADT/StringRef.h"
26#include "llvm/CodeGen/MachineBasicBlock.h"
27#include "llvm/CodeGen/MachineFunction.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000028#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000029#include "llvm/CodeGen/MachineInstr.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000030#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000031#include "llvm/CodeGen/MachineOperand.h"
32#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/DebugLoc.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000034#include "llvm/IR/Function.h"
35#include "llvm/Pass.h"
36#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000037#include "llvm/Support/Debug.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000038#include "llvm/Support/MathExtras.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000039#include "llvm/Support/raw_ostream.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000040#include <algorithm>
41#include <cassert>
42#include <cstdint>
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000043#include <set>
44#include <utility>
45#include <vector>
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000046
Benjamin Kramerd78bb462013-05-23 17:10:37 +000047using namespace llvm;
48
Chandler Carruth84e68b22014-04-22 02:41:26 +000049#define DEBUG_TYPE "r600cf"
50
Benjamin Kramerd78bb462013-05-23 17:10:37 +000051namespace {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000052
Tom Stellarda40f9712014-01-22 21:55:43 +000053struct CFStack {
Tom Stellarda40f9712014-01-22 21:55:43 +000054 enum StackItem {
55 ENTRY = 0,
56 SUB_ENTRY = 1,
57 FIRST_NON_WQM_PUSH = 2,
58 FIRST_NON_WQM_PUSH_W_FULL_ENTRY = 3
59 };
60
Matt Arsenault43e92fe2016-06-24 06:30:11 +000061 const R600Subtarget *ST;
Tom Stellarda40f9712014-01-22 21:55:43 +000062 std::vector<StackItem> BranchStack;
63 std::vector<StackItem> LoopStack;
64 unsigned MaxStackSize;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000065 unsigned CurrentEntries = 0;
66 unsigned CurrentSubEntries = 0;
Tom Stellarda40f9712014-01-22 21:55:43 +000067
Matt Arsenault43e92fe2016-06-24 06:30:11 +000068 CFStack(const R600Subtarget *st, CallingConv::ID cc) : ST(st),
Tom Stellarda40f9712014-01-22 21:55:43 +000069 // We need to reserve a stack entry for CALL_FS in vertex shaders.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000070 MaxStackSize(cc == CallingConv::AMDGPU_VS ? 1 : 0) {}
Tom Stellarda40f9712014-01-22 21:55:43 +000071
72 unsigned getLoopDepth();
73 bool branchStackContains(CFStack::StackItem);
74 bool requiresWorkAroundForInst(unsigned Opcode);
75 unsigned getSubEntrySize(CFStack::StackItem Item);
76 void updateMaxStackSize();
77 void pushBranch(unsigned Opcode, bool isWQM = false);
78 void pushLoop();
79 void popBranch();
80 void popLoop();
81};
82
83unsigned CFStack::getLoopDepth() {
84 return LoopStack.size();
85}
86
87bool CFStack::branchStackContains(CFStack::StackItem Item) {
88 for (std::vector<CFStack::StackItem>::const_iterator I = BranchStack.begin(),
89 E = BranchStack.end(); I != E; ++I) {
90 if (*I == Item)
91 return true;
92 }
93 return false;
94}
95
Tom Stellard348273d2014-01-23 16:18:02 +000096bool CFStack::requiresWorkAroundForInst(unsigned Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +000097 if (Opcode == R600::CF_ALU_PUSH_BEFORE && ST->hasCaymanISA() &&
Tom Stellard348273d2014-01-23 16:18:02 +000098 getLoopDepth() > 1)
99 return true;
100
Eric Christopher7792e322015-01-30 23:24:40 +0000101 if (!ST->hasCFAluBug())
Tom Stellard348273d2014-01-23 16:18:02 +0000102 return false;
103
104 switch(Opcode) {
105 default: return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000106 case R600::CF_ALU_PUSH_BEFORE:
107 case R600::CF_ALU_ELSE_AFTER:
108 case R600::CF_ALU_BREAK:
109 case R600::CF_ALU_CONTINUE:
Tom Stellard348273d2014-01-23 16:18:02 +0000110 if (CurrentSubEntries == 0)
111 return false;
Eric Christopher7792e322015-01-30 23:24:40 +0000112 if (ST->getWavefrontSize() == 64) {
Tom Stellard348273d2014-01-23 16:18:02 +0000113 // We are being conservative here. We only require this work-around if
114 // CurrentSubEntries > 3 &&
115 // (CurrentSubEntries % 4 == 3 || CurrentSubEntries % 4 == 0)
116 //
117 // We have to be conservative, because we don't know for certain that
118 // our stack allocation algorithm for Evergreen/NI is correct. Applying this
119 // work-around when CurrentSubEntries > 3 allows us to over-allocate stack
120 // resources without any problems.
121 return CurrentSubEntries > 3;
122 } else {
Eric Christopher7792e322015-01-30 23:24:40 +0000123 assert(ST->getWavefrontSize() == 32);
Tom Stellard348273d2014-01-23 16:18:02 +0000124 // We are being conservative here. We only require the work-around if
125 // CurrentSubEntries > 7 &&
126 // (CurrentSubEntries % 8 == 7 || CurrentSubEntries % 8 == 0)
127 // See the comment on the wavefront size == 64 case for why we are
128 // being conservative.
129 return CurrentSubEntries > 7;
130 }
131 }
132}
133
Tom Stellarda40f9712014-01-22 21:55:43 +0000134unsigned CFStack::getSubEntrySize(CFStack::StackItem Item) {
135 switch(Item) {
136 default:
137 return 0;
138 case CFStack::FIRST_NON_WQM_PUSH:
Eric Christopher7792e322015-01-30 23:24:40 +0000139 assert(!ST->hasCaymanISA());
Tom Stellard5bfbae52018-07-11 20:59:01 +0000140 if (ST->getGeneration() <= AMDGPUSubtarget::R700) {
Tom Stellarda40f9712014-01-22 21:55:43 +0000141 // +1 For the push operation.
142 // +2 Extra space required.
143 return 3;
144 } else {
145 // Some documentation says that this is not necessary on Evergreen,
146 // but experimentation has show that we need to allocate 1 extra
147 // sub-entry for the first non-WQM push.
148 // +1 For the push operation.
149 // +1 Extra space required.
150 return 2;
151 }
152 case CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000153 assert(ST->getGeneration() >= AMDGPUSubtarget::EVERGREEN);
Tom Stellarda40f9712014-01-22 21:55:43 +0000154 // +1 For the push operation.
155 // +1 Extra space required.
156 return 2;
157 case CFStack::SUB_ENTRY:
158 return 1;
159 }
160}
161
162void CFStack::updateMaxStackSize() {
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000163 unsigned CurrentStackSize =
164 CurrentEntries + (alignTo(CurrentSubEntries, 4) / 4);
Tom Stellarda40f9712014-01-22 21:55:43 +0000165 MaxStackSize = std::max(CurrentStackSize, MaxStackSize);
166}
167
168void CFStack::pushBranch(unsigned Opcode, bool isWQM) {
169 CFStack::StackItem Item = CFStack::ENTRY;
170 switch(Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000171 case R600::CF_PUSH_EG:
172 case R600::CF_ALU_PUSH_BEFORE:
Tom Stellarda40f9712014-01-22 21:55:43 +0000173 if (!isWQM) {
Eric Christopher7792e322015-01-30 23:24:40 +0000174 if (!ST->hasCaymanISA() &&
175 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH))
Tom Stellarda40f9712014-01-22 21:55:43 +0000176 Item = CFStack::FIRST_NON_WQM_PUSH; // May not be required on Evergreen/NI
177 // See comment in
178 // CFStack::getSubEntrySize()
179 else if (CurrentEntries > 0 &&
Tom Stellard5bfbae52018-07-11 20:59:01 +0000180 ST->getGeneration() > AMDGPUSubtarget::EVERGREEN &&
Eric Christopher7792e322015-01-30 23:24:40 +0000181 !ST->hasCaymanISA() &&
Tom Stellarda40f9712014-01-22 21:55:43 +0000182 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY))
183 Item = CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY;
184 else
185 Item = CFStack::SUB_ENTRY;
186 } else
187 Item = CFStack::ENTRY;
188 break;
189 }
190 BranchStack.push_back(Item);
191 if (Item == CFStack::ENTRY)
192 CurrentEntries++;
193 else
194 CurrentSubEntries += getSubEntrySize(Item);
195 updateMaxStackSize();
196}
197
198void CFStack::pushLoop() {
199 LoopStack.push_back(CFStack::ENTRY);
200 CurrentEntries++;
201 updateMaxStackSize();
202}
203
204void CFStack::popBranch() {
205 CFStack::StackItem Top = BranchStack.back();
206 if (Top == CFStack::ENTRY)
207 CurrentEntries--;
208 else
209 CurrentSubEntries-= getSubEntrySize(Top);
210 BranchStack.pop_back();
211}
212
213void CFStack::popLoop() {
214 CurrentEntries--;
215 LoopStack.pop_back();
216}
217
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000218class R600ControlFlowFinalizer : public MachineFunctionPass {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000219private:
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000220 using ClauseFile = std::pair<MachineInstr *, std::vector<MachineInstr *>>;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000221
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000222 enum ControlFlowInstruction {
223 CF_TC,
Vincent Lejeunec2991642013-04-30 00:13:39 +0000224 CF_VC,
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000225 CF_CALL_FS,
226 CF_WHILE_LOOP,
227 CF_END_LOOP,
228 CF_LOOP_BREAK,
229 CF_LOOP_CONTINUE,
230 CF_JUMP,
231 CF_ELSE,
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000232 CF_POP,
233 CF_END
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000234 };
NAKAMURA Takumi3b0853b2013-04-11 04:16:22 +0000235
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000236 const R600InstrInfo *TII = nullptr;
237 const R600RegisterInfo *TRI = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000238 unsigned MaxFetchInst;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000239 const R600Subtarget *ST = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000240
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000241 bool IsTrivialInst(MachineInstr &MI) const {
242 switch (MI.getOpcode()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000243 case R600::KILL:
244 case R600::RETURN:
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000245 return true;
246 default:
247 return false;
248 }
249 }
250
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000251 const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000252 unsigned Opcode = 0;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000253 bool isEg = (ST->getGeneration() >= AMDGPUSubtarget::EVERGREEN);
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000254 switch (CFI) {
255 case CF_TC:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000256 Opcode = isEg ? R600::CF_TC_EG : R600::CF_TC_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000257 break;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000258 case CF_VC:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000259 Opcode = isEg ? R600::CF_VC_EG : R600::CF_VC_R600;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000260 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000261 case CF_CALL_FS:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000262 Opcode = isEg ? R600::CF_CALL_FS_EG : R600::CF_CALL_FS_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000263 break;
264 case CF_WHILE_LOOP:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000265 Opcode = isEg ? R600::WHILE_LOOP_EG : R600::WHILE_LOOP_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000266 break;
267 case CF_END_LOOP:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000268 Opcode = isEg ? R600::END_LOOP_EG : R600::END_LOOP_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000269 break;
270 case CF_LOOP_BREAK:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000271 Opcode = isEg ? R600::LOOP_BREAK_EG : R600::LOOP_BREAK_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000272 break;
273 case CF_LOOP_CONTINUE:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000274 Opcode = isEg ? R600::CF_CONTINUE_EG : R600::CF_CONTINUE_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000275 break;
276 case CF_JUMP:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000277 Opcode = isEg ? R600::CF_JUMP_EG : R600::CF_JUMP_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000278 break;
279 case CF_ELSE:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000280 Opcode = isEg ? R600::CF_ELSE_EG : R600::CF_ELSE_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000281 break;
282 case CF_POP:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000283 Opcode = isEg ? R600::POP_EG : R600::POP_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000284 break;
285 case CF_END:
Eric Christopher7792e322015-01-30 23:24:40 +0000286 if (ST->hasCaymanISA()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000287 Opcode = R600::CF_END_CM;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000288 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000289 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000290 Opcode = isEg ? R600::CF_END_EG : R600::CF_END_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000291 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000292 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000293 assert (Opcode && "No opcode selected");
294 return TII->get(Opcode);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000295 }
296
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000297 bool isCompatibleWithClause(const MachineInstr &MI,
298 std::set<unsigned> &DstRegs) const {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000299 unsigned DstMI, SrcMI;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000300 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
301 E = MI.operands_end();
302 I != E; ++I) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000303 const MachineOperand &MO = *I;
304 if (!MO.isReg())
305 continue;
Tom Stellard1b086cb2013-05-23 18:26:42 +0000306 if (MO.isDef()) {
307 unsigned Reg = MO.getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000308 if (R600::R600_Reg128RegClass.contains(Reg))
Tom Stellard1b086cb2013-05-23 18:26:42 +0000309 DstMI = Reg;
310 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000311 DstMI = TRI->getMatchingSuperReg(Reg,
Tom Stellardb03c98d2018-05-03 22:38:06 +0000312 AMDGPURegisterInfo::getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000313 &R600::R600_Reg128RegClass);
Tom Stellard1b086cb2013-05-23 18:26:42 +0000314 }
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000315 if (MO.isUse()) {
316 unsigned Reg = MO.getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000317 if (R600::R600_Reg128RegClass.contains(Reg))
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000318 SrcMI = Reg;
319 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000320 SrcMI = TRI->getMatchingSuperReg(Reg,
Tom Stellardb03c98d2018-05-03 22:38:06 +0000321 AMDGPURegisterInfo::getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000322 &R600::R600_Reg128RegClass);
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000323 }
324 }
Vincent Lejeune4d143322013-06-07 23:30:26 +0000325 if ((DstRegs.find(SrcMI) == DstRegs.end())) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000326 DstRegs.insert(DstMI);
327 return true;
328 } else
329 return false;
330 }
331
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000332 ClauseFile
333 MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
334 const {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000335 MachineBasicBlock::iterator ClauseHead = I;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000336 std::vector<MachineInstr *> ClauseContent;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000337 unsigned AluInstCount = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000338 bool IsTex = TII->usesTextureCache(*ClauseHead);
Vincent Lejeune4d143322013-06-07 23:30:26 +0000339 std::set<unsigned> DstRegs;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000340 for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000341 if (IsTrivialInst(*I))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000342 continue;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +0000343 if (AluInstCount >= MaxFetchInst)
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000344 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000345 if ((IsTex && !TII->usesTextureCache(*I)) ||
346 (!IsTex && !TII->usesVertexCache(*I)))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000347 break;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000348 if (!isCompatibleWithClause(*I, DstRegs))
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000349 break;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000350 AluInstCount ++;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000351 ClauseContent.push_back(&*I);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000352 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000353 MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead),
Vincent Lejeunec2991642013-04-30 00:13:39 +0000354 getHWInstrDesc(IsTex?CF_TC:CF_VC))
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000355 .addImm(0) // ADDR
356 .addImm(AluInstCount - 1); // COUNT
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000357 return ClauseFile(MIb, std::move(ClauseContent));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000358 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000359
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000360 void getLiteral(MachineInstr &MI, std::vector<MachineOperand *> &Lits) const {
Craig Topper0afd0ab2013-07-15 06:39:13 +0000361 static const unsigned LiteralRegs[] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000362 R600::ALU_LITERAL_X,
363 R600::ALU_LITERAL_Y,
364 R600::ALU_LITERAL_Z,
365 R600::ALU_LITERAL_W
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000366 };
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000367 const SmallVector<std::pair<MachineOperand *, int64_t>, 3> Srcs =
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000368 TII->getSrcs(MI);
Jan Vesely4368c1c2016-05-13 20:39:22 +0000369 for (const auto &Src:Srcs) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000370 if (Src.first->getReg() != R600::ALU_LITERAL_X)
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000371 continue;
Jan Vesely4368c1c2016-05-13 20:39:22 +0000372 int64_t Imm = Src.second;
David Majnemer562e8292016-08-12 00:18:03 +0000373 std::vector<MachineOperand *>::iterator It =
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000374 llvm::find_if(Lits, [&](MachineOperand *val) {
David Majnemer562e8292016-08-12 00:18:03 +0000375 return val->isImm() && (val->getImm() == Imm);
376 });
Jan Vesely4368c1c2016-05-13 20:39:22 +0000377
378 // Get corresponding Operand
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000379 MachineOperand &Operand = MI.getOperand(
Tom Stellardc5a154d2018-06-28 23:47:12 +0000380 TII->getOperandIdx(MI.getOpcode(), R600::OpName::literal));
Jan Vesely4368c1c2016-05-13 20:39:22 +0000381
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000382 if (It != Lits.end()) {
Jan Vesely4368c1c2016-05-13 20:39:22 +0000383 // Reuse existing literal reg
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000384 unsigned Index = It - Lits.begin();
Jan Vesely4368c1c2016-05-13 20:39:22 +0000385 Src.first->setReg(LiteralRegs[Index]);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000386 } else {
Jan Vesely4368c1c2016-05-13 20:39:22 +0000387 // Allocate new literal reg
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000388 assert(Lits.size() < 4 && "Too many literals in Instruction Group");
Jan Vesely4368c1c2016-05-13 20:39:22 +0000389 Src.first->setReg(LiteralRegs[Lits.size()]);
390 Lits.push_back(&Operand);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000391 }
392 }
393 }
394
395 MachineBasicBlock::iterator insertLiterals(
396 MachineBasicBlock::iterator InsertPos,
397 const std::vector<unsigned> &Literals) const {
398 MachineBasicBlock *MBB = InsertPos->getParent();
399 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
400 unsigned LiteralPair0 = Literals[i];
401 unsigned LiteralPair1 = (i + 1 < e)?Literals[i + 1]:0;
402 InsertPos = BuildMI(MBB, InsertPos->getDebugLoc(),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000403 TII->get(R600::LITERALS))
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000404 .addImm(LiteralPair0)
405 .addImm(LiteralPair1);
406 }
407 return InsertPos;
408 }
409
410 ClauseFile
411 MakeALUClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
412 const {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000413 MachineInstr &ClauseHead = *I;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000414 std::vector<MachineInstr *> ClauseContent;
415 I++;
416 for (MachineBasicBlock::instr_iterator E = MBB.instr_end(); I != E;) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000417 if (IsTrivialInst(*I)) {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000418 ++I;
419 continue;
420 }
421 if (!I->isBundle() && !TII->isALUInstr(I->getOpcode()))
422 break;
Jan Vesely4368c1c2016-05-13 20:39:22 +0000423 std::vector<MachineOperand *>Literals;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000424 if (I->isBundle()) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000425 MachineInstr &DeleteMI = *I;
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +0000426 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000427 while (++BI != E && BI->isBundledWithPred()) {
428 BI->unbundleFromPred();
Jan Vesely4368c1c2016-05-13 20:39:22 +0000429 for (MachineOperand &MO : BI->operands()) {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000430 if (MO.isReg() && MO.isInternalRead())
431 MO.setIsInternalRead(false);
432 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000433 getLiteral(*BI, Literals);
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000434 ClauseContent.push_back(&*BI);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000435 }
436 I = BI;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000437 DeleteMI.eraseFromParent();
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000438 } else {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000439 getLiteral(*I, Literals);
440 ClauseContent.push_back(&*I);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000441 I++;
442 }
Jan Vesely4368c1c2016-05-13 20:39:22 +0000443 for (unsigned i = 0, e = Literals.size(); i < e; i += 2) {
444 MachineInstrBuilder MILit = BuildMI(MBB, I, I->getDebugLoc(),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000445 TII->get(R600::LITERALS));
Jan Vesely4368c1c2016-05-13 20:39:22 +0000446 if (Literals[i]->isImm()) {
447 MILit.addImm(Literals[i]->getImm());
448 } else {
Jan Veselyf97de002016-05-13 20:39:29 +0000449 MILit.addGlobalAddress(Literals[i]->getGlobal(),
450 Literals[i]->getOffset());
Jan Vesely4368c1c2016-05-13 20:39:22 +0000451 }
452 if (i + 1 < e) {
453 if (Literals[i + 1]->isImm()) {
454 MILit.addImm(Literals[i + 1]->getImm());
455 } else {
Jan Veselyf97de002016-05-13 20:39:29 +0000456 MILit.addGlobalAddress(Literals[i + 1]->getGlobal(),
457 Literals[i + 1]->getOffset());
Jan Vesely4368c1c2016-05-13 20:39:22 +0000458 }
459 } else
460 MILit.addImm(0);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000461 ClauseContent.push_back(MILit);
462 }
463 }
Vincent Lejeunece499742013-07-09 15:03:33 +0000464 assert(ClauseContent.size() < 128 && "ALU clause is too big");
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000465 ClauseHead.getOperand(7).setImm(ClauseContent.size() - 1);
466 return ClauseFile(&ClauseHead, std::move(ClauseContent));
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000467 }
468
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000469 void EmitFetchClause(MachineBasicBlock::iterator InsertPos,
470 const DebugLoc &DL, ClauseFile &Clause,
471 unsigned &CfCount) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000472 CounterPropagateAddr(*Clause.first, CfCount);
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000473 MachineBasicBlock *BB = Clause.first->getParent();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000474 BuildMI(BB, DL, TII->get(R600::FETCH_CLAUSE)).addImm(CfCount);
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000475 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
476 BB->splice(InsertPos, BB, Clause.second[i]);
477 }
478 CfCount += 2 * Clause.second.size();
479 }
480
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000481 void EmitALUClause(MachineBasicBlock::iterator InsertPos, const DebugLoc &DL,
482 ClauseFile &Clause, unsigned &CfCount) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000483 Clause.first->getOperand(0).setImm(0);
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000484 CounterPropagateAddr(*Clause.first, CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000485 MachineBasicBlock *BB = Clause.first->getParent();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000486 BuildMI(BB, DL, TII->get(R600::ALU_CLAUSE)).addImm(CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000487 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
488 BB->splice(InsertPos, BB, Clause.second[i]);
489 }
490 CfCount += Clause.second.size();
491 }
492
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000493 void CounterPropagateAddr(MachineInstr &MI, unsigned Addr) const {
494 MI.getOperand(0).setImm(Addr + MI.getOperand(0).getImm());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000495 }
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000496 void CounterPropagateAddr(const std::set<MachineInstr *> &MIs,
497 unsigned Addr) const {
498 for (MachineInstr *MI : MIs) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000499 CounterPropagateAddr(*MI, Addr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000500 }
501 }
502
503public:
Tom Stellarda2f57be2017-08-02 22:19:45 +0000504 static char ID;
505
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000506 R600ControlFlowFinalizer() : MachineFunctionPass(ID) {}
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000507
Craig Topper5656db42014-04-29 07:57:24 +0000508 bool runOnMachineFunction(MachineFunction &MF) override {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000509 ST = &MF.getSubtarget<R600Subtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000510 MaxFetchInst = ST->getTexVTXClauseSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000511 TII = ST->getInstrInfo();
512 TRI = ST->getRegisterInfo();
513
Tom Stellarda40f9712014-01-22 21:55:43 +0000514 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Bill Wendling37e9adb2013-06-07 20:28:55 +0000515
Matthias Braunf1caa282017-12-15 22:22:58 +0000516 CFStack CFStack(ST, MF.getFunction().getCallingConv());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000517 for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME;
518 ++MB) {
519 MachineBasicBlock &MBB = *MB;
520 unsigned CfCount = 0;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000521 std::vector<std::pair<unsigned, std::set<MachineInstr *>>> LoopStack;
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000522 std::vector<MachineInstr * > IfThenElseStack;
Matthias Braunf1caa282017-12-15 22:22:58 +0000523 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_VS) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000524 BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000525 getHWInstrDesc(CF_CALL_FS));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000526 CfCount++;
527 }
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000528 std::vector<ClauseFile> FetchClauses, AluClauses;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000529 std::vector<MachineInstr *> LastAlu(1);
530 std::vector<MachineInstr *> ToPopAfter;
Matt Arsenault37fefd62016-06-10 02:18:02 +0000531
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000532 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
533 I != E;) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000534 if (TII->usesTextureCache(*I) || TII->usesVertexCache(*I)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000535 LLVM_DEBUG(dbgs() << CfCount << ":"; I->dump(););
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000536 FetchClauses.push_back(MakeFetchClause(MBB, I));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000537 CfCount++;
Craig Topper062a2ba2014-04-25 05:30:21 +0000538 LastAlu.back() = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000539 continue;
540 }
541
542 MachineBasicBlock::iterator MI = I;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000543 if (MI->getOpcode() != R600::ENDIF)
Craig Topper062a2ba2014-04-25 05:30:21 +0000544 LastAlu.back() = nullptr;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000545 if (MI->getOpcode() == R600::CF_ALU)
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000546 LastAlu.back() = &*MI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000547 I++;
Tom Stellard348273d2014-01-23 16:18:02 +0000548 bool RequiresWorkAround =
549 CFStack.requiresWorkAroundForInst(MI->getOpcode());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000550 switch (MI->getOpcode()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000551 case R600::CF_ALU_PUSH_BEFORE:
Tom Stellard348273d2014-01-23 16:18:02 +0000552 if (RequiresWorkAround) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000553 LLVM_DEBUG(dbgs()
554 << "Applying bug work-around for ALU_PUSH_BEFORE\n");
Tom Stellardc5a154d2018-06-28 23:47:12 +0000555 BuildMI(MBB, MI, MBB.findDebugLoc(MI), TII->get(R600::CF_PUSH_EG))
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +0000556 .addImm(CfCount + 1)
557 .addImm(1);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000558 MI->setDesc(TII->get(R600::CF_ALU));
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +0000559 CfCount++;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000560 CFStack.pushBranch(R600::CF_PUSH_EG);
Tom Stellarda40f9712014-01-22 21:55:43 +0000561 } else
Tom Stellardc5a154d2018-06-28 23:47:12 +0000562 CFStack.pushBranch(R600::CF_ALU_PUSH_BEFORE);
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000563 LLVM_FALLTHROUGH;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000564 case R600::CF_ALU:
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000565 I = MI;
566 AluClauses.push_back(MakeALUClause(MBB, I));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000567 LLVM_DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000568 CfCount++;
569 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000570 case R600::WHILELOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000571 CFStack.pushLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000572 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000573 getHWInstrDesc(CF_WHILE_LOOP))
Vincent Lejeune04d9aa42013-04-10 13:29:20 +0000574 .addImm(1);
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000575 std::pair<unsigned, std::set<MachineInstr *>> Pair(CfCount,
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000576 std::set<MachineInstr *>());
577 Pair.second.insert(MIb);
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000578 LoopStack.push_back(std::move(Pair));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000579 MI->eraseFromParent();
580 CfCount++;
581 break;
582 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000583 case R600::ENDLOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000584 CFStack.popLoop();
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000585 std::pair<unsigned, std::set<MachineInstr *>> Pair =
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000586 std::move(LoopStack.back());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000587 LoopStack.pop_back();
588 CounterPropagateAddr(Pair.second, CfCount);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000589 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000590 .addImm(Pair.first + 1);
591 MI->eraseFromParent();
592 CfCount++;
593 break;
594 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000595 case R600::IF_PREDICATE_SET: {
Craig Topper062a2ba2014-04-25 05:30:21 +0000596 LastAlu.push_back(nullptr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000597 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000598 getHWInstrDesc(CF_JUMP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000599 .addImm(0)
600 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000601 IfThenElseStack.push_back(MIb);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000602 LLVM_DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000603 MI->eraseFromParent();
604 CfCount++;
605 break;
606 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000607 case R600::ELSE: {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000608 MachineInstr * JumpInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000609 IfThenElseStack.pop_back();
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000610 CounterPropagateAddr(*JumpInst, CfCount);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000611 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000612 getHWInstrDesc(CF_ELSE))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000613 .addImm(0)
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000614 .addImm(0);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000615 LLVM_DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000616 IfThenElseStack.push_back(MIb);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000617 MI->eraseFromParent();
618 CfCount++;
619 break;
620 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000621 case R600::ENDIF: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000622 CFStack.popBranch();
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000623 if (LastAlu.back()) {
624 ToPopAfter.push_back(LastAlu.back());
625 } else {
626 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
627 getHWInstrDesc(CF_POP))
628 .addImm(CfCount + 1)
629 .addImm(1);
630 (void)MIb;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000631 LLVM_DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000632 CfCount++;
633 }
Matt Arsenault37fefd62016-06-10 02:18:02 +0000634
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000635 MachineInstr *IfOrElseInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000636 IfThenElseStack.pop_back();
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000637 CounterPropagateAddr(*IfOrElseInst, CfCount);
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000638 IfOrElseInst->getOperand(1).setImm(1);
639 LastAlu.pop_back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000640 MI->eraseFromParent();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000641 break;
642 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000643 case R600::BREAK: {
Vincent Lejeune0c5ed2b2013-07-31 19:31:14 +0000644 CfCount ++;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000645 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000646 getHWInstrDesc(CF_LOOP_BREAK))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000647 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000648 LoopStack.back().second.insert(MIb);
649 MI->eraseFromParent();
650 break;
651 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000652 case R600::CONTINUE: {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000653 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000654 getHWInstrDesc(CF_LOOP_CONTINUE))
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000655 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000656 LoopStack.back().second.insert(MIb);
657 MI->eraseFromParent();
658 CfCount++;
659 break;
660 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000661 case R600::RETURN: {
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000662 DebugLoc DL = MBB.findDebugLoc(MI);
663 BuildMI(MBB, MI, DL, getHWInstrDesc(CF_END));
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000664 CfCount++;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000665 if (CfCount % 2) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000666 BuildMI(MBB, I, DL, TII->get(R600::PAD));
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000667 CfCount++;
668 }
Justin Bognerf2a0d342016-03-25 18:33:16 +0000669 MI->eraseFromParent();
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000670 for (unsigned i = 0, e = FetchClauses.size(); i < e; i++)
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000671 EmitFetchClause(I, DL, FetchClauses[i], CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000672 for (unsigned i = 0, e = AluClauses.size(); i < e; i++)
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000673 EmitALUClause(I, DL, AluClauses[i], CfCount);
Justin Bognerf2a0d342016-03-25 18:33:16 +0000674 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000675 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000676 default:
Tom Stellard676c16d2013-08-16 01:11:51 +0000677 if (TII->isExport(MI->getOpcode())) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000678 LLVM_DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Tom Stellard676c16d2013-08-16 01:11:51 +0000679 CfCount++;
680 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000681 break;
682 }
683 }
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000684 for (unsigned i = 0, e = ToPopAfter.size(); i < e; ++i) {
685 MachineInstr *Alu = ToPopAfter[i];
686 BuildMI(MBB, Alu, MBB.findDebugLoc((MachineBasicBlock::iterator)Alu),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000687 TII->get(R600::CF_ALU_POP_AFTER))
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000688 .addImm(Alu->getOperand(0).getImm())
689 .addImm(Alu->getOperand(1).getImm())
690 .addImm(Alu->getOperand(2).getImm())
691 .addImm(Alu->getOperand(3).getImm())
692 .addImm(Alu->getOperand(4).getImm())
693 .addImm(Alu->getOperand(5).getImm())
694 .addImm(Alu->getOperand(6).getImm())
695 .addImm(Alu->getOperand(7).getImm())
696 .addImm(Alu->getOperand(8).getImm());
697 Alu->eraseFromParent();
698 }
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000699 MFI->CFStackSize = CFStack.MaxStackSize;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000700 }
701
702 return false;
703 }
704
Mehdi Amini117296c2016-10-01 02:56:57 +0000705 StringRef getPassName() const override {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000706 return "R600 Control Flow Finalizer Pass";
707 }
708};
709
Tom Stellarda2f57be2017-08-02 22:19:45 +0000710} // end anonymous namespace
711
712INITIALIZE_PASS_BEGIN(R600ControlFlowFinalizer, DEBUG_TYPE,
713 "R600 Control Flow Finalizer", false, false)
714INITIALIZE_PASS_END(R600ControlFlowFinalizer, DEBUG_TYPE,
715 "R600 Control Flow Finalizer", false, false)
716
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000717char R600ControlFlowFinalizer::ID = 0;
718
Tom Stellarda2f57be2017-08-02 22:19:45 +0000719char &llvm::R600ControlFlowFinalizerID = R600ControlFlowFinalizer::ID;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000720
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000721FunctionPass *llvm::createR600ControlFlowFinalizer() {
722 return new R600ControlFlowFinalizer();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000723}