blob: 8b2366336dbfbce2f9ed6b92adbf4e7969745313 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesend679ff72010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Craig Topper188ed9d2012-03-17 07:33:42 +000016#include "ARMISelLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARM.h"
Eric Christopher1c069172010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000022#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/ADT/StringExtras.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000028#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000029#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineBasicBlock.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling202803e2011-10-05 00:02:33 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/Function.h"
40#include "llvm/IR/GlobalValue.h"
41#include "llvm/IR/Instruction.h"
42#include "llvm/IR/Instructions.h"
43#include "llvm/IR/Intrinsics.h"
44#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000046#include "llvm/Support/CommandLine.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +000049#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000051#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesend679ff72010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000055STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000056STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000057
Bob Wilson3c9ed762010-08-13 22:43:33 +000058// This option should go away when tail calls fully work.
59static cl::opt<bool>
60EnableARMTailCalls("arm-tail-calls", cl::Hidden,
61 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
62 cl::init(false));
63
Eric Christopher347f4c32010-12-15 23:47:29 +000064cl::opt<bool>
Jim Grosbach32bb3622010-04-14 22:28:31 +000065EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng25f93642010-07-08 02:08:50 +000066 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbach32bb3622010-04-14 22:28:31 +000067 cl::init(false));
68
Evan Chengf128bdc2010-06-16 07:35:02 +000069static cl::opt<bool>
70ARMInterworking("arm-interworking", cl::Hidden,
71 cl::desc("Enable / disable ARM interworking (for debugging only)"),
72 cl::init(true));
73
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000074namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000075 class ARMCCState : public CCState {
76 public:
77 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Craig Topperb94011f2013-07-14 04:42:23 +000078 const TargetMachine &TM, SmallVectorImpl<CCValAssign> &locs,
Cameron Zwarich89019782011-06-10 20:59:24 +000079 LLVMContext &C, ParmContext PC)
80 : CCState(CC, isVarArg, MF, TM, locs, C) {
81 assert(((PC == Call) || (PC == Prologue)) &&
82 "ARMCCState users must specify whether their context is call"
83 "or prologue generation.");
84 CallOrPrologue = PC;
85 }
86 };
87}
88
Stuart Hastings45fe3c32011-04-20 16:47:52 +000089// The APCS parameter registers.
Craig Topperbef78fc2012-03-11 07:57:25 +000090static const uint16_t GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000091 ARM::R0, ARM::R1, ARM::R2, ARM::R3
92};
93
Craig Topper4fa625f2012-08-12 03:16:37 +000094void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
95 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000096 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000097 setOperationAction(ISD::LOAD, VT, Promote);
98 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000099
Craig Topper4fa625f2012-08-12 03:16:37 +0000100 setOperationAction(ISD::STORE, VT, Promote);
101 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000102 }
103
Craig Topper4fa625f2012-08-12 03:16:37 +0000104 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000106 setOperationAction(ISD::SETCC, VT, Custom);
107 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000109 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000110 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
111 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
112 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
113 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000114 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000115 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
116 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
117 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
118 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000119 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000120 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
121 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
122 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
123 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
124 setOperationAction(ISD::SELECT, VT, Expand);
125 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000126 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000127 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000128 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000129 setOperationAction(ISD::SHL, VT, Custom);
130 setOperationAction(ISD::SRA, VT, Custom);
131 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000132 }
133
134 // Promote all bit-wise operations.
135 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000136 setOperationAction(ISD::AND, VT, Promote);
137 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
138 setOperationAction(ISD::OR, VT, Promote);
139 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
140 setOperationAction(ISD::XOR, VT, Promote);
141 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000142 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000143
144 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000145 setOperationAction(ISD::SDIV, VT, Expand);
146 setOperationAction(ISD::UDIV, VT, Expand);
147 setOperationAction(ISD::FDIV, VT, Expand);
148 setOperationAction(ISD::SREM, VT, Expand);
149 setOperationAction(ISD::UREM, VT, Expand);
150 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000151}
152
Craig Topper4fa625f2012-08-12 03:16:37 +0000153void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000154 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000155 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000156}
157
Craig Topper4fa625f2012-08-12 03:16:37 +0000158void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000159 addRegisterClass(VT, &ARM::QPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000160 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000161}
162
Chris Lattner5e693ed2009-07-28 03:13:23 +0000163static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000164 if (TM.getSubtarget<ARMSubtarget>().isTargetMachO())
Bill Wendlingbbcaa402010-03-15 21:09:38 +0000165 return new TargetLoweringObjectFileMachO();
Bill Wendling46ffefc2010-03-09 02:46:12 +0000166
Chris Lattner4e7dfaf2009-08-02 00:34:36 +0000167 return new ARMElfTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +0000168}
169
Evan Cheng10043e22007-01-19 07:51:42 +0000170ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Cheng408aa562009-11-06 22:24:13 +0000171 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000172 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengdf907f42010-07-23 22:39:59 +0000173 RegInfo = TM.getRegisterInfo();
Evan Chengbf407072010-09-10 01:29:16 +0000174 Itins = TM.getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000175
Duncan Sandsf2641e12011-09-06 19:07:46 +0000176 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
177
Tim Northoverd6a729b2014-01-06 14:28:05 +0000178 if (Subtarget->isTargetMachO()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000179 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000180 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
181 Subtarget->hasARMOps()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000182 // Single-precision floating-point arithmetic.
183 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
184 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
185 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
186 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000187
Evan Chengc9f22fd12007-04-27 08:15:43 +0000188 // Double-precision floating-point arithmetic.
189 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
190 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
191 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
192 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng143576d2007-01-31 09:30:58 +0000193
Evan Chengc9f22fd12007-04-27 08:15:43 +0000194 // Single-precision comparisons.
195 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
196 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
197 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
198 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
199 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
200 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
201 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
202 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000203
Evan Chengc9f22fd12007-04-27 08:15:43 +0000204 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng143576d2007-01-31 09:30:58 +0000212
Evan Chengc9f22fd12007-04-27 08:15:43 +0000213 // Double-precision comparisons.
214 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
215 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
216 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
217 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
218 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
219 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
220 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
221 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000222
Evan Chengc9f22fd12007-04-27 08:15:43 +0000223 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
225 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
227 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
229 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Cheng10043e22007-01-19 07:51:42 +0000231
Evan Chengc9f22fd12007-04-27 08:15:43 +0000232 // Floating-point to integer conversions.
233 // i64 conversions are done via library routines even when generating VFP
234 // instructions, so use the same ones.
235 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
236 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
237 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
238 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000239
Evan Chengc9f22fd12007-04-27 08:15:43 +0000240 // Conversions between floating types.
241 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
242 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
243
244 // Integer to floating-point conversions.
245 // i64 conversions are done via library routines even when generating VFP
246 // instructions, so use the same ones.
Bob Wilsondc40d5a2009-03-20 23:16:43 +0000247 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
248 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengc9f22fd12007-04-27 08:15:43 +0000249 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
250 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
251 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
252 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
253 }
Evan Cheng10043e22007-01-19 07:51:42 +0000254 }
255
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000256 // These libcalls are not available in 32-bit.
257 setLibcallName(RTLIB::SHL_I128, 0);
258 setLibcallName(RTLIB::SRL_I128, 0);
259 setLibcallName(RTLIB::SRA_I128, 0);
260
Tim Northoverd6a729b2014-01-06 14:28:05 +0000261 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetMachO()) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000262 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000263 // RTABI chapter 4.1.2, Table 2
264 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
265 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
266 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
267 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
268 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
269 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
270 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
272
273 // Double-precision floating-point comparison helper functions
274 // RTABI chapter 4.1.2, Table 3
275 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
276 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
277 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
278 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
279 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
280 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
281 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
282 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
283 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
284 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
285 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
286 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
287 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
288 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
289 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
290 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
291 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
293 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
297 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
298 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
299
300 // Single-precision floating-point arithmetic helper functions
301 // RTABI chapter 4.1.2, Table 4
302 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
303 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
304 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
305 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
306 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
307 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
308 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
310
311 // Single-precision floating-point comparison helper functions
312 // RTABI chapter 4.1.2, Table 5
313 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
314 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
315 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
316 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
317 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
318 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
319 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
320 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
321 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
322 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
323 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
324 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
325 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
326 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
327 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
328 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
329 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
335 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
337
338 // Floating-point to integer conversions.
339 // RTABI chapter 4.1.2, Table 6
340 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
341 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
342 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
343 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
344 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
345 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
346 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
347 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
348 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
349 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
350 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
351 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
352 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
356
357 // Conversions between floating types.
358 // RTABI chapter 4.1.2, Table 7
359 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
360 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
361 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peck527da1b2010-11-23 03:31:01 +0000362 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000363
364 // Integer to floating-point conversions.
365 // RTABI chapter 4.1.2, Table 8
366 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
367 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
368 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
369 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
370 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
371 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
372 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
373 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
374 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
380 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
382
383 // Long long helper functions
384 // RTABI chapter 4.2, Table 9
385 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000386 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
387 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
388 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
389 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
393 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
394 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
395
396 // Integer division functions
397 // RTABI chapter 4.3.1
398 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
399 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
400 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000401 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000402 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
403 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
404 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000405 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000406 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
407 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
408 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000409 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000410 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
411 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peck527da1b2010-11-23 03:31:01 +0000412 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000413 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
Renato Golin4cd51872011-05-22 21:41:23 +0000414
415 // Memory operations
416 // RTABI chapter 4.3.4
417 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
418 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
419 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000420 setLibcallCallingConv(RTLIB::MEMCPY, CallingConv::ARM_AAPCS);
421 setLibcallCallingConv(RTLIB::MEMMOVE, CallingConv::ARM_AAPCS);
422 setLibcallCallingConv(RTLIB::MEMSET, CallingConv::ARM_AAPCS);
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000423 }
424
Bob Wilsonbc158992011-10-07 16:59:21 +0000425 // Use divmod compiler-rt calls for iOS 5.0 and later.
Cameron Esfahani943908b2013-08-29 20:23:14 +0000426 if (Subtarget->getTargetTriple().isiOS() &&
Bob Wilsonbc158992011-10-07 16:59:21 +0000427 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
428 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
429 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
430 }
431
David Goodwin22c2fba2009-07-08 23:10:31 +0000432 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000433 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000434 else
Craig Topperc7242e02012-04-20 07:30:17 +0000435 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000436 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
437 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000438 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000439 if (!Subtarget->isFPOnlySP())
Craig Topperc7242e02012-04-20 07:30:17 +0000440 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Bob Wilson7117a912009-03-20 22:42:55 +0000441
Owen Anderson9f944592009-08-11 20:47:22 +0000442 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000443 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000444
Eli Friedman6f84fed2011-11-08 01:43:53 +0000445 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
446 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
447 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
448 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
449 setTruncStoreAction((MVT::SimpleValueType)VT,
450 (MVT::SimpleValueType)InnerVT, Expand);
451 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
452 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
453 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
454 }
455
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000456 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000457 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000458
Bob Wilson2e076c42009-06-22 23:27:02 +0000459 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000460 addDRTypeForNEON(MVT::v2f32);
461 addDRTypeForNEON(MVT::v8i8);
462 addDRTypeForNEON(MVT::v4i16);
463 addDRTypeForNEON(MVT::v2i32);
464 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000465
Owen Anderson9f944592009-08-11 20:47:22 +0000466 addQRTypeForNEON(MVT::v4f32);
467 addQRTypeForNEON(MVT::v2f64);
468 addQRTypeForNEON(MVT::v16i8);
469 addQRTypeForNEON(MVT::v8i16);
470 addQRTypeForNEON(MVT::v4i32);
471 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000472
Bob Wilson194a2512009-09-15 23:55:57 +0000473 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
474 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000475 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
476 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000477 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
478 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
479 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000480 // FIXME: Code duplication: FDIV and FREM are expanded always, see
481 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000482 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
483 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000484 // FIXME: Create unittest.
485 // In another words, find a way when "copysign" appears in DAG with vector
486 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000487 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000488 // FIXME: Code duplication: SETCC has custom operation action, see
489 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000490 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000491 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000492 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
493 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
494 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
495 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
496 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
497 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
498 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
499 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
500 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
501 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
502 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
503 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000504 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000505 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
506 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
507 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
508 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
509 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000510 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000511
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000512 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
513 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
514 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
515 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
516 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
517 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
518 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
519 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
520 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
521 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000522 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
523 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
524 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
525 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000526 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000527
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000528 // Mark v2f32 intrinsics.
529 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
530 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
531 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
532 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
533 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
534 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
535 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
536 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
537 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
538 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
539 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
540 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
541 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
542 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
543 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
544
Bob Wilson6cc46572009-09-16 00:32:15 +0000545 // Neon does not support some operations on v1i64 and v2i64 types.
546 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000547 // Custom handling for some quad-vector types to detect VMULL.
548 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
549 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
550 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000551 // Custom handling for some vector types to avoid expensive expansions
552 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
553 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
554 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
555 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000556 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
557 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000558 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000559 // a destination type that is wider than the source, and nor does
560 // it have a FP_TO_[SU]INT instruction with a narrower destination than
561 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000562 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
563 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000564 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
565 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000566
Eli Friedmane6385e62012-11-15 22:44:27 +0000567 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000568 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000569
Evan Chengb4eae132012-12-04 22:41:50 +0000570 // NEON does not have single instruction CTPOP for vectors with element
571 // types wider than 8-bits. However, custom lowering can leverage the
572 // v8i8/v16i8 vcnt instruction.
573 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
574 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
575 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
576 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
577
Jim Grosbach5f215872013-02-27 21:31:12 +0000578 // NEON only has FMA instructions as of VFP4.
579 if (!Subtarget->hasVFP4()) {
580 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
581 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
582 }
583
Bob Wilson06fce872011-02-07 17:43:21 +0000584 setTargetDAGCombine(ISD::INTRINSIC_VOID);
585 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000586 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
587 setTargetDAGCombine(ISD::SHL);
588 setTargetDAGCombine(ISD::SRL);
589 setTargetDAGCombine(ISD::SRA);
590 setTargetDAGCombine(ISD::SIGN_EXTEND);
591 setTargetDAGCombine(ISD::ZERO_EXTEND);
592 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000593 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000594 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000595 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000596 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
597 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000598 setTargetDAGCombine(ISD::FP_TO_SINT);
599 setTargetDAGCombine(ISD::FP_TO_UINT);
600 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem097106b2011-10-15 20:03:12 +0000601
James Molloy547d4c02012-02-20 09:24:05 +0000602 // It is legal to extload from v4i8 to v4i16 or v4i32.
603 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
604 MVT::v4i16, MVT::v2i16,
605 MVT::v2i32};
606 for (unsigned i = 0; i < 6; ++i) {
607 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
608 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
609 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
610 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000611 }
612
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000613 // ARM and Thumb2 support UMLAL/SMLAL.
614 if (!Subtarget->isThumb1Only())
615 setTargetDAGCombine(ISD::ADDC);
616
617
Evan Cheng6addd652007-05-18 00:19:34 +0000618 computeRegisterProperties();
Evan Cheng10043e22007-01-19 07:51:42 +0000619
620 // ARM does not have f32 extending load.
Owen Anderson9f944592009-08-11 20:47:22 +0000621 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000622
Duncan Sands95d46ef2008-01-23 20:39:46 +0000623 // ARM does not have i1 sign extending load.
Owen Anderson9f944592009-08-11 20:47:22 +0000624 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000625
Evan Cheng10043e22007-01-19 07:51:42 +0000626 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000627 if (!Subtarget->isThumb1Only()) {
628 for (unsigned im = (unsigned)ISD::PRE_INC;
629 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000630 setIndexedLoadAction(im, MVT::i1, Legal);
631 setIndexedLoadAction(im, MVT::i8, Legal);
632 setIndexedLoadAction(im, MVT::i16, Legal);
633 setIndexedLoadAction(im, MVT::i32, Legal);
634 setIndexedStoreAction(im, MVT::i1, Legal);
635 setIndexedStoreAction(im, MVT::i8, Legal);
636 setIndexedStoreAction(im, MVT::i16, Legal);
637 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000638 }
Evan Cheng10043e22007-01-19 07:51:42 +0000639 }
640
641 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000642 setOperationAction(ISD::MUL, MVT::i64, Expand);
643 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000644 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000645 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
646 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000647 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000648 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
649 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000650 setOperationAction(ISD::MULHS, MVT::i32, Expand);
651
Jim Grosbach5d994042009-10-31 19:38:01 +0000652 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000653 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000654 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000655 setOperationAction(ISD::SRL, MVT::i64, Custom);
656 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000657
Evan Chenge8916542011-08-30 01:34:54 +0000658 if (!Subtarget->isThumb1Only()) {
659 // FIXME: We should do this for Thumb1 as well.
660 setOperationAction(ISD::ADDC, MVT::i32, Custom);
661 setOperationAction(ISD::ADDE, MVT::i32, Custom);
662 setOperationAction(ISD::SUBC, MVT::i32, Custom);
663 setOperationAction(ISD::SUBE, MVT::i32, Custom);
664 }
665
Evan Cheng10043e22007-01-19 07:51:42 +0000666 // ARM does not have ROTL.
Owen Anderson9f944592009-08-11 20:47:22 +0000667 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach8546ec92010-01-18 19:58:49 +0000668 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000669 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000670 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000671 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000672
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000673 // These just redirect to CTTZ and CTLZ on ARM.
674 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
675 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
676
Tim Northoverbc933082013-05-23 19:11:20 +0000677 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
678
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000679 // Only ARMv6 has BSWAP.
680 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000681 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000682
Bob Wilsone8a549c2012-09-29 21:43:49 +0000683 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
684 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
685 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbach92d999002010-05-05 20:44:35 +0000686 setOperationAction(ISD::SDIV, MVT::i32, Expand);
687 setOperationAction(ISD::UDIV, MVT::i32, Expand);
688 }
Renato Golin87610692013-07-16 09:32:17 +0000689
690 // FIXME: Also set divmod for SREM on EABI
Owen Anderson9f944592009-08-11 20:47:22 +0000691 setOperationAction(ISD::SREM, MVT::i32, Expand);
692 setOperationAction(ISD::UREM, MVT::i32, Expand);
Renato Golin87610692013-07-16 09:32:17 +0000693 // Register based DivRem for AEABI (RTABI 4.2)
694 if (Subtarget->isTargetAEABI()) {
695 setLibcallName(RTLIB::SDIVREM_I8, "__aeabi_idivmod");
696 setLibcallName(RTLIB::SDIVREM_I16, "__aeabi_idivmod");
697 setLibcallName(RTLIB::SDIVREM_I32, "__aeabi_idivmod");
698 setLibcallName(RTLIB::SDIVREM_I64, "__aeabi_ldivmod");
699 setLibcallName(RTLIB::UDIVREM_I8, "__aeabi_uidivmod");
700 setLibcallName(RTLIB::UDIVREM_I16, "__aeabi_uidivmod");
701 setLibcallName(RTLIB::UDIVREM_I32, "__aeabi_uidivmod");
702 setLibcallName(RTLIB::UDIVREM_I64, "__aeabi_uldivmod");
703
704 setLibcallCallingConv(RTLIB::SDIVREM_I8, CallingConv::ARM_AAPCS);
705 setLibcallCallingConv(RTLIB::SDIVREM_I16, CallingConv::ARM_AAPCS);
706 setLibcallCallingConv(RTLIB::SDIVREM_I32, CallingConv::ARM_AAPCS);
707 setLibcallCallingConv(RTLIB::SDIVREM_I64, CallingConv::ARM_AAPCS);
708 setLibcallCallingConv(RTLIB::UDIVREM_I8, CallingConv::ARM_AAPCS);
709 setLibcallCallingConv(RTLIB::UDIVREM_I16, CallingConv::ARM_AAPCS);
710 setLibcallCallingConv(RTLIB::UDIVREM_I32, CallingConv::ARM_AAPCS);
711 setLibcallCallingConv(RTLIB::UDIVREM_I64, CallingConv::ARM_AAPCS);
712
713 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
714 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
715 } else {
716 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
717 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
718 }
Bob Wilson7117a912009-03-20 22:42:55 +0000719
Owen Anderson9f944592009-08-11 20:47:22 +0000720 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
721 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
722 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
723 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000724 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000725
Evan Cheng74d92c12011-04-08 21:37:21 +0000726 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000727
Evan Cheng10043e22007-01-19 07:51:42 +0000728 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000729 setOperationAction(ISD::VASTART, MVT::Other, Custom);
730 setOperationAction(ISD::VAARG, MVT::Other, Expand);
731 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
732 setOperationAction(ISD::VAEND, MVT::Other, Expand);
733 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
734 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000735
Tim Northoverd6a729b2014-01-06 14:28:05 +0000736 if (!Subtarget->isTargetMachO()) {
737 // Non-MachO platforms may return values in these registers via the
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000738 // personality function.
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000739 setExceptionPointerRegister(ARM::R0);
740 setExceptionSelectorRegister(ARM::R1);
741 }
Anton Korobeynikovf3a62312011-01-24 22:38:45 +0000742
Evan Chengf7f97b42010-04-15 22:20:34 +0000743 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng6e809de2010-08-11 06:22:01 +0000744 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
745 // the default expansion.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000746 if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) {
747 // ATOMIC_FENCE needs custom lowering; the other 32-bit ones are legal and
748 // handled normally.
749 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +0000750 // Custom lowering for 64-bit ops
751 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
752 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
753 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
754 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
755 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
Silviu Baranga93aefa52012-11-29 14:41:25 +0000756 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
757 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
758 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
759 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
760 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
Eli Friedman1ccecbb2011-08-31 17:52:22 +0000761 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000762 // On v8, we have particularly efficient implementations of atomic fences
763 // if they can be combined with nearby atomic loads and stores.
764 if (!Subtarget->hasV8Ops()) {
765 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
766 setInsertFencesForAtomic(true);
767 }
768 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000769 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000770 // If there's anything we can use as a barrier, go through custom lowering
771 // for ATOMIC_FENCE.
772 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
773 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
774
Jim Grosbach6860bb72010-06-18 22:35:32 +0000775 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000776 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000777 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000778 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000779 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000780 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000781 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000782 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000783 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000784 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000785 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000786 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000787 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000788 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
789 // Unordered/Monotonic case.
790 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
791 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000792 }
Evan Cheng10043e22007-01-19 07:51:42 +0000793
Evan Cheng21acf9f2010-11-04 05:19:35 +0000794 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000795
Eli Friedman8cfa7712010-06-26 04:36:50 +0000796 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
797 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000798 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
799 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000800 }
Owen Anderson9f944592009-08-11 20:47:22 +0000801 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000802
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000803 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
804 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000805 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000806 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000807 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000808 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
809 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000810
811 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000812 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbach31984832010-07-07 00:07:57 +0000813 if (Subtarget->isTargetDarwin()) {
814 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
815 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall7d84ece2011-05-29 19:50:32 +0000816 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbach31984832010-07-07 00:07:57 +0000817 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000818
Owen Anderson9f944592009-08-11 20:47:22 +0000819 setOperationAction(ISD::SETCC, MVT::i32, Expand);
820 setOperationAction(ISD::SETCC, MVT::f32, Expand);
821 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000822 setOperationAction(ISD::SELECT, MVT::i32, Custom);
823 setOperationAction(ISD::SELECT, MVT::f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000825 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
826 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
827 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000828
Owen Anderson9f944592009-08-11 20:47:22 +0000829 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
830 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
831 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
832 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
833 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000834
Dan Gohman482732a2007-10-11 23:21:31 +0000835 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000836 setOperationAction(ISD::FSIN, MVT::f64, Expand);
837 setOperationAction(ISD::FSIN, MVT::f32, Expand);
838 setOperationAction(ISD::FCOS, MVT::f32, Expand);
839 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000840 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
841 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000842 setOperationAction(ISD::FREM, MVT::f64, Expand);
843 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000844 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
845 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000846 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
847 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000848 }
Owen Anderson9f944592009-08-11 20:47:22 +0000849 setOperationAction(ISD::FPOW, MVT::f64, Expand);
850 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000851
Evan Chengd0007f32012-04-10 21:40:28 +0000852 if (!Subtarget->hasVFP4()) {
853 setOperationAction(ISD::FMA, MVT::f64, Expand);
854 setOperationAction(ISD::FMA, MVT::f32, Expand);
855 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000856
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000857 // Various VFP goodness
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000858 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilsone4191e72010-03-19 22:51:32 +0000859 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
860 if (Subtarget->hasVFP2()) {
861 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
862 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
863 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
864 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
865 }
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000866 // Special handling for half-precision FP.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000867 if (!Subtarget->hasFP16()) {
868 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
869 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000870 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000871 }
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000872
873 // Combine sin / cos into one node or libcall if possible.
874 if (Subtarget->hasSinCos()) {
875 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
876 setLibcallName(RTLIB::SINCOS_F64, "sincos");
877 if (Subtarget->getTargetTriple().getOS() == Triple::IOS) {
878 // For iOS, we don't want to the normal expansion of a libcall to
879 // sincos. We want to issue a libcall to __sincos_stret.
880 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
881 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
882 }
883 }
Evan Cheng10043e22007-01-19 07:51:42 +0000884
Chris Lattnerf3f4ad92007-11-27 22:36:16 +0000885 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000886 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +0000887 setTargetDAGCombine(ISD::ADD);
888 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +0000889 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +0000890 setTargetDAGCombine(ISD::AND);
891 setTargetDAGCombine(ISD::OR);
892 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +0000893
Evan Chengf258a152012-02-23 02:58:19 +0000894 if (Subtarget->hasV6Ops())
895 setTargetDAGCombine(ISD::SRL);
896
Evan Cheng10043e22007-01-19 07:51:42 +0000897 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +0000898
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000899 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
900 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +0000901 setSchedulingPreference(Sched::RegPressure);
902 else
903 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +0000904
Evan Cheng3ae2b792011-01-06 06:52:41 +0000905 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000906 MaxStoresPerMemset = 8;
907 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
908 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
909 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
910 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
911 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
Evan Chengb71233f2010-06-26 01:52:05 +0000912
Rafael Espindolaa76eccf2010-07-11 04:01:49 +0000913 // On ARM arguments smaller than 4 bytes are extended, so all arguments
914 // are at least 4 bytes aligned.
915 setMinStackArgumentAlignment(4);
916
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000917 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000918 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000919
Eli Friedman2518f832011-05-06 20:34:06 +0000920 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +0000921}
922
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000923static void getExclusiveOperation(unsigned Size, AtomicOrdering Ord,
924 bool isThumb2, unsigned &LdrOpc,
925 unsigned &StrOpc) {
926 static const unsigned LoadBares[4][2] = {{ARM::LDREXB, ARM::t2LDREXB},
927 {ARM::LDREXH, ARM::t2LDREXH},
928 {ARM::LDREX, ARM::t2LDREX},
929 {ARM::LDREXD, ARM::t2LDREXD}};
930 static const unsigned LoadAcqs[4][2] = {{ARM::LDAEXB, ARM::t2LDAEXB},
931 {ARM::LDAEXH, ARM::t2LDAEXH},
932 {ARM::LDAEX, ARM::t2LDAEX},
933 {ARM::LDAEXD, ARM::t2LDAEXD}};
934 static const unsigned StoreBares[4][2] = {{ARM::STREXB, ARM::t2STREXB},
935 {ARM::STREXH, ARM::t2STREXH},
936 {ARM::STREX, ARM::t2STREX},
937 {ARM::STREXD, ARM::t2STREXD}};
938 static const unsigned StoreRels[4][2] = {{ARM::STLEXB, ARM::t2STLEXB},
939 {ARM::STLEXH, ARM::t2STLEXH},
940 {ARM::STLEX, ARM::t2STLEX},
941 {ARM::STLEXD, ARM::t2STLEXD}};
942
943 const unsigned (*LoadOps)[2], (*StoreOps)[2];
944 if (Ord == Acquire || Ord == AcquireRelease || Ord == SequentiallyConsistent)
945 LoadOps = LoadAcqs;
946 else
947 LoadOps = LoadBares;
948
949 if (Ord == Release || Ord == AcquireRelease || Ord == SequentiallyConsistent)
950 StoreOps = StoreRels;
951 else
952 StoreOps = StoreBares;
953
954 assert(isPowerOf2_32(Size) && Size <= 8 &&
955 "unsupported size for atomic binary op!");
956
957 LdrOpc = LoadOps[Log2_32(Size)][isThumb2];
958 StrOpc = StoreOps[Log2_32(Size)][isThumb2];
959}
960
Andrew Trick43f25632011-01-19 02:35:27 +0000961// FIXME: It might make sense to define the representative register class as the
962// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
963// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
964// SPR's representative would be DPR_VFP2. This should work well if register
965// pressure tracking were modified such that a register use would increment the
966// pressure of the register class's representative and all of it's super
967// classes' representatives transitively. We have not implemented this because
968// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000969// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +0000970// and extractions.
Evan Chenga77f3d32010-07-21 06:09:07 +0000971std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000972ARMTargetLowering::findRepresentativeClass(MVT VT) const{
Evan Chenga77f3d32010-07-21 06:09:07 +0000973 const TargetRegisterClass *RRC = 0;
974 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000975 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +0000976 default:
Evan Chenga77f3d32010-07-21 06:09:07 +0000977 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng28590382010-07-21 23:53:58 +0000978 // Use DPR as representative register class for all floating point
979 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
980 // the cost is 1 for both f32 and f64.
981 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +0000982 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +0000983 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +0000984 // When NEON is used for SP, only half of the register file is available
985 // because operations that define both SP and DP results will be constrained
986 // to the VFP2 class (D0-D15). We currently model this constraint prior to
987 // coalescing by double-counting the SP regs. See the FIXME above.
988 if (Subtarget->useNEONForSinglePrecisionFP())
989 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000990 break;
991 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
992 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +0000993 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000994 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000995 break;
996 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000997 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000998 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +0000999 break;
1000 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +00001001 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +00001002 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +00001003 break;
Evan Cheng10f99a32010-07-19 22:15:08 +00001004 }
Evan Chenga77f3d32010-07-21 06:09:07 +00001005 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +00001006}
1007
Evan Cheng10043e22007-01-19 07:51:42 +00001008const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
1009 switch (Opcode) {
1010 default: return 0;
1011 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chengdfce83c2011-01-17 08:03:18 +00001012 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +00001013 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
1014 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +00001015 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +00001016 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
1017 case ARMISD::tCALL: return "ARMISD::tCALL";
1018 case ARMISD::BRCOND: return "ARMISD::BRCOND";
1019 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +00001020 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +00001021 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +00001022 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +00001023 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
1024 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +00001025 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +00001026 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +00001027 case ARMISD::CMPFP: return "ARMISD::CMPFP";
1028 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +00001029 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +00001030 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +00001031
Evan Cheng10043e22007-01-19 07:51:42 +00001032 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +00001033
Jim Grosbach8546ec92010-01-18 19:58:49 +00001034 case ARMISD::RBIT: return "ARMISD::RBIT";
1035
Bob Wilsone4191e72010-03-19 22:51:32 +00001036 case ARMISD::FTOSI: return "ARMISD::FTOSI";
1037 case ARMISD::FTOUI: return "ARMISD::FTOUI";
1038 case ARMISD::SITOF: return "ARMISD::SITOF";
1039 case ARMISD::UITOF: return "ARMISD::UITOF";
1040
Evan Cheng10043e22007-01-19 07:51:42 +00001041 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
1042 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
1043 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +00001044
Evan Chenge8916542011-08-30 01:34:54 +00001045 case ARMISD::ADDC: return "ARMISD::ADDC";
1046 case ARMISD::ADDE: return "ARMISD::ADDE";
1047 case ARMISD::SUBC: return "ARMISD::SUBC";
1048 case ARMISD::SUBE: return "ARMISD::SUBE";
1049
Bob Wilson22806742010-09-22 22:09:21 +00001050 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
1051 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001052
Evan Chengec6d7c92009-10-28 06:55:03 +00001053 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
1054 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
1055
Dale Johannesend679ff72010-06-03 21:09:53 +00001056 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +00001057
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001058 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +00001059
Evan Chengb972e562009-08-07 00:34:42 +00001060 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
1061
Bob Wilson7ed59712010-10-30 00:54:37 +00001062 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +00001063
Evan Cheng8740ee32010-11-03 06:34:55 +00001064 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1065
Bob Wilson2e076c42009-06-22 23:27:02 +00001066 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001067 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001068 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001069 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1070 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001071 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1072 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001073 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1074 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001075 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1076 case ARMISD::VTST: return "ARMISD::VTST";
1077
1078 case ARMISD::VSHL: return "ARMISD::VSHL";
1079 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1080 case ARMISD::VSHRu: return "ARMISD::VSHRu";
1081 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
1082 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
1083 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
1084 case ARMISD::VSHRN: return "ARMISD::VSHRN";
1085 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1086 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1087 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1088 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1089 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1090 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1091 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1092 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1093 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1094 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1095 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1096 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
1097 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1098 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001099 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001100 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001101 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001102 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001103 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001104 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001105 case ARMISD::VREV64: return "ARMISD::VREV64";
1106 case ARMISD::VREV32: return "ARMISD::VREV32";
1107 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001108 case ARMISD::VZIP: return "ARMISD::VZIP";
1109 case ARMISD::VUZP: return "ARMISD::VUZP";
1110 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001111 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1112 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001113 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1114 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001115 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1116 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001117 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilsonc6c13a32010-02-18 06:05:53 +00001118 case ARMISD::FMAX: return "ARMISD::FMAX";
1119 case ARMISD::FMIN: return "ARMISD::FMIN";
Joey Goulye3dd6842013-08-23 12:01:13 +00001120 case ARMISD::VMAXNM: return "ARMISD::VMAX";
1121 case ARMISD::VMINNM: return "ARMISD::VMIN";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001122 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001123 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1124 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001125 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilson2d790df2010-11-28 06:51:26 +00001126 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1127 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1128 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001129 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1130 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1131 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1132 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1133 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1134 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1135 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1136 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1137 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1138 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1139 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1140 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1141 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1142 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1143 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1144 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1145 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001146 }
1147}
1148
Matt Arsenault758659232013-05-18 00:21:46 +00001149EVT ARMTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sandsf2641e12011-09-06 19:07:46 +00001150 if (!VT.isVector()) return getPointerTy();
1151 return VT.changeVectorElementTypeToInteger();
1152}
1153
Evan Cheng4cad68e2010-05-15 02:18:07 +00001154/// getRegClassFor - Return the register class that should be used for the
1155/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001156const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001157 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1158 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1159 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001160 if (Subtarget->hasNEON()) {
1161 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001162 return &ARM::QQPRRegClass;
1163 if (VT == MVT::v8i64)
1164 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001165 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001166 return TargetLowering::getRegClassFor(VT);
1167}
1168
Eric Christopher84bdfd82010-07-21 22:26:11 +00001169// Create a fast isel object.
1170FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001171ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1172 const TargetLibraryInfo *libInfo) const {
1173 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001174}
1175
Anton Korobeynikov19edda02010-07-24 21:52:08 +00001176/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1177/// be used for loads / stores from the global.
1178unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1179 return (Subtarget->isThumb1Only() ? 127 : 4095);
1180}
1181
Evan Cheng4401f882010-05-20 23:26:43 +00001182Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001183 unsigned NumVals = N->getNumValues();
1184 if (!NumVals)
1185 return Sched::RegPressure;
1186
1187 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001188 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001189 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001190 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001191 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001192 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001193 }
Evan Chengbf914992010-05-28 23:25:23 +00001194
1195 if (!N->isMachineOpcode())
1196 return Sched::RegPressure;
1197
1198 // Load are scheduled for latency even if there instruction itinerary
1199 // is not available.
1200 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001201 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001202
Evan Cheng6cc775f2011-06-28 19:10:37 +00001203 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001204 return Sched::RegPressure;
1205 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001206 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001207 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001208
Evan Cheng4401f882010-05-20 23:26:43 +00001209 return Sched::RegPressure;
1210}
1211
Evan Cheng10043e22007-01-19 07:51:42 +00001212//===----------------------------------------------------------------------===//
1213// Lowering Code
1214//===----------------------------------------------------------------------===//
1215
Evan Cheng10043e22007-01-19 07:51:42 +00001216/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1217static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1218 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001219 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001220 case ISD::SETNE: return ARMCC::NE;
1221 case ISD::SETEQ: return ARMCC::EQ;
1222 case ISD::SETGT: return ARMCC::GT;
1223 case ISD::SETGE: return ARMCC::GE;
1224 case ISD::SETLT: return ARMCC::LT;
1225 case ISD::SETLE: return ARMCC::LE;
1226 case ISD::SETUGT: return ARMCC::HI;
1227 case ISD::SETUGE: return ARMCC::HS;
1228 case ISD::SETULT: return ARMCC::LO;
1229 case ISD::SETULE: return ARMCC::LS;
1230 }
1231}
1232
Bob Wilsona2e83332009-09-09 23:14:54 +00001233/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1234static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001235 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001236 CondCode2 = ARMCC::AL;
1237 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001238 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001239 case ISD::SETEQ:
1240 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1241 case ISD::SETGT:
1242 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1243 case ISD::SETGE:
1244 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1245 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001246 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001247 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1248 case ISD::SETO: CondCode = ARMCC::VC; break;
1249 case ISD::SETUO: CondCode = ARMCC::VS; break;
1250 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1251 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1252 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1253 case ISD::SETLT:
1254 case ISD::SETULT: CondCode = ARMCC::LT; break;
1255 case ISD::SETLE:
1256 case ISD::SETULE: CondCode = ARMCC::LE; break;
1257 case ISD::SETNE:
1258 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1259 }
Evan Cheng10043e22007-01-19 07:51:42 +00001260}
1261
Bob Wilsona4c22902009-04-17 19:07:39 +00001262//===----------------------------------------------------------------------===//
1263// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001264//===----------------------------------------------------------------------===//
1265
1266#include "ARMGenCallingConv.inc"
1267
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001268/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1269/// given CallingConvention value.
Sandeep Patel68c5f472009-09-02 08:44:58 +00001270CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001271 bool Return,
1272 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001273 switch (CC) {
1274 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001275 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001276 case CallingConv::Fast:
Evan Cheng817bbac2010-10-23 02:19:37 +00001277 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng08dd8c82010-10-22 18:23:05 +00001278 if (!Subtarget->isAAPCS_ABI())
1279 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1280 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1281 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1282 }
1283 // Fallthrough
1284 case CallingConv::C: {
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001285 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng08dd8c82010-10-22 18:23:05 +00001286 if (!Subtarget->isAAPCS_ABI())
1287 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1288 else if (Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001289 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1290 !isVarArg)
Evan Cheng08dd8c82010-10-22 18:23:05 +00001291 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1292 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1293 }
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001294 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov1b42e642012-01-29 09:06:09 +00001295 if (!isVarArg)
1296 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1297 // Fallthrough
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001298 case CallingConv::ARM_AAPCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001299 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001300 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001301 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001302 case CallingConv::GHC:
1303 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001304 }
1305}
1306
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001307/// LowerCallResult - Lower the result values of a call into the
1308/// appropriate copies out of appropriate physical registers.
1309SDValue
1310ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001311 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001312 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001313 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001314 SmallVectorImpl<SDValue> &InVals,
1315 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001316
Bob Wilsona4c22902009-04-17 19:07:39 +00001317 // Assign locations to each value returned by this call.
1318 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001319 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1320 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001321 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001322 CCAssignFnForNode(CallConv, /* Return*/ true,
1323 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001324
1325 // Copy all of the result registers out of their specified physreg.
1326 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1327 CCValAssign VA = RVLocs[i];
1328
Stephen Linb8bd2322013-04-20 05:14:40 +00001329 // Pass 'this' value directly from the argument to return value, to avoid
1330 // reg unit interference
1331 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001332 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1333 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001334 InVals.push_back(ThisVal);
1335 continue;
1336 }
1337
Bob Wilson0041bd32009-04-25 00:33:20 +00001338 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001339 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001340 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001341 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001342 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001343 Chain = Lo.getValue(1);
1344 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001345 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001346 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001347 InFlag);
1348 Chain = Hi.getValue(1);
1349 InFlag = Hi.getValue(2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001350 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001351
Owen Anderson9f944592009-08-11 20:47:22 +00001352 if (VA.getLocVT() == MVT::v2f64) {
1353 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1354 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1355 DAG.getConstant(0, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001356
1357 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001358 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001359 Chain = Lo.getValue(1);
1360 InFlag = Lo.getValue(2);
1361 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001362 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001363 Chain = Hi.getValue(1);
1364 InFlag = Hi.getValue(2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001365 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001366 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1367 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001368 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001369 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001370 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1371 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001372 Chain = Val.getValue(1);
1373 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001374 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001375
1376 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001377 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001378 case CCValAssign::Full: break;
1379 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001380 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001381 break;
1382 }
1383
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001384 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001385 }
1386
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001387 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001388}
1389
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001390/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001391SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001392ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1393 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001394 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001395 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001396 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001397 unsigned LocMemOffset = VA.getLocMemOffset();
1398 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1399 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilsona4c22902009-04-17 19:07:39 +00001400 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner886250c2010-09-21 18:51:21 +00001401 MachinePointerInfo::getStack(LocMemOffset),
David Greene0d0149f2010-02-15 16:55:24 +00001402 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001403}
1404
Andrew Trickef9de2a2013-05-25 02:42:55 +00001405void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001406 SDValue Chain, SDValue &Arg,
1407 RegsToPassVector &RegsToPass,
1408 CCValAssign &VA, CCValAssign &NextVA,
1409 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001410 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001411 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001412
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001413 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001414 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson2e076c42009-06-22 23:27:02 +00001415 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1416
1417 if (NextVA.isRegLoc())
1418 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1419 else {
1420 assert(NextVA.isMemLoc());
1421 if (StackPtr.getNode() == 0)
1422 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1423
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001424 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1425 dl, DAG, NextVA,
1426 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001427 }
1428}
1429
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001430/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001431/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1432/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001433SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001434ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001435 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001436 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001437 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001438 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1439 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1440 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001441 SDValue Chain = CLI.Chain;
1442 SDValue Callee = CLI.Callee;
1443 bool &isTailCall = CLI.IsTailCall;
1444 CallingConv::ID CallConv = CLI.CallConv;
1445 bool doesNotRet = CLI.DoesNotReturn;
1446 bool isVarArg = CLI.IsVarArg;
1447
Dale Johannesend679ff72010-06-03 21:09:53 +00001448 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001449 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1450 bool isThisReturn = false;
1451 bool isSibCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +00001452 // Disable tail calls if they're not supported.
1453 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson3c9ed762010-08-13 22:43:33 +00001454 isTailCall = false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001455 if (isTailCall) {
1456 // Check if it's really possible to do a tail call.
1457 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001458 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001459 Outs, OutVals, Ins, DAG);
Dale Johannesend679ff72010-06-03 21:09:53 +00001460 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1461 // detected sibcalls.
1462 if (isTailCall) {
1463 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001464 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001465 }
1466 }
Evan Cheng10043e22007-01-19 07:51:42 +00001467
Bob Wilsona4c22902009-04-17 19:07:39 +00001468 // Analyze operands of the call, assigning locations to each operand.
1469 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001470 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1471 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001472 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001473 CCAssignFnForNode(CallConv, /* Return*/ false,
1474 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001475
Bob Wilsona4c22902009-04-17 19:07:39 +00001476 // Get a count of how many bytes are to be pushed on the stack.
1477 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001478
Dale Johannesend679ff72010-06-03 21:09:53 +00001479 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001480 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001481 NumBytes = 0;
1482
Evan Cheng10043e22007-01-19 07:51:42 +00001483 // Adjust the stack pointer for the new arguments...
1484 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001485 if (!isSibCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00001486 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
1487 dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001488
Jim Grosbach6ad4bcb2010-02-24 01:43:03 +00001489 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +00001490
Bob Wilson2e076c42009-06-22 23:27:02 +00001491 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001492 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001493
Bob Wilsona4c22902009-04-17 19:07:39 +00001494 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001495 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001496 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1497 i != e;
1498 ++i, ++realArgIdx) {
1499 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001500 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001501 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001502 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001503
Bob Wilsona4c22902009-04-17 19:07:39 +00001504 // Promote the value if needed.
1505 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001506 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001507 case CCValAssign::Full: break;
1508 case CCValAssign::SExt:
1509 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1510 break;
1511 case CCValAssign::ZExt:
1512 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1513 break;
1514 case CCValAssign::AExt:
1515 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1516 break;
1517 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001518 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001519 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001520 }
1521
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001522 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001523 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001524 if (VA.getLocVT() == MVT::v2f64) {
1525 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1526 DAG.getConstant(0, MVT::i32));
1527 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1528 DAG.getConstant(1, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001529
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001530 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001531 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1532
1533 VA = ArgLocs[++i]; // skip ahead to next loc
1534 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001535 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001536 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1537 } else {
1538 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001539
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001540 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1541 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001542 }
1543 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001544 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001545 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001546 }
1547 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001548 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1549 assert(VA.getLocVT() == MVT::i32 &&
1550 "unexpected calling convention register assignment");
1551 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001552 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001553 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001554 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001555 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001556 } else if (isByVal) {
1557 assert(VA.isMemLoc());
1558 unsigned offset = 0;
1559
1560 // True if this byval aggregate will be split between registers
1561 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001562 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
1563 unsigned CurByValIdx = CCInfo.getInRegsParamsProceed();
1564
1565 if (CurByValIdx < ByValArgsCount) {
1566
1567 unsigned RegBegin, RegEnd;
1568 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1569
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001570 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1571 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001572 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001573 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1574 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1575 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1576 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001577 false, false, false,
1578 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001579 MemOpChains.push_back(Load.getValue(1));
1580 RegsToPass.push_back(std::make_pair(j, Load));
1581 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001582
1583 // If parameter size outsides register area, "offset" value
1584 // helps us to calculate stack slot for remained part properly.
1585 offset = RegEnd - RegBegin;
1586
1587 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001588 }
1589
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001590 if (Flags.getByValSize() > 4*offset) {
Manman Ren9f911162012-06-01 02:44:42 +00001591 unsigned LocMemOffset = VA.getLocMemOffset();
1592 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1593 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1594 StkPtrOff);
1595 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1596 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1597 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1598 MVT::i32);
Manman Rene8735522012-06-01 19:33:18 +00001599 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001600
Manman Ren9f911162012-06-01 02:44:42 +00001601 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001602 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001603 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
1604 Ops, array_lengthof(Ops)));
1605 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001606 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001607 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001608
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001609 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1610 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001611 }
Evan Cheng10043e22007-01-19 07:51:42 +00001612 }
1613
1614 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00001615 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Cheng10043e22007-01-19 07:51:42 +00001616 &MemOpChains[0], MemOpChains.size());
1617
1618 // Build a sequence of copy-to-reg nodes chained together with token chain
1619 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001620 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001621 // Tail call byval lowering might overwrite argument registers so in case of
1622 // tail call optimization the copies to registers are lowered later.
1623 if (!isTailCall)
1624 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1625 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1626 RegsToPass[i].second, InFlag);
1627 InFlag = Chain.getValue(1);
1628 }
Evan Cheng10043e22007-01-19 07:51:42 +00001629
Dale Johannesend679ff72010-06-03 21:09:53 +00001630 // For tail calls lower the arguments to the 'real' stack slot.
1631 if (isTailCall) {
1632 // Force all the incoming stack arguments to be loaded from the stack
1633 // before any new outgoing arguments are stored to the stack, because the
1634 // outgoing stack slots may alias the incoming argument stack slots, and
1635 // the alias isn't otherwise explicit. This is slightly more conservative
1636 // than necessary, because it means that each store effectively depends
1637 // on every argument instead of just those arguments it would clobber.
1638
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001639 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001640 InFlag = SDValue();
1641 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1642 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1643 RegsToPass[i].second, InFlag);
1644 InFlag = Chain.getValue(1);
1645 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001646 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001647 }
1648
Bill Wendling24c79f22008-09-16 21:48:12 +00001649 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1650 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1651 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001652 bool isDirect = false;
1653 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001654 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001655 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001656
1657 if (EnableARMLongCalls) {
1658 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1659 && "long-calls with non-static relocation model!");
1660 // Handle a global address or an external symbol. If it's not one of
1661 // those, the target's already in a register, so we don't need to do
1662 // anything extra.
1663 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001664 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001665 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001666 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001667 ARMConstantPoolValue *CPV =
1668 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1669
Jim Grosbach32bb3622010-04-14 22:28:31 +00001670 // Get the address of the callee into a register
1671 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1672 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1673 Callee = DAG.getLoad(getPointerTy(), dl,
1674 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001675 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001676 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001677 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1678 const char *Sym = S->getSymbol();
1679
1680 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001681 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001682 ARMConstantPoolValue *CPV =
1683 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1684 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001685 // Get the address of the callee into a register
1686 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1687 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1688 Callee = DAG.getLoad(getPointerTy(), dl,
1689 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001690 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001691 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001692 }
1693 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001694 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001695 isDirect = true;
Chris Lattner55452c22009-07-15 04:12:33 +00001696 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Tim Northoverd6a729b2014-01-06 14:28:05 +00001697 bool isStub = (isExt && Subtarget->isTargetMachO()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001698 getTargetMachine().getRelocationModel() != Reloc::Static;
1699 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc3c949b42007-06-19 21:05:09 +00001700 // ARM call to a local ARM function is predicable.
Evan Chengf128bdc2010-06-16 07:35:02 +00001701 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001702 // tBX takes a register source operand.
Tim Northover72360d22013-12-02 10:35:41 +00001703 if (isStub && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Tim Northoverd6a729b2014-01-06 14:28:05 +00001704 assert(Subtarget->isTargetMachO() && "WrapperPIC use on non-MachO?");
Tim Northover72360d22013-12-02 10:35:41 +00001705 Callee = DAG.getNode(ARMISD::WrapperPIC, dl, getPointerTy(),
1706 DAG.getTargetGlobalAddress(GV, dl, getPointerTy()));
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001707 } else {
1708 // On ELF targets for PIC code, direct calls should go through the PLT
1709 unsigned OpFlags = 0;
1710 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001711 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001712 OpFlags = ARMII::MO_PLT;
1713 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1714 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001715 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001716 isDirect = true;
Tim Northoverd6a729b2014-01-06 14:28:05 +00001717 bool isStub = Subtarget->isTargetMachO() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001718 getTargetMachine().getRelocationModel() != Reloc::Static;
1719 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng83f35172007-01-30 20:37:08 +00001720 // tBX takes a register source operand.
1721 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001722 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001723 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001724 ARMConstantPoolValue *CPV =
1725 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1726 ARMPCLabelIndex, 4);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001727 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001728 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen021052a2009-02-04 20:06:27 +00001729 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Chengcdbb70c2009-10-31 03:39:36 +00001730 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001731 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001732 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00001733 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson7117a912009-03-20 22:42:55 +00001734 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen021052a2009-02-04 20:06:27 +00001735 getPointerTy(), Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001736 } else {
1737 unsigned OpFlags = 0;
1738 // On ELF targets for PIC code, direct calls should go through the PLT
1739 if (Subtarget->isTargetELF() &&
1740 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1741 OpFlags = ARMII::MO_PLT;
1742 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1743 }
Evan Cheng10043e22007-01-19 07:51:42 +00001744 }
1745
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001746 // FIXME: handle tail calls differently.
1747 unsigned CallOpc;
Tim Northoverdee86042013-12-02 14:46:26 +00001748 bool HasMinSizeAttr = Subtarget->isMinSize();
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001749 if (Subtarget->isThumb()) {
1750 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001751 CallOpc = ARMISD::CALL_NOLINK;
1752 else
1753 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1754 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001755 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001756 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001757 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet8e1fe842012-11-02 21:32:17 +00001758 // Emit regular call when code size is the priority
1759 !HasMinSizeAttr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001760 // "mov lr, pc; b _foo" to avoid confusing the RSP
1761 CallOpc = ARMISD::CALL_NOLINK;
1762 else
1763 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001764 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001765
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001766 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001767 Ops.push_back(Chain);
1768 Ops.push_back(Callee);
1769
1770 // Add argument registers to the end of the list so that they are known live
1771 // into the call.
1772 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1773 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1774 RegsToPass[i].second.getValueType()));
1775
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001776 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001777 if (!isTailCall) {
1778 const uint32_t *Mask;
1779 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1780 const ARMBaseRegisterInfo *ARI = static_cast<const ARMBaseRegisterInfo*>(TRI);
1781 if (isThisReturn) {
1782 // For 'this' returns, use the R0-preserving mask if applicable
1783 Mask = ARI->getThisReturnPreservedMask(CallConv);
1784 if (!Mask) {
1785 // Set isThisReturn to false if the calling convention is not one that
1786 // allows 'returned' to be modeled in this way, so LowerCallResult does
1787 // not try to pass 'this' straight through
1788 isThisReturn = false;
1789 Mask = ARI->getCallPreservedMask(CallConv);
1790 }
1791 } else
Stephen Linff7fcee2013-06-26 21:42:14 +00001792 Mask = ARI->getCallPreservedMask(CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001793
Matthias Braunc22630e2013-10-04 16:52:54 +00001794 assert(Mask && "Missing call preserved mask for calling convention");
1795 Ops.push_back(DAG.getRegisterMask(Mask));
1796 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001797
Gabor Greiff304a7a2008-08-28 21:40:38 +00001798 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001799 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001800
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001801 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001802 if (isTailCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001803 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesend679ff72010-06-03 21:09:53 +00001804
Duncan Sands739a0542008-07-02 17:40:58 +00001805 // Returns a chain and a flag for retval copy to use.
Dale Johannesend679ff72010-06-03 21:09:53 +00001806 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng10043e22007-01-19 07:51:42 +00001807 InFlag = Chain.getValue(1);
1808
Chris Lattner27539552008-10-11 22:08:30 +00001809 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001810 DAG.getIntPtrConstant(0, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001811 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001812 InFlag = Chain.getValue(1);
1813
Bob Wilsona4c22902009-04-17 19:07:39 +00001814 // Handle result values, copying them out of physregs into vregs that we
1815 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001816 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001817 InVals, isThisReturn,
1818 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001819}
1820
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001821/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001822/// on the stack. Remember the next parameter register to allocate,
1823/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001824/// this.
1825void
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001826ARMTargetLowering::HandleByVal(
1827 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001828 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1829 assert((State->getCallOrPrologue() == Prologue ||
1830 State->getCallOrPrologue() == Call) &&
1831 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001832
1833 // For in-prologue parameters handling, we also introduce stack offset
1834 // for byval registers: see CallingConvLower.cpp, CCState::HandleByVal.
1835 // This behaviour outsides AAPCS rules (5.5 Parameters Passing) of how
1836 // NSAA should be evaluted (NSAA means "next stacked argument address").
1837 // So: NextStackOffset = NSAAOffset + SizeOfByValParamsStoredInRegs.
1838 // Then: NSAAOffset = NextStackOffset - SizeOfByValParamsStoredInRegs.
1839 unsigned NSAAOffset = State->getNextStackOffset();
1840 if (State->getCallOrPrologue() != Call) {
1841 for (unsigned i = 0, e = State->getInRegsParamsCount(); i != e; ++i) {
1842 unsigned RB, RE;
1843 State->getInRegsParamInfo(i, RB, RE);
1844 assert(NSAAOffset >= (RE-RB)*4 &&
1845 "Stack offset for byval regs doesn't introduced anymore?");
1846 NSAAOffset -= (RE-RB)*4;
1847 }
1848 }
1849 if ((ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001850 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1851 unsigned AlignInRegs = Align / 4;
1852 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1853 for (unsigned i = 0; i < Waste; ++i)
1854 reg = State->AllocateReg(GPRArgRegs, 4);
1855 }
1856 if (reg != 0) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001857 unsigned excess = 4 * (ARM::R4 - reg);
1858
1859 // Special case when NSAA != SP and parameter size greater than size of
1860 // all remained GPR regs. In that case we can't split parameter, we must
1861 // send it to stack. We also must set NCRN to R4, so waste all
1862 // remained registers.
1863 if (Subtarget->isAAPCS_ABI() && NSAAOffset != 0 && size > excess) {
1864 while (State->AllocateReg(GPRArgRegs, 4))
1865 ;
1866 return;
1867 }
1868
1869 // First register for byval parameter is the first register that wasn't
1870 // allocated before this method call, so it would be "reg".
1871 // If parameter is small enough to be saved in range [reg, r4), then
1872 // the end (first after last) register would be reg + param-size-in-regs,
1873 // else parameter would be splitted between registers and stack,
1874 // end register would be r4 in this case.
1875 unsigned ByValRegBegin = reg;
Stepan Dyatkovskiy2703bca2013-05-08 14:51:27 +00001876 unsigned ByValRegEnd = (size < excess) ? reg + size/4 : (unsigned)ARM::R4;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001877 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1878 // Note, first register is allocated in the beginning of function already,
1879 // allocate remained amount of registers we need.
1880 for (unsigned i = reg+1; i != ByValRegEnd; ++i)
1881 State->AllocateReg(GPRArgRegs, 4);
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001882 // At a call site, a byval parameter that is split between
1883 // registers and memory needs its size truncated here. In a
1884 // function prologue, such byval parameters are reassembled in
1885 // memory, and are not truncated.
1886 if (State->getCallOrPrologue() == Call) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001887 // Make remained size equal to 0 in case, when
1888 // the whole structure may be stored into registers.
1889 if (size < excess)
1890 size = 0;
1891 else
1892 size -= excess;
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001893 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001894 }
1895 }
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001896}
1897
Dale Johannesend679ff72010-06-03 21:09:53 +00001898/// MatchingStackOffset - Return true if the given stack call argument is
1899/// already available in the same position (relatively) of the caller's
1900/// incoming argument stack.
1901static
1902bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1903 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00001904 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00001905 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1906 int FI = INT_MAX;
1907 if (Arg.getOpcode() == ISD::CopyFromReg) {
1908 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001909 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00001910 return false;
1911 MachineInstr *Def = MRI->getVRegDef(VR);
1912 if (!Def)
1913 return false;
1914 if (!Flags.isByVal()) {
1915 if (!TII->isLoadFromStackSlot(Def, FI))
1916 return false;
1917 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00001918 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001919 }
1920 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1921 if (Flags.isByVal())
1922 // ByVal argument is passed in as a pointer but it's now being
1923 // dereferenced. e.g.
1924 // define @foo(%struct.X* %A) {
1925 // tail call @bar(%struct.X* byval %A)
1926 // }
1927 return false;
1928 SDValue Ptr = Ld->getBasePtr();
1929 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1930 if (!FINode)
1931 return false;
1932 FI = FINode->getIndex();
1933 } else
1934 return false;
1935
1936 assert(FI != INT_MAX);
1937 if (!MFI->isFixedObjectIndex(FI))
1938 return false;
1939 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1940}
1941
1942/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1943/// for tail call optimization. Targets which want to do tail call
1944/// optimization should implement this function.
1945bool
1946ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1947 CallingConv::ID CalleeCC,
1948 bool isVarArg,
1949 bool isCalleeStructRet,
1950 bool isCallerStructRet,
1951 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001952 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00001953 const SmallVectorImpl<ISD::InputArg> &Ins,
1954 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00001955 const Function *CallerF = DAG.getMachineFunction().getFunction();
1956 CallingConv::ID CallerCC = CallerF->getCallingConv();
1957 bool CCMatch = CallerCC == CalleeCC;
1958
1959 // Look for obvious safe cases to perform tail call optimization that do not
1960 // require ABI changes. This is what gcc calls sibcall.
1961
Jim Grosbache3864cc2010-06-16 23:45:49 +00001962 // Do not sibcall optimize vararg calls unless the call site is not passing
1963 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00001964 if (isVarArg && !Outs.empty())
1965 return false;
1966
Tim Northoverd8407452013-10-01 14:33:28 +00001967 // Exception-handling functions need a special set of instructions to indicate
1968 // a return to the hardware. Tail-calling another function would probably
1969 // break this.
1970 if (CallerF->hasFnAttribute("interrupt"))
1971 return false;
1972
Dale Johannesend679ff72010-06-03 21:09:53 +00001973 // Also avoid sibcall optimization if either caller or callee uses struct
1974 // return semantics.
1975 if (isCalleeStructRet || isCallerStructRet)
1976 return false;
1977
Dale Johannesend24c66b2010-06-23 18:52:34 +00001978 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach3840c902011-07-08 20:18:11 +00001979 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1980 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1981 // support in the assembler and linker to be used. This would need to be
1982 // fixed to fully support tail calls in Thumb1.
1983 //
Dale Johannesene2289282010-07-08 01:18:23 +00001984 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1985 // LR. This means if we need to reload LR, it takes an extra instructions,
1986 // which outweighs the value of the tail call; but here we don't know yet
1987 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach535d3b42010-09-08 03:54:02 +00001988 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesene2289282010-07-08 01:18:23 +00001989 // emitEpilogue if LR is used.
Dale Johannesene2289282010-07-08 01:18:23 +00001990
1991 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1992 // but we need to make sure there are enough registers; the only valid
1993 // registers are the 4 used for parameters. We don't currently do this
1994 // case.
Evan Chengd4b08732010-11-30 23:55:39 +00001995 if (Subtarget->isThumb1Only())
1996 return false;
Dale Johannesen3ac52b32010-06-18 18:13:11 +00001997
Dale Johannesend679ff72010-06-03 21:09:53 +00001998 // If the calling conventions do not match, then we'd better make sure the
1999 // results are returned in the same way as what the caller expects.
2000 if (!CCMatch) {
2001 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwarich89019782011-06-10 20:59:24 +00002002 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2003 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002004 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
2005
2006 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwarich89019782011-06-10 20:59:24 +00002007 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2008 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002009 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
2010
2011 if (RVLocs1.size() != RVLocs2.size())
2012 return false;
2013 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2014 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2015 return false;
2016 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2017 return false;
2018 if (RVLocs1[i].isRegLoc()) {
2019 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2020 return false;
2021 } else {
2022 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2023 return false;
2024 }
2025 }
2026 }
2027
Manman Ren7e48b252012-10-12 23:39:43 +00002028 // If Caller's vararg or byval argument has been split between registers and
2029 // stack, do not perform tail call, since part of the argument is in caller's
2030 // local frame.
2031 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
2032 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002033 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00002034 return false;
2035
Dale Johannesend679ff72010-06-03 21:09:53 +00002036 // If the callee takes no arguments then go on to check the results of the
2037 // call.
2038 if (!Outs.empty()) {
2039 // Check if stack adjustment is needed. For now, do not do this if any
2040 // argument is passed on the stack.
2041 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00002042 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2043 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00002044 CCInfo.AnalyzeCallOperands(Outs,
2045 CCAssignFnForNode(CalleeCC, false, isVarArg));
2046 if (CCInfo.getNextStackOffset()) {
2047 MachineFunction &MF = DAG.getMachineFunction();
2048
2049 // Check if the arguments are already laid out in the right way as
2050 // the caller's fixed stack objects.
2051 MachineFrameInfo *MFI = MF.getFrameInfo();
2052 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Craig Topper07720d82012-03-25 23:49:58 +00002053 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002054 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
2055 i != e;
2056 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002057 CCValAssign &VA = ArgLocs[i];
2058 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002059 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002060 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00002061 if (VA.getLocInfo() == CCValAssign::Indirect)
2062 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002063 if (VA.needsCustom()) {
2064 // f64 and vector types are split into multiple registers or
2065 // register/stack-slot combinations. The types will not match
2066 // the registers; give up on memory f64 refs until we figure
2067 // out what to do about this.
2068 if (!VA.isRegLoc())
2069 return false;
2070 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002071 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002072 if (RegVT == MVT::v2f64) {
2073 if (!ArgLocs[++i].isRegLoc())
2074 return false;
2075 if (!ArgLocs[++i].isRegLoc())
2076 return false;
2077 }
2078 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002079 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2080 MFI, MRI, TII))
2081 return false;
2082 }
2083 }
2084 }
2085 }
2086
2087 return true;
2088}
2089
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002090bool
2091ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2092 MachineFunction &MF, bool isVarArg,
2093 const SmallVectorImpl<ISD::OutputArg> &Outs,
2094 LLVMContext &Context) const {
2095 SmallVector<CCValAssign, 16> RVLocs;
2096 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), RVLocs, Context);
2097 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2098 isVarArg));
2099}
2100
Tim Northoverd8407452013-10-01 14:33:28 +00002101static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2102 SDLoc DL, SelectionDAG &DAG) {
2103 const MachineFunction &MF = DAG.getMachineFunction();
2104 const Function *F = MF.getFunction();
2105
2106 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2107
2108 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2109 // version of the "preferred return address". These offsets affect the return
2110 // instruction if this is a return from PL1 without hypervisor extensions.
2111 // IRQ/FIQ: +4 "subs pc, lr, #4"
2112 // SWI: 0 "subs pc, lr, #0"
2113 // ABORT: +4 "subs pc, lr, #4"
2114 // UNDEF: +4/+2 "subs pc, lr, #0"
2115 // UNDEF varies depending on where the exception came from ARM or Thumb
2116 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2117
2118 int64_t LROffset;
2119 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2120 IntKind == "ABORT")
2121 LROffset = 4;
2122 else if (IntKind == "SWI" || IntKind == "UNDEF")
2123 LROffset = 0;
2124 else
2125 report_fatal_error("Unsupported interrupt attribute. If present, value "
2126 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2127
2128 RetOps.insert(RetOps.begin() + 1, DAG.getConstant(LROffset, MVT::i32, false));
2129
2130 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other,
2131 RetOps.data(), RetOps.size());
2132}
2133
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002134SDValue
2135ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002136 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002137 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002138 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002139 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002140
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002141 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002142 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002143
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002144 // CCState - Info about the registers and stack slots.
Cameron Zwarich89019782011-06-10 20:59:24 +00002145 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2146 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002147
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002148 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002149 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2150 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002151
Bob Wilsona4c22902009-04-17 19:07:39 +00002152 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002153 SmallVector<SDValue, 4> RetOps;
2154 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Bob Wilsona4c22902009-04-17 19:07:39 +00002155
2156 // Copy the result values into the output registers.
2157 for (unsigned i = 0, realRVLocIdx = 0;
2158 i != RVLocs.size();
2159 ++i, ++realRVLocIdx) {
2160 CCValAssign &VA = RVLocs[i];
2161 assert(VA.isRegLoc() && "Can only return in registers!");
2162
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002164
2165 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002166 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002167 case CCValAssign::Full: break;
2168 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002169 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002170 break;
2171 }
2172
Bob Wilsona4c22902009-04-17 19:07:39 +00002173 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002174 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002175 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002176 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2177 DAG.getConstant(0, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002178 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002179 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002180
2181 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
2182 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002183 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002184 VA = RVLocs[++i]; // skip ahead to next loc
2185 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2186 HalfGPRs.getValue(1), Flag);
2187 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002188 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002189 VA = RVLocs[++i]; // skip ahead to next loc
2190
2191 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002192 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2193 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002194 }
2195 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2196 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002197 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002198 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilsona4c22902009-04-17 19:07:39 +00002199 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002200 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002201 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002202 VA = RVLocs[++i]; // skip ahead to next loc
2203 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
2204 Flag);
2205 } else
2206 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2207
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002208 // Guarantee that all emitted copies are
2209 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002210 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002211 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002212 }
2213
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002214 // Update chain and glue.
2215 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002216 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002217 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002218
Tim Northoverd8407452013-10-01 14:33:28 +00002219 // CPUs which aren't M-class use a special sequence to return from
2220 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2221 // though we use "subs pc, lr, #N").
2222 //
2223 // M-class CPUs actually use a normal return sequence with a special
2224 // (hardware-provided) value in LR, so the normal code path works.
2225 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2226 !Subtarget->isMClass()) {
2227 if (Subtarget->isThumb1Only())
2228 report_fatal_error("interrupt attribute is not supported in Thumb1");
2229 return LowerInterruptReturn(RetOps, dl, DAG);
2230 }
2231
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002232 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other,
2233 RetOps.data(), RetOps.size());
Evan Cheng10043e22007-01-19 07:51:42 +00002234}
2235
Evan Chengf8bad082012-04-10 01:51:00 +00002236bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002237 if (N->getNumValues() != 1)
2238 return false;
2239 if (!N->hasNUsesOfValue(1, 0))
2240 return false;
2241
Evan Chengf8bad082012-04-10 01:51:00 +00002242 SDValue TCChain = Chain;
2243 SDNode *Copy = *N->use_begin();
2244 if (Copy->getOpcode() == ISD::CopyToReg) {
2245 // If the copy has a glue operand, we conservatively assume it isn't safe to
2246 // perform a tail call.
2247 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2248 return false;
2249 TCChain = Copy->getOperand(0);
2250 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2251 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002252 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002253 SmallPtrSet<SDNode*, 2> Copies;
2254 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002255 UI != UE; ++UI) {
2256 if (UI->getOpcode() != ISD::CopyToReg)
2257 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002258 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002259 }
Evan Chengf8bad082012-04-10 01:51:00 +00002260 if (Copies.size() > 2)
2261 return false;
2262
2263 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2264 UI != UE; ++UI) {
2265 SDValue UseChain = UI->getOperand(0);
2266 if (Copies.count(UseChain.getNode()))
2267 // Second CopyToReg
2268 Copy = *UI;
2269 else
2270 // First CopyToReg
2271 TCChain = UseChain;
2272 }
2273 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002274 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002275 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002276 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002277 Copy = *Copy->use_begin();
2278 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002279 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002280 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002281 } else {
2282 return false;
2283 }
2284
Evan Cheng419ea282010-12-01 22:59:46 +00002285 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002286 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2287 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002288 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2289 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002290 return false;
2291 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002292 }
2293
Evan Chengf8bad082012-04-10 01:51:00 +00002294 if (!HasRet)
2295 return false;
2296
2297 Chain = TCChain;
2298 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002299}
2300
Evan Cheng0663f232011-03-21 01:19:09 +00002301bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Evan Chenga40d4062012-03-30 01:24:39 +00002302 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002303 return false;
2304
2305 if (!CI->isTailCall())
2306 return false;
2307
2308 return !Subtarget->isThumb1Only();
2309}
2310
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002311// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2312// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2313// one of the above mentioned nodes. It has to be wrapped because otherwise
2314// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2315// be used to form addressing mode. These wrapped nodes will be selected
2316// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002317static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002318 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002319 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002320 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002321 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002322 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002323 if (CP->isMachineConstantPoolEntry())
2324 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2325 CP->getAlignment());
2326 else
2327 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2328 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002329 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002330}
2331
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002332unsigned ARMTargetLowering::getJumpTableEncoding() const {
2333 return MachineJumpTableInfo::EK_Inline;
2334}
2335
Dan Gohman21cea8a2010-04-17 15:26:15 +00002336SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2337 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002338 MachineFunction &MF = DAG.getMachineFunction();
2339 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2340 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002341 SDLoc DL(Op);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002342 EVT PtrVT = getPointerTy();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002343 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002344 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2345 SDValue CPAddr;
2346 if (RelocM == Reloc::Static) {
2347 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2348 } else {
2349 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002350 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002351 ARMConstantPoolValue *CPV =
2352 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2353 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002354 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2355 }
2356 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2357 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002358 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002359 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002360 if (RelocM == Reloc::Static)
2361 return Result;
Evan Cheng408aa562009-11-06 22:24:13 +00002362 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002363 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002364}
2365
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002366// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002367SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002368ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002369 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002370 SDLoc dl(GA);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002371 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002372 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002373 MachineFunction &MF = DAG.getMachineFunction();
2374 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002375 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002376 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002377 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2378 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002379 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002380 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002381 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattner7727d052010-09-21 06:44:06 +00002382 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002383 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002384 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002385
Evan Cheng408aa562009-11-06 22:24:13 +00002386 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002387 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002388
2389 // call __tls_get_addr.
2390 ArgListTy Args;
2391 ArgListEntry Entry;
2392 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002393 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002394 Args.push_back(Entry);
Dale Johannesen555a3752009-01-30 23:10:59 +00002395 // FIXME: is there useful debug info available here?
Justin Holewinskiaa583972012-05-25 16:35:28 +00002396 TargetLowering::CallLoweringInfo CLI(Chain,
2397 (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng09c070f2009-08-14 19:11:20 +00002398 false, false, false, false,
Evan Cheng65f9d192012-02-28 18:51:51 +00002399 0, CallingConv::C, /*isTailCall=*/false,
2400 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00002401 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Justin Holewinskiaa583972012-05-25 16:35:28 +00002402 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002403 return CallResult.first;
2404}
2405
2406// Lower ISD::GlobalTLSAddress using the "initial exec" or
2407// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002408SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002409ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002410 SelectionDAG &DAG,
2411 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002412 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002413 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002414 SDValue Offset;
2415 SDValue Chain = DAG.getEntryNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002416 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002417 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002418 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002419
Hans Wennborgaea41202012-05-04 09:40:39 +00002420 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002421 MachineFunction &MF = DAG.getMachineFunction();
2422 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002423 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002424 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002425 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2426 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002427 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2428 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2429 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002430 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002431 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002432 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002433 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002434 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002435 Chain = Offset.getValue(1);
2436
Evan Cheng408aa562009-11-06 22:24:13 +00002437 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002438 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002439
Evan Chengcdbb70c2009-10-31 03:39:36 +00002440 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002441 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002442 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002443 } else {
2444 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002445 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002446 ARMConstantPoolValue *CPV =
2447 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002448 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002449 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002450 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002451 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002452 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002453 }
2454
2455 // The address of the thread local variable is the add of the thread
2456 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002457 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002458}
2459
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002460SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002461ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002462 // TODO: implement the "local dynamic" model
2463 assert(Subtarget->isTargetELF() &&
2464 "TLS not implemented for non-ELF targets");
2465 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgaea41202012-05-04 09:40:39 +00002466
2467 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2468
2469 switch (model) {
2470 case TLSModel::GeneralDynamic:
2471 case TLSModel::LocalDynamic:
2472 return LowerToTLSGeneralDynamicModel(GA, DAG);
2473 case TLSModel::InitialExec:
2474 case TLSModel::LocalExec:
2475 return LowerToTLSExecModels(GA, DAG, model);
2476 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002477 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002478}
2479
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002480SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002481 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002482 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002483 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002484 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002485 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindola6de96a12009-01-15 20:18:42 +00002486 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002487 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002488 ARMConstantPoolConstant::Create(GV,
2489 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002490 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002491 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson7117a912009-03-20 22:42:55 +00002492 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002493 CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002494 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002495 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002496 SDValue Chain = Result.getValue(1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002497 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00002498 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002499 if (!UseGOTOFF)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002500 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002501 MachinePointerInfo::getGOT(),
2502 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002503 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002504 }
2505
2506 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002507 // pair. This is always cheaper.
2508 if (Subtarget->useMovt()) {
Evan Cheng68aec142011-01-19 02:16:49 +00002509 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002510 // FIXME: Once remat is capable of dealing with instructions with register
2511 // operands, expand this into two nodes.
2512 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2513 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002514 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002515 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2516 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2517 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2518 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002519 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002520 }
2521}
2522
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002523SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002524 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002525 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002526 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002527 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002528 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002529
Tim Northover72360d22013-12-02 10:35:41 +00002530 if (Subtarget->useMovt())
Evan Cheng68aec142011-01-19 02:16:49 +00002531 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002532
Tim Northover72360d22013-12-02 10:35:41 +00002533 // FIXME: Once remat is capable of dealing with instructions with register
2534 // operands, expand this into multiple nodes
2535 unsigned Wrapper =
2536 RelocM == Reloc::PIC_ ? ARMISD::WrapperPIC : ARMISD::Wrapper;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00002537
Tim Northover72360d22013-12-02 10:35:41 +00002538 SDValue G = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, ARMII::MO_NONLAZY);
2539 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT, G);
Evan Cheng43b9ca62009-08-28 23:18:09 +00002540
Evan Cheng1b389522009-09-03 07:04:02 +00002541 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Tim Northover72360d22013-12-02 10:35:41 +00002542 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2543 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002544 return Result;
2545}
2546
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002547SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002548 SelectionDAG &DAG) const {
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002549 assert(Subtarget->isTargetELF() &&
2550 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Cheng408aa562009-11-06 22:24:13 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002553 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002554 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002555 SDLoc dl(Op);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002556 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingc214cb02011-10-01 08:58:29 +00002557 ARMConstantPoolValue *CPV =
2558 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2559 ARMPCLabelIndex, PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002560 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002561 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002562 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002563 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002564 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00002565 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002566 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002567}
2568
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002569SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002570ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002571 SDLoc dl(Op);
Jim Grosbachfaa3abb2010-05-27 23:49:24 +00002572 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002573 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2574 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002575 Op.getOperand(1), Val);
2576}
2577
2578SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002579ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002580 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002581 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2582 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2583}
2584
2585SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002586ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002587 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002588 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002589 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002590 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002591 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson17f88782009-08-04 00:25:01 +00002592 case Intrinsic::arm_thread_pointer: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002593 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson17f88782009-08-04 00:25:01 +00002594 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2595 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002596 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002597 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002598 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002599 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002600 EVT PtrVT = getPointerTy();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002601 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2602 SDValue CPAddr;
2603 unsigned PCAdj = (RelocM != Reloc::PIC_)
2604 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002605 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002606 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2607 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002608 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002609 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002610 SDValue Result =
Evan Chengcdbb70c2009-10-31 03:39:36 +00002611 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002612 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002613 false, false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002614
2615 if (RelocM == Reloc::PIC_) {
Evan Cheng408aa562009-11-06 22:24:13 +00002616 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002617 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2618 }
2619 return Result;
2620 }
Evan Cheng18381b42011-03-29 23:06:19 +00002621 case Intrinsic::arm_neon_vmulls:
2622 case Intrinsic::arm_neon_vmullu: {
2623 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2624 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002625 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002626 Op.getOperand(1), Op.getOperand(2));
2627 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002628 }
2629}
2630
Eli Friedman30a49e92011-08-03 21:06:02 +00002631static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2632 const ARMSubtarget *Subtarget) {
2633 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002634 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00002635 if (!Subtarget->hasDataBarrier()) {
2636 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2637 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2638 // here.
2639 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00002640 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00002641 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00002642 DAG.getConstant(0, MVT::i32));
2643 }
2644
Tim Northover36b24172013-07-03 09:20:36 +00002645 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
2646 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
2647 unsigned Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00002648 if (Subtarget->isMClass()) {
2649 // Only a full system barrier exists in the M-class architectures.
2650 Domain = ARM_MB::SY;
2651 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00002652 // Swift happens to implement ISHST barriers in a way that's compatible with
2653 // Release semantics but weaker than ISH so we'd be fools not to use
2654 // it. Beware: other processors probably don't!
2655 Domain = ARM_MB::ISHST;
2656 }
2657
Joey Gouly926d3f52013-09-05 15:35:24 +00002658 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
2659 DAG.getConstant(Intrinsic::arm_dmb, MVT::i32),
Tim Northover36b24172013-07-03 09:20:36 +00002660 DAG.getConstant(Domain, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002661}
2662
Evan Cheng8740ee32010-11-03 06:34:55 +00002663static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2664 const ARMSubtarget *Subtarget) {
2665 // ARM pre v5TE and Thumb1 does not have preload instructions.
2666 if (!(Subtarget->isThumb2() ||
2667 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2668 // Just preserve the chain.
2669 return Op.getOperand(0);
2670
Andrew Trickef9de2a2013-05-25 02:42:55 +00002671 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00002672 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2673 if (!isRead &&
2674 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2675 // ARMv7 with MP extension has PLDW.
2676 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00002677
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002678 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2679 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00002680 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00002681 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002682 isData = ~isData & 1;
2683 }
Evan Cheng8740ee32010-11-03 06:34:55 +00002684
2685 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng21acf9f2010-11-04 05:19:35 +00002686 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2687 DAG.getConstant(isData, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00002688}
2689
Dan Gohman31ae5862010-04-17 14:41:14 +00002690static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2691 MachineFunction &MF = DAG.getMachineFunction();
2692 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2693
Evan Cheng10043e22007-01-19 07:51:42 +00002694 // vastart just stores the address of the VarArgsFrameIndex slot into the
2695 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002696 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002697 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002698 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002699 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00002700 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2701 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002702}
2703
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002704SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00002705ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2706 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002707 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00002708 MachineFunction &MF = DAG.getMachineFunction();
2709 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2710
Craig Topper760b1342012-02-22 05:59:10 +00002711 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00002712 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002713 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002714 else
Craig Topperc7242e02012-04-20 07:30:17 +00002715 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002716
2717 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002718 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002719 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002720
2721 SDValue ArgValue2;
2722 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002723 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00002724 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00002725
2726 // Create load node to retrieve arguments from the stack.
2727 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chengcdbb70c2009-10-31 03:39:36 +00002728 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002729 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002730 false, false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00002731 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00002732 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002733 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002734 }
2735
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002736 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00002737}
2738
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002739void
2740ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002741 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002742 unsigned ArgSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002743 unsigned &ArgRegsSize,
2744 unsigned &ArgRegsSaveSize)
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002745 const {
2746 unsigned NumGPRs;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002747 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2748 unsigned RBegin, REnd;
2749 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2750 NumGPRs = REnd - RBegin;
2751 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002752 unsigned int firstUnalloced;
2753 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2754 sizeof(GPRArgRegs) /
2755 sizeof(GPRArgRegs[0]));
2756 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2757 }
2758
2759 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002760 ArgRegsSize = NumGPRs * 4;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002761
2762 // If parameter is split between stack and GPRs...
2763 if (NumGPRs && Align == 8 &&
2764 (ArgRegsSize < ArgSize ||
2765 InRegsParamRecordIdx >= CCInfo.getInRegsParamsCount())) {
2766 // Add padding for part of param recovered from GPRs, so
2767 // its last byte must be at address K*8 - 1.
2768 // We need to do it, since remained (stack) part of parameter has
2769 // stack alignment, and we need to "attach" "GPRs head" without gaps
2770 // to it:
2771 // Stack:
2772 // |---- 8 bytes block ----| |---- 8 bytes block ----| |---- 8 bytes...
2773 // [ [padding] [GPRs head] ] [ Tail passed via stack ....
2774 //
2775 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2776 unsigned Padding =
2777 ((ArgRegsSize + AFI->getArgRegsSaveSize() + Align - 1) & ~(Align-1)) -
2778 (ArgRegsSize + AFI->getArgRegsSaveSize());
2779 ArgRegsSaveSize = ArgRegsSize + Padding;
2780 } else
2781 // We don't need to extend regs save size for byval parameters if they
2782 // are passed via GPRs only.
2783 ArgRegsSaveSize = ArgRegsSize;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002784}
2785
2786// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00002787// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002788// byval). Either way, we allocate stack slots adjacent to the data
2789// provided by our caller, and store the unallocated registers there.
2790// If this is a variadic function, the va_list pointer will begin with
2791// these values; otherwise, this reassembles a (byval) structure that
2792// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002793// Return: The frame index registers were stored into.
2794int
2795ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002796 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002797 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002798 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002799 unsigned OffsetFromOrigArg,
2800 unsigned ArgOffset,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002801 unsigned ArgSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002802 bool ForceMutable) const {
2803
2804 // Currently, two use-cases possible:
Alp Tokerf907b892013-12-05 05:44:44 +00002805 // Case #1. Non-var-args function, and we meet first byval parameter.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002806 // Setup first unallocated register as first byval register;
2807 // eat all remained registers
2808 // (these two actions are performed by HandleByVal method).
2809 // Then, here, we initialize stack frame with
2810 // "store-reg" instructions.
2811 // Case #2. Var-args function, that doesn't contain byval parameters.
2812 // The same: eat all remained unallocated registers,
2813 // initialize stack frame.
2814
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002815 MachineFunction &MF = DAG.getMachineFunction();
2816 MachineFrameInfo *MFI = MF.getFrameInfo();
2817 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002818 unsigned firstRegToSaveIndex, lastRegToSaveIndex;
2819 unsigned RBegin, REnd;
2820 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2821 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2822 firstRegToSaveIndex = RBegin - ARM::R0;
2823 lastRegToSaveIndex = REnd - ARM::R0;
2824 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002825 firstRegToSaveIndex = CCInfo.getFirstUnallocated
Craig Topper58713212013-07-15 04:27:47 +00002826 (GPRArgRegs, array_lengthof(GPRArgRegs));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002827 lastRegToSaveIndex = 4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002828 }
2829
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002830 unsigned ArgRegsSize, ArgRegsSaveSize;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002831 computeRegArea(CCInfo, MF, InRegsParamRecordIdx, ArgSize,
2832 ArgRegsSize, ArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002833
2834 // Store any by-val regs to their spots on the stack so that they may be
2835 // loaded by deferencing the result of formal parameter pointer or va_next.
2836 // Note: once stack area for byval/varargs registers
2837 // was initialized, it can't be initialized again.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002838 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002839
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002840 unsigned Padding = ArgRegsSaveSize - ArgRegsSize;
2841
2842 if (Padding) {
2843 assert(AFI->getStoredByValParamsPadding() == 0 &&
2844 "The only parameter may be padded.");
2845 AFI->setStoredByValParamsPadding(Padding);
2846 }
2847
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002848 int FrameIndex = MFI->CreateFixedObject(
2849 ArgRegsSaveSize,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002850 Padding + ArgOffset,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002851 false);
2852 SDValue FIN = DAG.getFrameIndex(FrameIndex, getPointerTy());
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002853
2854 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002855 for (unsigned i = 0; firstRegToSaveIndex < lastRegToSaveIndex;
2856 ++firstRegToSaveIndex, ++i) {
Craig Topper760b1342012-02-22 05:59:10 +00002857 const TargetRegisterClass *RC;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002858 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002859 RC = &ARM::tGPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002860 else
Craig Topperc7242e02012-04-20 07:30:17 +00002861 RC = &ARM::GPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002862
2863 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2864 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2865 SDValue Store =
2866 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002867 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002868 false, false, 0);
2869 MemOps.push_back(Store);
2870 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2871 DAG.getConstant(4, getPointerTy()));
2872 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002873
2874 AFI->setArgRegsSaveSize(ArgRegsSaveSize + AFI->getArgRegsSaveSize());
2875
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002876 if (!MemOps.empty())
2877 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2878 &MemOps[0], MemOps.size());
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002879 return FrameIndex;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002880 } else
2881 // This will point to the next argument passed via stack.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002882 return MFI->CreateFixedObject(
2883 4, AFI->getStoredByValParamsPadding() + ArgOffset, !ForceMutable);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002884}
2885
2886// Setup stack frame, the va_list pointer will start from.
2887void
2888ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002889 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002890 unsigned ArgOffset,
2891 bool ForceMutable) const {
2892 MachineFunction &MF = DAG.getMachineFunction();
2893 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2894
2895 // Try to store any remaining integer argument regs
2896 // to their spots on the stack so that they may be loaded by deferencing
2897 // the result of va_next.
2898 // If there is no regs to be stored, just point address after last
2899 // argument passed via stack.
2900 int FrameIndex =
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002901 StoreByValRegs(CCInfo, DAG, dl, Chain, 0, CCInfo.getInRegsParamsCount(),
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002902 0, ArgOffset, 0, ForceMutable);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002903
2904 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002905}
2906
Bob Wilson2e076c42009-06-22 23:27:02 +00002907SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002908ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002909 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002910 const SmallVectorImpl<ISD::InputArg>
2911 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002912 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002913 SmallVectorImpl<SDValue> &InVals)
2914 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00002915 MachineFunction &MF = DAG.getMachineFunction();
2916 MachineFrameInfo *MFI = MF.getFrameInfo();
2917
Bob Wilsona4c22902009-04-17 19:07:39 +00002918 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2919
2920 // Assign locations to all of the incoming arguments.
2921 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00002922 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2923 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002924 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002925 CCAssignFnForNode(CallConv, /* Return*/ false,
2926 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00002927
Bob Wilsona4c22902009-04-17 19:07:39 +00002928 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002929 int lastInsIndex = -1;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002930 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002931 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
2932 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002933
2934 // Initially ArgRegsSaveSize is zero.
2935 // Then we increase this value each time we meet byval parameter.
2936 // We also increase this value in case of varargs function.
2937 AFI->setArgRegsSaveSize(0);
2938
Bob Wilsona4c22902009-04-17 19:07:39 +00002939 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2940 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002941 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
2942 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002943 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00002944 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002945 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00002946
Bob Wilsona4c22902009-04-17 19:07:39 +00002947 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002948 // f64 and vector types are split up into multiple registers or
2949 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00002950 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002951 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002952 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00002953 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00002954 SDValue ArgValue2;
2955 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00002956 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson699bdf72010-04-13 22:03:22 +00002957 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2958 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002959 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002960 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00002961 } else {
2962 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2963 Chain, DAG, dl);
2964 }
Owen Anderson9f944592009-08-11 20:47:22 +00002965 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2966 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00002967 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson9f944592009-08-11 20:47:22 +00002968 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00002969 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2970 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002971 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00002972
Bob Wilson2e076c42009-06-22 23:27:02 +00002973 } else {
Craig Topper760b1342012-02-22 05:59:10 +00002974 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002975
Owen Anderson9f944592009-08-11 20:47:22 +00002976 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00002977 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00002978 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00002979 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00002980 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00002981 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00002982 else if (RegVT == MVT::i32)
Craig Topperc7242e02012-04-20 07:30:17 +00002983 RC = AFI->isThumb1OnlyFunction() ?
2984 (const TargetRegisterClass*)&ARM::tGPRRegClass :
2985 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002986 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00002987 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00002988
2989 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002990 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002991 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00002992 }
2993
2994 // If this is an 8 or 16-bit value, it is really passed promoted
2995 // to 32 bits. Insert an assert[sz]ext to capture this, then
2996 // truncate to the right size.
2997 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002998 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002999 case CCValAssign::Full: break;
3000 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00003001 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003002 break;
3003 case CCValAssign::SExt:
3004 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
3005 DAG.getValueType(VA.getValVT()));
3006 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3007 break;
3008 case CCValAssign::ZExt:
3009 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
3010 DAG.getValueType(VA.getValVT()));
3011 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3012 break;
3013 }
3014
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003015 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003016
3017 } else { // VA.isRegLoc()
3018
3019 // sanity check
3020 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003021 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003022
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003023 int index = ArgLocs[i].getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003024
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003025 // Some Ins[] entries become multiple ArgLoc[] entries.
3026 // Process them only once.
3027 if (index != lastInsIndex)
3028 {
3029 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003030 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003031 // This can be changed with more analysis.
3032 // In case of tail call optimization mark all arguments mutable.
3033 // Since they could be overwritten by lowering of arguments in case of
3034 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003035 if (Flags.isByVal()) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003036 unsigned CurByValIndex = CCInfo.getInRegsParamsProceed();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003037 int FrameIndex = StoreByValRegs(
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003038 CCInfo, DAG, dl, Chain, CurOrigArg,
3039 CurByValIndex,
3040 Ins[VA.getValNo()].PartOffset,
3041 VA.getLocMemOffset(),
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003042 Flags.getByValSize(),
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003043 true /*force mutable frames*/);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003044 InVals.push_back(DAG.getFrameIndex(FrameIndex, getPointerTy()));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003045 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003046 } else {
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003047 unsigned FIOffset = VA.getLocMemOffset() +
3048 AFI->getStoredByValParamsPadding();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003049 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003050 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003051
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003052 // Create load nodes to retrieve arguments from the stack.
3053 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3054 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
3055 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003056 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003057 }
3058 lastInsIndex = index;
3059 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003060 }
3061 }
3062
3063 // varargs
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003064 if (isVarArg)
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003065 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00003066 CCInfo.getNextStackOffset());
Evan Cheng10043e22007-01-19 07:51:42 +00003067
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003068 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003069}
3070
3071/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003072static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003073 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003074 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003075 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003076 // Maybe this has already been legalized into the constant pool?
3077 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003078 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003079 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003080 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003081 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003082 }
3083 }
3084 return false;
3085}
3086
Evan Cheng10043e22007-01-19 07:51:42 +00003087/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3088/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003089SDValue
3090ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003091 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003092 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003093 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003094 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003095 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003096 // Constant does not fit, try adjusting it by one?
3097 switch (CC) {
3098 default: break;
3099 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003100 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003101 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003102 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003103 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003104 }
3105 break;
3106 case ISD::SETULT:
3107 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003108 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003109 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003110 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003111 }
3112 break;
3113 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003114 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003115 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003116 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003117 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003118 }
3119 break;
3120 case ISD::SETULE:
3121 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003122 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003123 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003124 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003125 }
3126 break;
3127 }
3128 }
3129 }
3130
3131 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003132 ARMISD::NodeType CompareType;
3133 switch (CondCode) {
3134 default:
3135 CompareType = ARMISD::CMP;
3136 break;
3137 case ARMCC::EQ:
3138 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003139 // Uses only Z Flag
3140 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003141 break;
3142 }
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003143 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003144 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003145}
3146
3147/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003148SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003149ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003150 SDLoc dl) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003151 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003152 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003153 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003154 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003155 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3156 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003157}
3158
Bob Wilson45acbd02011-03-08 01:17:20 +00003159/// duplicateCmp - Glue values can have only one use, so this function
3160/// duplicates a comparison node.
3161SDValue
3162ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3163 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003164 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003165 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3166 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3167
3168 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3169 Cmp = Cmp.getOperand(0);
3170 Opc = Cmp.getOpcode();
3171 if (Opc == ARMISD::CMPFP)
3172 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3173 else {
3174 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3175 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3176 }
3177 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3178}
3179
Bill Wendling6a981312010-08-11 08:43:16 +00003180SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3181 SDValue Cond = Op.getOperand(0);
3182 SDValue SelectTrue = Op.getOperand(1);
3183 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003184 SDLoc dl(Op);
Bill Wendling6a981312010-08-11 08:43:16 +00003185
3186 // Convert:
3187 //
3188 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3189 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3190 //
3191 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3192 const ConstantSDNode *CMOVTrue =
3193 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3194 const ConstantSDNode *CMOVFalse =
3195 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3196
3197 if (CMOVTrue && CMOVFalse) {
3198 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3199 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3200
3201 SDValue True;
3202 SDValue False;
3203 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3204 True = SelectTrue;
3205 False = SelectFalse;
3206 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3207 True = SelectFalse;
3208 False = SelectTrue;
3209 }
3210
3211 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003212 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003213 SDValue ARMcc = Cond.getOperand(2);
3214 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003215 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003216 assert(True.getValueType() == VT);
3217 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendling6a981312010-08-11 08:43:16 +00003218 }
3219 }
3220 }
3221
Dan Gohmand4a77c42012-02-24 00:09:36 +00003222 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3223 // undefined bits before doing a full-word comparison with zero.
3224 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
3225 DAG.getConstant(1, Cond.getValueType()));
3226
Bill Wendling6a981312010-08-11 08:43:16 +00003227 return DAG.getSelectCC(dl, Cond,
3228 DAG.getConstant(0, Cond.getValueType()),
3229 SelectTrue, SelectFalse, ISD::SETNE);
3230}
3231
Joey Gouly881eab52013-08-22 15:29:11 +00003232static ISD::CondCode getInverseCCForVSEL(ISD::CondCode CC) {
3233 if (CC == ISD::SETNE)
3234 return ISD::SETEQ;
Weiming Zhao63871d22013-12-18 22:25:17 +00003235 return ISD::getSetCCInverse(CC, true);
Joey Gouly881eab52013-08-22 15:29:11 +00003236}
3237
3238static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3239 bool &swpCmpOps, bool &swpVselOps) {
3240 // Start by selecting the GE condition code for opcodes that return true for
3241 // 'equality'
3242 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3243 CC == ISD::SETULE)
3244 CondCode = ARMCC::GE;
3245
3246 // and GT for opcodes that return false for 'equality'.
3247 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3248 CC == ISD::SETULT)
3249 CondCode = ARMCC::GT;
3250
3251 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3252 // to swap the compare operands.
3253 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3254 CC == ISD::SETULT)
3255 swpCmpOps = true;
3256
3257 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3258 // If we have an unordered opcode, we need to swap the operands to the VSEL
3259 // instruction (effectively negating the condition).
3260 //
3261 // This also has the effect of swapping which one of 'less' or 'greater'
3262 // returns true, so we also swap the compare operands. It also switches
3263 // whether we return true for 'equality', so we compensate by picking the
3264 // opposite condition code to our original choice.
3265 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3266 CC == ISD::SETUGT) {
3267 swpCmpOps = !swpCmpOps;
3268 swpVselOps = !swpVselOps;
3269 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3270 }
3271
3272 // 'ordered' is 'anything but unordered', so use the VS condition code and
3273 // swap the VSEL operands.
3274 if (CC == ISD::SETO) {
3275 CondCode = ARMCC::VS;
3276 swpVselOps = true;
3277 }
3278
3279 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3280 // code and swap the VSEL operands.
3281 if (CC == ISD::SETUNE) {
3282 CondCode = ARMCC::EQ;
3283 swpVselOps = true;
3284 }
3285}
3286
Dan Gohman21cea8a2010-04-17 15:26:15 +00003287SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003288 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003289 SDValue LHS = Op.getOperand(0);
3290 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003291 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003292 SDValue TrueVal = Op.getOperand(2);
3293 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003294 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003295
Owen Anderson9f944592009-08-11 20:47:22 +00003296 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003297 // Try to generate VSEL on ARMv8.
3298 // The VSEL instruction can't use all the usual ARM condition
3299 // codes: it only has two bits to select the condition code, so it's
3300 // constrained to use only GE, GT, VS and EQ.
3301 //
3302 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3303 // swap the operands of the previous compare instruction (effectively
3304 // inverting the compare condition, swapping 'less' and 'greater') and
3305 // sometimes need to swap the operands to the VSEL (which inverts the
3306 // condition in the sense of firing whenever the previous condition didn't)
Joey Goulyccd04892013-09-13 13:46:57 +00003307 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003308 TrueVal.getValueType() == MVT::f64)) {
3309 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3310 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3311 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
3312 CC = getInverseCCForVSEL(CC);
3313 std::swap(TrueVal, FalseVal);
3314 }
3315 }
3316
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003317 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003318 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003319 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Joey Gouly881eab52013-08-22 15:29:11 +00003320 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3321 Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003322 }
3323
3324 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003325 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003326
Joey Gouly881eab52013-08-22 15:29:11 +00003327 // Try to generate VSEL on ARMv8.
Joey Goulyccd04892013-09-13 13:46:57 +00003328 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003329 TrueVal.getValueType() == MVT::f64)) {
Joey Goulye3dd6842013-08-23 12:01:13 +00003330 // We can select VMAXNM/VMINNM from a compare followed by a select with the
3331 // same operands, as follows:
3332 // c = fcmp [ogt, olt, ugt, ult] a, b
3333 // select c, a, b
3334 // We only do this in unsafe-fp-math, because signed zeros and NaNs are
3335 // handled differently than the original code sequence.
3336 if (getTargetMachine().Options.UnsafeFPMath && LHS == TrueVal &&
3337 RHS == FalseVal) {
3338 if (CC == ISD::SETOGT || CC == ISD::SETUGT)
3339 return DAG.getNode(ARMISD::VMAXNM, dl, VT, TrueVal, FalseVal);
3340 if (CC == ISD::SETOLT || CC == ISD::SETULT)
3341 return DAG.getNode(ARMISD::VMINNM, dl, VT, TrueVal, FalseVal);
3342 }
3343
Joey Gouly881eab52013-08-22 15:29:11 +00003344 bool swpCmpOps = false;
3345 bool swpVselOps = false;
3346 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3347
3348 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3349 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3350 if (swpCmpOps)
3351 std::swap(LHS, RHS);
3352 if (swpVselOps)
3353 std::swap(TrueVal, FalseVal);
3354 }
3355 }
3356
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003357 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3358 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003359 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00003360 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003361 ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003362 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003363 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003364 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003365 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson7117a912009-03-20 22:42:55 +00003366 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003367 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Cheng10043e22007-01-19 07:51:42 +00003368 }
3369 return Result;
3370}
3371
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003372/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3373/// to morph to an integer compare sequence.
3374static bool canChangeToInt(SDValue Op, bool &SeenZero,
3375 const ARMSubtarget *Subtarget) {
3376 SDNode *N = Op.getNode();
3377 if (!N->hasOneUse())
3378 // Otherwise it requires moving the value from fp to integer registers.
3379 return false;
3380 if (!N->getNumValues())
3381 return false;
3382 EVT VT = Op.getValueType();
3383 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3384 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3385 // vmrs are very slow, e.g. cortex-a8.
3386 return false;
3387
3388 if (isFloatingPointZero(Op)) {
3389 SeenZero = true;
3390 return true;
3391 }
3392 return ISD::isNormalLoad(N);
3393}
3394
3395static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3396 if (isFloatingPointZero(Op))
3397 return DAG.getConstant(0, MVT::i32);
3398
3399 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003400 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003401 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003402 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003403 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003404
3405 llvm_unreachable("Unknown VFP cmp argument!");
3406}
3407
3408static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3409 SDValue &RetVal1, SDValue &RetVal2) {
3410 if (isFloatingPointZero(Op)) {
3411 RetVal1 = DAG.getConstant(0, MVT::i32);
3412 RetVal2 = DAG.getConstant(0, MVT::i32);
3413 return;
3414 }
3415
3416 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3417 SDValue Ptr = Ld->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003418 RetVal1 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003419 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003420 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003421 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003422 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003423
3424 EVT PtrType = Ptr.getValueType();
3425 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003426 SDValue NewPtr = DAG.getNode(ISD::ADD, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003427 PtrType, Ptr, DAG.getConstant(4, PtrType));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003428 RetVal2 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003429 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003430 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003431 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003432 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003433 return;
3434 }
3435
3436 llvm_unreachable("Unknown VFP cmp argument!");
3437}
3438
3439/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3440/// f32 and even f64 comparisons to integer ones.
3441SDValue
3442ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3443 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003444 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003445 SDValue LHS = Op.getOperand(2);
3446 SDValue RHS = Op.getOperand(3);
3447 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003448 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003449
Evan Chengd12af5d2012-03-01 23:27:13 +00003450 bool LHSSeenZero = false;
3451 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3452 bool RHSSeenZero = false;
3453 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3454 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003455 // If unsafe fp math optimization is enabled and there are no other uses of
3456 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003457 // to an integer comparison.
3458 if (CC == ISD::SETOEQ)
3459 CC = ISD::SETEQ;
3460 else if (CC == ISD::SETUNE)
3461 CC = ISD::SETNE;
3462
Evan Chengd12af5d2012-03-01 23:27:13 +00003463 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003464 SDValue ARMcc;
3465 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003466 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3467 bitcastf32Toi32(LHS, DAG), Mask);
3468 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3469 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003470 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3471 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3472 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3473 Chain, Dest, ARMcc, CCR, Cmp);
3474 }
3475
3476 SDValue LHS1, LHS2;
3477 SDValue RHS1, RHS2;
3478 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3479 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003480 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3481 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003482 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3483 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003484 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003485 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
3486 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
3487 }
3488
3489 return SDValue();
3490}
3491
3492SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3493 SDValue Chain = Op.getOperand(0);
3494 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3495 SDValue LHS = Op.getOperand(2);
3496 SDValue RHS = Op.getOperand(3);
3497 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003498 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003499
Owen Anderson9f944592009-08-11 20:47:22 +00003500 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003501 SDValue ARMcc;
3502 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003503 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003504 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003505 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003506 }
3507
Owen Anderson9f944592009-08-11 20:47:22 +00003508 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003509
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003510 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003511 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3512 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3513 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3514 if (Result.getNode())
3515 return Result;
3516 }
3517
Evan Cheng10043e22007-01-19 07:51:42 +00003518 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003519 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003520
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003521 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3522 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003523 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003524 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003525 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesen400dc2e2009-02-06 21:50:26 +00003526 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Cheng10043e22007-01-19 07:51:42 +00003527 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003528 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3529 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesen400dc2e2009-02-06 21:50:26 +00003530 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Cheng10043e22007-01-19 07:51:42 +00003531 }
3532 return Res;
3533}
3534
Dan Gohman21cea8a2010-04-17 15:26:15 +00003535SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003536 SDValue Chain = Op.getOperand(0);
3537 SDValue Table = Op.getOperand(1);
3538 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003539 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003540
Owen Anderson53aa7a92009-08-10 22:56:29 +00003541 EVT PTy = getPointerTy();
Evan Cheng10043e22007-01-19 07:51:42 +00003542 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3543 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3f17aee2009-07-14 18:44:34 +00003544 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003545 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson9f944592009-08-11 20:47:22 +00003546 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chengc8bed032009-07-28 20:53:24 +00003547 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3548 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003549 if (Subtarget->isThumb2()) {
3550 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3551 // which does another jump to the destination. This also makes it easier
3552 // to translate it to TBB / TBH later.
3553 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00003554 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Chengc6d70ae2009-07-29 02:18:14 +00003555 Addr, Op.getOperand(2), JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003556 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00003557 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003558 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattner7727d052010-09-21 06:44:06 +00003559 MachinePointerInfo::getJumpTable(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003560 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003561 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00003562 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson9f944592009-08-11 20:47:22 +00003563 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003564 } else {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003565 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00003566 MachinePointerInfo::getJumpTable(),
3567 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003568 Chain = Addr.getValue(1);
Owen Anderson9f944592009-08-11 20:47:22 +00003569 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003570 }
Evan Cheng10043e22007-01-19 07:51:42 +00003571}
3572
Eli Friedman2d4055b2011-11-09 23:36:02 +00003573static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00003574 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003575 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003576
James Molloy547d4c02012-02-20 09:24:05 +00003577 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3578 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3579 return Op;
3580 return DAG.UnrollVectorOp(Op.getNode());
3581 }
3582
3583 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3584 "Invalid type for custom lowering!");
3585 if (VT != MVT::v4i16)
3586 return DAG.UnrollVectorOp(Op.getNode());
3587
3588 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3589 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003590}
3591
Bob Wilsone4191e72010-03-19 22:51:32 +00003592static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman2d4055b2011-11-09 23:36:02 +00003593 EVT VT = Op.getValueType();
3594 if (VT.isVector())
3595 return LowerVectorFP_TO_INT(Op, DAG);
3596
Andrew Trickef9de2a2013-05-25 02:42:55 +00003597 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003598 unsigned Opc;
3599
3600 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003601 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003602 case ISD::FP_TO_SINT:
3603 Opc = ARMISD::FTOSI;
3604 break;
3605 case ISD::FP_TO_UINT:
3606 Opc = ARMISD::FTOUI;
3607 break;
3608 }
3609 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00003610 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003611}
3612
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003613static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3614 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003615 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003616
Eli Friedman2d4055b2011-11-09 23:36:02 +00003617 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3618 if (VT.getVectorElementType() == MVT::f32)
3619 return Op;
3620 return DAG.UnrollVectorOp(Op.getNode());
3621 }
3622
Duncan Sandsa41634e2011-08-12 14:54:45 +00003623 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3624 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003625 if (VT != MVT::v4f32)
3626 return DAG.UnrollVectorOp(Op.getNode());
3627
3628 unsigned CastOpc;
3629 unsigned Opc;
3630 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003631 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003632 case ISD::SINT_TO_FP:
3633 CastOpc = ISD::SIGN_EXTEND;
3634 Opc = ISD::SINT_TO_FP;
3635 break;
3636 case ISD::UINT_TO_FP:
3637 CastOpc = ISD::ZERO_EXTEND;
3638 Opc = ISD::UINT_TO_FP;
3639 break;
3640 }
3641
3642 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3643 return DAG.getNode(Opc, dl, VT, Op);
3644}
3645
Bob Wilsone4191e72010-03-19 22:51:32 +00003646static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3647 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003648 if (VT.isVector())
3649 return LowerVectorINT_TO_FP(Op, DAG);
3650
Andrew Trickef9de2a2013-05-25 02:42:55 +00003651 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003652 unsigned Opc;
3653
3654 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003655 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003656 case ISD::SINT_TO_FP:
3657 Opc = ARMISD::SITOF;
3658 break;
3659 case ISD::UINT_TO_FP:
3660 Opc = ARMISD::UITOF;
3661 break;
3662 }
3663
Wesley Peck527da1b2010-11-23 03:31:01 +00003664 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilsone4191e72010-03-19 22:51:32 +00003665 return DAG.getNode(Opc, dl, VT, Op);
3666}
3667
Evan Cheng25f93642010-07-08 02:08:50 +00003668SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00003669 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003670 SDValue Tmp0 = Op.getOperand(0);
3671 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003672 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003673 EVT VT = Op.getValueType();
3674 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00003675 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3676 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3677 bool UseNEON = !InGPR && Subtarget->hasNEON();
3678
3679 if (UseNEON) {
3680 // Use VBSL to copy the sign bit.
3681 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3682 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3683 DAG.getTargetConstant(EncodedVal, MVT::i32));
3684 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3685 if (VT == MVT::f64)
3686 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3687 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3688 DAG.getConstant(32, MVT::i32));
3689 else /*if (VT == MVT::f32)*/
3690 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3691 if (SrcVT == MVT::f32) {
3692 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3693 if (VT == MVT::f64)
3694 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3695 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3696 DAG.getConstant(32, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00003697 } else if (VT == MVT::f32)
3698 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3699 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3700 DAG.getConstant(32, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00003701 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3702 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3703
3704 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3705 MVT::i32);
3706 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3707 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3708 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00003709
Evan Chengd6b641e2011-02-23 02:24:55 +00003710 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3711 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3712 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00003713 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00003714 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3715 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3716 DAG.getConstant(0, MVT::i32));
3717 } else {
3718 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3719 }
3720
3721 return Res;
3722 }
Evan Cheng2da1c952011-02-11 02:28:55 +00003723
3724 // Bitcast operand 1 to i32.
3725 if (SrcVT == MVT::f64)
3726 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3727 &Tmp1, 1).getValue(1);
3728 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3729
Evan Chengd6b641e2011-02-23 02:24:55 +00003730 // Or in the signbit with integer operations.
3731 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3732 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3733 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3734 if (VT == MVT::f32) {
3735 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3736 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3737 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3738 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00003739 }
3740
Evan Chengd6b641e2011-02-23 02:24:55 +00003741 // f64: Or the high part with signbit and then combine two parts.
3742 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3743 &Tmp0, 1);
3744 SDValue Lo = Tmp0.getValue(0);
3745 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3746 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3747 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00003748}
3749
Evan Cheng168ced92010-05-22 01:47:14 +00003750SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3751 MachineFunction &MF = DAG.getMachineFunction();
3752 MachineFrameInfo *MFI = MF.getFrameInfo();
3753 MFI->setReturnAddressIsTaken(true);
3754
Bill Wendling908bf812014-01-06 00:43:20 +00003755 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00003756 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00003757
Evan Cheng168ced92010-05-22 01:47:14 +00003758 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003759 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00003760 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3761 if (Depth) {
3762 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3763 SDValue Offset = DAG.getConstant(4, MVT::i32);
3764 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3765 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003766 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00003767 }
3768
3769 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00003770 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00003771 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3772}
3773
Dan Gohman21cea8a2010-04-17 15:26:15 +00003774SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003775 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3776 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00003777
Owen Anderson53aa7a92009-08-10 22:56:29 +00003778 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003779 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003780 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Tim Northoverd6a729b2014-01-06 14:28:05 +00003781 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetMachO())
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003782 ? ARM::R7 : ARM::R11;
3783 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3784 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00003785 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3786 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003787 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003788 return FrameAddr;
3789}
3790
Wesley Peck527da1b2010-11-23 03:31:01 +00003791/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00003792/// expand a bit convert where either the source or destination type is i64 to
3793/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3794/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3795/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00003796static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00003797 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003798 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003799 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00003800
Bob Wilson59b70ea2010-04-17 05:30:19 +00003801 // This function is only supposed to be called for i64 types, either as the
3802 // source or destination of the bit convert.
3803 EVT SrcVT = Op.getValueType();
3804 EVT DstVT = N->getValueType(0);
3805 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00003806 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00003807
Bob Wilson59b70ea2010-04-17 05:30:19 +00003808 // Turn i64->f64 into VMOVDRR.
3809 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson9f944592009-08-11 20:47:22 +00003810 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3811 DAG.getConstant(0, MVT::i32));
3812 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3813 DAG.getConstant(1, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003814 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00003815 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00003816 }
Bob Wilson7117a912009-03-20 22:42:55 +00003817
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00003818 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00003819 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3820 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3821 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3822 // Merge the pieces into a single i64 value.
3823 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3824 }
Bob Wilson7117a912009-03-20 22:42:55 +00003825
Bob Wilson59b70ea2010-04-17 05:30:19 +00003826 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00003827}
3828
Bob Wilson2e076c42009-06-22 23:27:02 +00003829/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00003830/// Zero vectors are used to represent vector negation and in those cases
3831/// will be implemented with the NEON VNEG instruction. However, VNEG does
3832/// not support i64 elements, so sometimes the zero vectors will need to be
3833/// explicitly constructed. Regardless, use a canonical VMOV to create the
3834/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003835static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003836 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00003837 // The canonical modified immediate encoding of a zero vector is....0!
3838 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3839 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3840 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00003841 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00003842}
3843
Jim Grosbach624fcb22009-10-31 21:00:56 +00003844/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3845/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00003846SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3847 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00003848 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3849 EVT VT = Op.getValueType();
3850 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003851 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00003852 SDValue ShOpLo = Op.getOperand(0);
3853 SDValue ShOpHi = Op.getOperand(1);
3854 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003855 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003856 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00003857
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003858 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3859
Jim Grosbach624fcb22009-10-31 21:00:56 +00003860 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3861 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3862 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3863 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3864 DAG.getConstant(VTBits, MVT::i32));
3865 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3866 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003867 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00003868
3869 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3870 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003871 ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003872 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003873 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00003874 CCR, Cmp);
3875
3876 SDValue Ops[2] = { Lo, Hi };
3877 return DAG.getMergeValues(Ops, 2, dl);
3878}
3879
Jim Grosbach5d994042009-10-31 19:38:01 +00003880/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3881/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00003882SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3883 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00003884 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3885 EVT VT = Op.getValueType();
3886 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003887 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00003888 SDValue ShOpLo = Op.getOperand(0);
3889 SDValue ShOpHi = Op.getOperand(1);
3890 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003891 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00003892
3893 assert(Op.getOpcode() == ISD::SHL_PARTS);
3894 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3895 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3896 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3897 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3898 DAG.getConstant(VTBits, MVT::i32));
3899 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3900 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3901
3902 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3903 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3904 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003905 ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00003906 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003907 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00003908 CCR, Cmp);
3909
3910 SDValue Ops[2] = { Lo, Hi };
3911 return DAG.getMergeValues(Ops, 2, dl);
3912}
3913
Jim Grosbach535d3b42010-09-08 03:54:02 +00003914SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00003915 SelectionDAG &DAG) const {
3916 // The rounding mode is in bits 23:22 of the FPSCR.
3917 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3918 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3919 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003920 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00003921 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3922 DAG.getConstant(Intrinsic::arm_get_fpscr,
3923 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00003924 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemanb69b1822010-08-03 21:31:55 +00003925 DAG.getConstant(1U << 22, MVT::i32));
3926 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3927 DAG.getConstant(22, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00003928 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemanb69b1822010-08-03 21:31:55 +00003929 DAG.getConstant(3, MVT::i32));
3930}
3931
Jim Grosbach8546ec92010-01-18 19:58:49 +00003932static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3933 const ARMSubtarget *ST) {
3934 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003935 SDLoc dl(N);
Jim Grosbach8546ec92010-01-18 19:58:49 +00003936
3937 if (!ST->hasV6T2Ops())
3938 return SDValue();
3939
3940 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3941 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3942}
3943
Evan Chengb4eae132012-12-04 22:41:50 +00003944/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
3945/// for each 16-bit element from operand, repeated. The basic idea is to
3946/// leverage vcnt to get the 8-bit counts, gather and add the results.
3947///
3948/// Trace for v4i16:
3949/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3950/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
3951/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00003952/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00003953/// [b0 b1 b2 b3 b4 b5 b6 b7]
3954/// +[b1 b0 b3 b2 b5 b4 b7 b6]
3955/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
3956/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
3957static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
3958 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003959 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00003960
3961 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
3962 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
3963 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
3964 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
3965 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
3966 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
3967}
3968
3969/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
3970/// bit-count for each 16-bit element from the operand. We need slightly
3971/// different sequencing for v4i16 and v8i16 to stay within NEON's available
3972/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00003973///
Evan Chengb4eae132012-12-04 22:41:50 +00003974/// Trace for v4i16:
3975/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3976/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
3977/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
3978/// v4i16:Extracted = [k0 k1 k2 k3 ]
3979static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
3980 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003981 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00003982
3983 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
3984 if (VT.is64BitVector()) {
3985 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
3986 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
3987 DAG.getIntPtrConstant(0));
3988 } else {
3989 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
3990 BitCounts, DAG.getIntPtrConstant(0));
3991 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
3992 }
3993}
3994
3995/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
3996/// bit-count for each 32-bit element from the operand. The idea here is
3997/// to split the vector into 16-bit elements, leverage the 16-bit count
3998/// routine, and then combine the results.
3999///
4000/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
4001/// input = [v0 v1 ] (vi: 32-bit elements)
4002/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
4003/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004004/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004005/// [k0 k1 k2 k3 ]
4006/// N1 =+[k1 k0 k3 k2 ]
4007/// [k0 k2 k1 k3 ]
4008/// N2 =+[k1 k3 k0 k2 ]
4009/// [k0 k2 k1 k3 ]
4010/// Extended =+[k1 k3 k0 k2 ]
4011/// [k0 k2 ]
4012/// Extracted=+[k1 k3 ]
4013///
4014static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4015 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004016 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004017
4018 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4019
4020 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4021 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4022 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4023 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4024 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4025
4026 if (VT.is64BitVector()) {
4027 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4028 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
4029 DAG.getIntPtrConstant(0));
4030 } else {
4031 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
4032 DAG.getIntPtrConstant(0));
4033 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4034 }
4035}
4036
4037static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4038 const ARMSubtarget *ST) {
4039 EVT VT = N->getValueType(0);
4040
4041 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004042 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4043 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004044 "Unexpected type for custom ctpop lowering");
4045
4046 if (VT.getVectorElementType() == MVT::i32)
4047 return lowerCTPOP32BitElements(N, DAG);
4048 else
4049 return lowerCTPOP16BitElements(N, DAG);
4050}
4051
Bob Wilson2e076c42009-06-22 23:27:02 +00004052static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4053 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004054 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004055 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004056
Bob Wilson7d471332010-11-18 21:16:28 +00004057 if (!VT.isVector())
4058 return SDValue();
4059
Bob Wilson2e076c42009-06-22 23:27:02 +00004060 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004061 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004062
Bob Wilson7d471332010-11-18 21:16:28 +00004063 // Left shifts translate directly to the vshiftu intrinsic.
4064 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004065 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilson7d471332010-11-18 21:16:28 +00004066 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
4067 N->getOperand(0), N->getOperand(1));
4068
4069 assert((N->getOpcode() == ISD::SRA ||
4070 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4071
4072 // NEON uses the same intrinsics for both left and right shifts. For
4073 // right shifts, the shift amounts are negative, so negate the vector of
4074 // shift amounts.
4075 EVT ShiftVT = N->getOperand(1).getValueType();
4076 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4077 getZeroVector(ShiftVT, DAG, dl),
4078 N->getOperand(1));
4079 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4080 Intrinsic::arm_neon_vshifts :
4081 Intrinsic::arm_neon_vshiftu);
4082 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4083 DAG.getConstant(vshiftInt, MVT::i32),
4084 N->getOperand(0), NegatedCount);
4085}
4086
4087static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4088 const ARMSubtarget *ST) {
4089 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004090 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004091
Eli Friedman682d8c12009-08-22 03:13:10 +00004092 // We can get here for a node like i32 = ISD::SHL i32, i64
4093 if (VT != MVT::i64)
4094 return SDValue();
4095
4096 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004097 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004098
Chris Lattnerf81d5882007-11-24 07:07:01 +00004099 // We only lower SRA, SRL of 1 here, all others use generic lowering.
4100 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmaneffb8942008-09-12 16:56:44 +00004101 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands6ed40142008-12-01 11:39:25 +00004102 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004103
Chris Lattnerf81d5882007-11-24 07:07:01 +00004104 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004105 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004106
Chris Lattnerf81d5882007-11-24 07:07:01 +00004107 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004108 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004109 DAG.getConstant(0, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004110 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004111 DAG.getConstant(1, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004112
Chris Lattnerf81d5882007-11-24 07:07:01 +00004113 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4114 // captures the result into a carry flag.
4115 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattner3e5fbd72010-12-21 02:38:05 +00004116 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson7117a912009-03-20 22:42:55 +00004117
Chris Lattnerf81d5882007-11-24 07:07:01 +00004118 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004119 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004120
Chris Lattnerf81d5882007-11-24 07:07:01 +00004121 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004122 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004123}
4124
Bob Wilson2e076c42009-06-22 23:27:02 +00004125static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4126 SDValue TmpOp0, TmpOp1;
4127 bool Invert = false;
4128 bool Swap = false;
4129 unsigned Opc = 0;
4130
4131 SDValue Op0 = Op.getOperand(0);
4132 SDValue Op1 = Op.getOperand(1);
4133 SDValue CC = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004134 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004135 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004136 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004137
4138 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
4139 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004140 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004141 case ISD::SETUNE:
4142 case ISD::SETNE: Invert = true; // Fallthrough
4143 case ISD::SETOEQ:
4144 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4145 case ISD::SETOLT:
4146 case ISD::SETLT: Swap = true; // Fallthrough
4147 case ISD::SETOGT:
4148 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4149 case ISD::SETOLE:
4150 case ISD::SETLE: Swap = true; // Fallthrough
4151 case ISD::SETOGE:
4152 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4153 case ISD::SETUGE: Swap = true; // Fallthrough
4154 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4155 case ISD::SETUGT: Swap = true; // Fallthrough
4156 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4157 case ISD::SETUEQ: Invert = true; // Fallthrough
4158 case ISD::SETONE:
4159 // Expand this to (OLT | OGT).
4160 TmpOp0 = Op0;
4161 TmpOp1 = Op1;
4162 Opc = ISD::OR;
4163 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4164 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
4165 break;
4166 case ISD::SETUO: Invert = true; // Fallthrough
4167 case ISD::SETO:
4168 // Expand this to (OLT | OGE).
4169 TmpOp0 = Op0;
4170 TmpOp1 = Op1;
4171 Opc = ISD::OR;
4172 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4173 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
4174 break;
4175 }
4176 } else {
4177 // Integer comparisons.
4178 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004179 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004180 case ISD::SETNE: Invert = true;
4181 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4182 case ISD::SETLT: Swap = true;
4183 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4184 case ISD::SETLE: Swap = true;
4185 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4186 case ISD::SETULT: Swap = true;
4187 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4188 case ISD::SETULE: Swap = true;
4189 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4190 }
4191
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004192 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004193 if (Opc == ARMISD::VCEQ) {
4194
4195 SDValue AndOp;
4196 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4197 AndOp = Op0;
4198 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4199 AndOp = Op1;
4200
4201 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004202 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004203 AndOp = AndOp.getOperand(0);
4204
4205 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4206 Opc = ARMISD::VTST;
Wesley Peck527da1b2010-11-23 03:31:01 +00004207 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
4208 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004209 Invert = !Invert;
4210 }
4211 }
4212 }
4213
4214 if (Swap)
4215 std::swap(Op0, Op1);
4216
Owen Andersonc7baee32010-11-08 23:21:22 +00004217 // If one of the operands is a constant vector zero, attempt to fold the
4218 // comparison to a specialized compare-against-zero form.
4219 SDValue SingleOp;
4220 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4221 SingleOp = Op0;
4222 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4223 if (Opc == ARMISD::VCGE)
4224 Opc = ARMISD::VCLEZ;
4225 else if (Opc == ARMISD::VCGT)
4226 Opc = ARMISD::VCLTZ;
4227 SingleOp = Op1;
4228 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004229
Owen Andersonc7baee32010-11-08 23:21:22 +00004230 SDValue Result;
4231 if (SingleOp.getNode()) {
4232 switch (Opc) {
4233 case ARMISD::VCEQ:
4234 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
4235 case ARMISD::VCGE:
4236 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
4237 case ARMISD::VCLEZ:
4238 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
4239 case ARMISD::VCGT:
4240 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
4241 case ARMISD::VCLTZ:
4242 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
4243 default:
4244 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4245 }
4246 } else {
4247 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4248 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004249
4250 if (Invert)
4251 Result = DAG.getNOT(dl, Result, VT);
4252
4253 return Result;
4254}
4255
Bob Wilson5b2b5042010-06-14 22:19:57 +00004256/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4257/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004258/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004259static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4260 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Andersona4076922010-11-05 21:57:54 +00004261 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004262 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004263
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004264 // SplatBitSize is set to the smallest size that splats the vector, so a
4265 // zero vector will always have SplatBitSize == 8. However, NEON modified
4266 // immediate instructions others than VMOV do not support the 8-bit encoding
4267 // of a zero vector, and the default encoding of zero is supposed to be the
4268 // 32-bit version.
4269 if (SplatBits == 0)
4270 SplatBitSize = 32;
4271
Bob Wilson2e076c42009-06-22 23:27:02 +00004272 switch (SplatBitSize) {
4273 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004274 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004275 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004276 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004277 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004278 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004279 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004280 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004281 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004282
4283 case 16:
4284 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004285 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004286 if ((SplatBits & ~0xff) == 0) {
4287 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004288 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004289 Imm = SplatBits;
4290 break;
4291 }
4292 if ((SplatBits & ~0xff00) == 0) {
4293 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004294 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004295 Imm = SplatBits >> 8;
4296 break;
4297 }
4298 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004299
4300 case 32:
4301 // NEON's 32-bit VMOV supports splat values where:
4302 // * only one byte is nonzero, or
4303 // * the least significant byte is 0xff and the second byte is nonzero, or
4304 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004305 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004306 if ((SplatBits & ~0xff) == 0) {
4307 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004308 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004309 Imm = SplatBits;
4310 break;
4311 }
4312 if ((SplatBits & ~0xff00) == 0) {
4313 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004314 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004315 Imm = SplatBits >> 8;
4316 break;
4317 }
4318 if ((SplatBits & ~0xff0000) == 0) {
4319 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004320 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004321 Imm = SplatBits >> 16;
4322 break;
4323 }
4324 if ((SplatBits & ~0xff000000) == 0) {
4325 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004326 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004327 Imm = SplatBits >> 24;
4328 break;
4329 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004330
Owen Andersona4076922010-11-05 21:57:54 +00004331 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4332 if (type == OtherModImm) return SDValue();
4333
Bob Wilson2e076c42009-06-22 23:27:02 +00004334 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004335 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4336 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004337 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004338 Imm = SplatBits >> 8;
4339 SplatBits |= 0xff;
4340 break;
4341 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004342
4343 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004344 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4345 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004346 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004347 Imm = SplatBits >> 16;
4348 SplatBits |= 0xffff;
4349 break;
4350 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004351
4352 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4353 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4354 // VMOV.I32. A (very) minor optimization would be to replicate the value
4355 // and fall through here to test for a valid 64-bit splat. But, then the
4356 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004357 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004358
4359 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004360 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004361 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004362 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004363 uint64_t BitMask = 0xff;
4364 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004365 unsigned ImmMask = 1;
4366 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004367 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004368 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004369 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004370 Imm |= ImmMask;
4371 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004372 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004373 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004374 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004375 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00004376 }
Bob Wilson6eae5202010-06-11 21:34:50 +00004377 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004378 OpCmode = 0x1e;
Bob Wilson6eae5202010-06-11 21:34:50 +00004379 SplatBits = Val;
Bob Wilsona3f19012010-07-13 21:16:48 +00004380 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00004381 break;
4382 }
4383
Bob Wilson6eae5202010-06-11 21:34:50 +00004384 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00004385 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00004386 }
4387
Bob Wilsona3f19012010-07-13 21:16:48 +00004388 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4389 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00004390}
4391
Lang Hames591cdaf2012-03-29 21:56:11 +00004392SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4393 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004394 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00004395 return SDValue();
4396
Tim Northoverf79c3a52013-08-20 08:57:11 +00004397 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00004398 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004399
4400 // Try splatting with a VMOV.f32...
4401 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00004402 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
4403
Lang Hames591cdaf2012-03-29 21:56:11 +00004404 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004405 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
4406 // We have code in place to select a valid ConstantFP already, no need to
4407 // do any mangling.
4408 return Op;
4409 }
4410
4411 // It's a float and we are trying to use NEON operations where
4412 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004413 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004414 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4415 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4416 NewVal);
4417 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4418 DAG.getConstant(0, MVT::i32));
4419 }
4420
Tim Northoverf79c3a52013-08-20 08:57:11 +00004421 // The rest of our options are NEON only, make sure that's allowed before
4422 // proceeding..
4423 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
4424 return SDValue();
4425
Lang Hames591cdaf2012-03-29 21:56:11 +00004426 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00004427 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
4428
4429 // It wouldn't really be worth bothering for doubles except for one very
4430 // important value, which does happen to match: 0.0. So make sure we don't do
4431 // anything stupid.
4432 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
4433 return SDValue();
4434
4435 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
4436 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4437 false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004438 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004439 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004440 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4441 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004442 if (IsDouble)
4443 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4444
4445 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004446 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4447 VecConstant);
4448 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4449 DAG.getConstant(0, MVT::i32));
4450 }
4451
4452 // Finally, try a VMVN.i32
Tim Northoverf79c3a52013-08-20 08:57:11 +00004453 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4454 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004455 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004456 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004457 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004458
4459 if (IsDouble)
4460 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4461
4462 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004463 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4464 VecConstant);
4465 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4466 DAG.getConstant(0, MVT::i32));
4467 }
4468
4469 return SDValue();
4470}
4471
Quentin Colombet8e1fe842012-11-02 21:32:17 +00004472// check if an VEXT instruction can handle the shuffle mask when the
4473// vector sources of the shuffle are the same.
4474static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4475 unsigned NumElts = VT.getVectorNumElements();
4476
4477 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4478 if (M[0] < 0)
4479 return false;
4480
4481 Imm = M[0];
4482
4483 // If this is a VEXT shuffle, the immediate value is the index of the first
4484 // element. The other shuffle indices must be the successive elements after
4485 // the first one.
4486 unsigned ExpectedElt = Imm;
4487 for (unsigned i = 1; i < NumElts; ++i) {
4488 // Increment the expected index. If it wraps around, just follow it
4489 // back to index zero and keep going.
4490 ++ExpectedElt;
4491 if (ExpectedElt == NumElts)
4492 ExpectedElt = 0;
4493
4494 if (M[i] < 0) continue; // ignore UNDEF indices
4495 if (ExpectedElt != static_cast<unsigned>(M[i]))
4496 return false;
4497 }
4498
4499 return true;
4500}
4501
Lang Hames591cdaf2012-03-29 21:56:11 +00004502
Benjamin Kramer339ced42012-01-15 13:16:05 +00004503static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004504 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004505 unsigned NumElts = VT.getVectorNumElements();
4506 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00004507
4508 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4509 if (M[0] < 0)
4510 return false;
4511
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004512 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00004513
4514 // If this is a VEXT shuffle, the immediate value is the index of the first
4515 // element. The other shuffle indices must be the successive elements after
4516 // the first one.
4517 unsigned ExpectedElt = Imm;
4518 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004519 // Increment the expected index. If it wraps around, it may still be
4520 // a VEXT but the source vectors must be swapped.
4521 ExpectedElt += 1;
4522 if (ExpectedElt == NumElts * 2) {
4523 ExpectedElt = 0;
4524 ReverseVEXT = true;
4525 }
4526
Bob Wilson411dfad2010-08-17 05:54:34 +00004527 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004528 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00004529 return false;
4530 }
4531
4532 // Adjust the index value if the source operands will be swapped.
4533 if (ReverseVEXT)
4534 Imm -= NumElts;
4535
Bob Wilson32cd8552009-08-19 17:03:43 +00004536 return true;
4537}
4538
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004539/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4540/// instruction with the specified blocksize. (The order of the elements
4541/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00004542static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004543 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4544 "Only possible block sizes for VREV are: 16, 32, 64");
4545
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004546 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00004547 if (EltSz == 64)
4548 return false;
4549
4550 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004551 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00004552 // If the first shuffle index is UNDEF, be optimistic.
4553 if (M[0] < 0)
4554 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004555
4556 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4557 return false;
4558
4559 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004560 if (M[i] < 0) continue; // ignore UNDEF indices
4561 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004562 return false;
4563 }
4564
4565 return true;
4566}
4567
Benjamin Kramer339ced42012-01-15 13:16:05 +00004568static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00004569 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4570 // range, then 0 is placed into the resulting vector. So pretty much any mask
4571 // of 8 elements can work here.
4572 return VT == MVT::v8i8 && M.size() == 8;
4573}
4574
Benjamin Kramer339ced42012-01-15 13:16:05 +00004575static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004576 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4577 if (EltSz == 64)
4578 return false;
4579
Bob Wilsona7062312009-08-21 20:54:19 +00004580 unsigned NumElts = VT.getVectorNumElements();
4581 WhichResult = (M[0] == 0 ? 0 : 1);
4582 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004583 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4584 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsona7062312009-08-21 20:54:19 +00004585 return false;
4586 }
4587 return true;
4588}
4589
Bob Wilson0bbd3072009-12-03 06:40:55 +00004590/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4591/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4592/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004593static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004594 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4595 if (EltSz == 64)
4596 return false;
4597
4598 unsigned NumElts = VT.getVectorNumElements();
4599 WhichResult = (M[0] == 0 ? 0 : 1);
4600 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004601 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4602 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004603 return false;
4604 }
4605 return true;
4606}
4607
Benjamin Kramer339ced42012-01-15 13:16:05 +00004608static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004609 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4610 if (EltSz == 64)
4611 return false;
4612
Bob Wilsona7062312009-08-21 20:54:19 +00004613 unsigned NumElts = VT.getVectorNumElements();
4614 WhichResult = (M[0] == 0 ? 0 : 1);
4615 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004616 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsona7062312009-08-21 20:54:19 +00004617 if ((unsigned) M[i] != 2 * i + WhichResult)
4618 return false;
4619 }
4620
4621 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004622 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004623 return false;
4624
4625 return true;
4626}
4627
Bob Wilson0bbd3072009-12-03 06:40:55 +00004628/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4629/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4630/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00004631static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004632 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4633 if (EltSz == 64)
4634 return false;
4635
4636 unsigned Half = VT.getVectorNumElements() / 2;
4637 WhichResult = (M[0] == 0 ? 0 : 1);
4638 for (unsigned j = 0; j != 2; ++j) {
4639 unsigned Idx = WhichResult;
4640 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004641 int MIdx = M[i + j * Half];
4642 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson0bbd3072009-12-03 06:40:55 +00004643 return false;
4644 Idx += 2;
4645 }
4646 }
4647
4648 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4649 if (VT.is64BitVector() && EltSz == 32)
4650 return false;
4651
4652 return true;
4653}
4654
Benjamin Kramer339ced42012-01-15 13:16:05 +00004655static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004656 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4657 if (EltSz == 64)
4658 return false;
4659
Bob Wilsona7062312009-08-21 20:54:19 +00004660 unsigned NumElts = VT.getVectorNumElements();
4661 WhichResult = (M[0] == 0 ? 0 : 1);
4662 unsigned Idx = WhichResult * NumElts / 2;
4663 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004664 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4665 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsona7062312009-08-21 20:54:19 +00004666 return false;
4667 Idx += 1;
4668 }
4669
4670 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004671 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004672 return false;
4673
4674 return true;
4675}
4676
Bob Wilson0bbd3072009-12-03 06:40:55 +00004677/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
4678/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4679/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004680static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004681 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4682 if (EltSz == 64)
4683 return false;
4684
4685 unsigned NumElts = VT.getVectorNumElements();
4686 WhichResult = (M[0] == 0 ? 0 : 1);
4687 unsigned Idx = WhichResult * NumElts / 2;
4688 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004689 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4690 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004691 return false;
4692 Idx += 1;
4693 }
4694
4695 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4696 if (VT.is64BitVector() && EltSz == 32)
4697 return false;
4698
4699 return true;
4700}
4701
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00004702/// \return true if this is a reverse operation on an vector.
4703static bool isReverseMask(ArrayRef<int> M, EVT VT) {
4704 unsigned NumElts = VT.getVectorNumElements();
4705 // Make sure the mask has the right size.
4706 if (NumElts != M.size())
4707 return false;
4708
4709 // Look for <15, ..., 3, -1, 1, 0>.
4710 for (unsigned i = 0; i != NumElts; ++i)
4711 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
4712 return false;
4713
4714 return true;
4715}
4716
Dale Johannesen2bff5052010-07-29 20:10:08 +00004717// If N is an integer constant that can be moved into a register in one
4718// instruction, return an SDValue of such a constant (will become a MOV
4719// instruction). Otherwise return null.
4720static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004721 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00004722 uint64_t Val;
4723 if (!isa<ConstantSDNode>(N))
4724 return SDValue();
4725 Val = cast<ConstantSDNode>(N)->getZExtValue();
4726
4727 if (ST->isThumb1Only()) {
4728 if (Val <= 255 || ~Val <= 255)
4729 return DAG.getConstant(Val, MVT::i32);
4730 } else {
4731 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
4732 return DAG.getConstant(Val, MVT::i32);
4733 }
4734 return SDValue();
4735}
4736
Bob Wilson2e076c42009-06-22 23:27:02 +00004737// If this is a case we can't handle, return null and let the default
4738// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00004739SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
4740 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00004741 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004742 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004743 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004744
4745 APInt SplatBits, SplatUndef;
4746 unsigned SplatBitSize;
4747 bool HasAnyUndefs;
4748 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00004749 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00004750 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00004751 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00004752 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00004753 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00004754 DAG, VmovVT, VT.is128BitVector(),
4755 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00004756 if (Val.getNode()) {
4757 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00004758 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00004759 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00004760
4761 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00004762 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004763 Val = isNEONModifiedImm(NegatedImm,
4764 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00004765 DAG, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00004766 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00004767 if (Val.getNode()) {
4768 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00004769 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00004770 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00004771
4772 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00004773 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00004774 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00004775 if (ImmVal != -1) {
4776 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
4777 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
4778 }
4779 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00004780 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00004781 }
4782
Bob Wilson91fdf682010-05-22 00:23:12 +00004783 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00004784 //
4785 // As an optimisation, even if more than one value is used it may be more
4786 // profitable to splat with one value then change some lanes.
4787 //
4788 // Heuristically we decide to do this if the vector has a "dominant" value,
4789 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00004790 unsigned NumElts = VT.getVectorNumElements();
4791 bool isOnlyLowElement = true;
4792 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00004793 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00004794 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00004795
4796 // Map of the number of times a particular SDValue appears in the
4797 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00004798 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00004799 SDValue Value;
4800 for (unsigned i = 0; i < NumElts; ++i) {
4801 SDValue V = Op.getOperand(i);
4802 if (V.getOpcode() == ISD::UNDEF)
4803 continue;
4804 if (i > 0)
4805 isOnlyLowElement = false;
4806 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4807 isConstant = false;
4808
James Molloy49bdbce2012-09-06 09:55:02 +00004809 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00004810 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00004811
James Molloy49bdbce2012-09-06 09:55:02 +00004812 // Is this value dominant? (takes up more than half of the lanes)
4813 if (++Count > (NumElts / 2)) {
4814 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00004815 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00004816 }
Bob Wilson91fdf682010-05-22 00:23:12 +00004817 }
James Molloy49bdbce2012-09-06 09:55:02 +00004818 if (ValueCounts.size() != 1)
4819 usesOnlyOneValue = false;
4820 if (!Value.getNode() && ValueCounts.size() > 0)
4821 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00004822
James Molloy49bdbce2012-09-06 09:55:02 +00004823 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00004824 return DAG.getUNDEF(VT);
4825
Quentin Colombet0f2fe742013-07-23 22:34:47 +00004826 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
4827 // Keep going if we are hitting this case.
4828 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00004829 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
4830
Dale Johannesen2bff5052010-07-29 20:10:08 +00004831 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4832
Dale Johannesen710a2d92010-10-19 20:00:17 +00004833 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
4834 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00004835 if (hasDominantValue && EltSize <= 32) {
4836 if (!isConstant) {
4837 SDValue N;
4838
4839 // If we are VDUPing a value that comes directly from a vector, that will
4840 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00004841 // just use VDUPLANE. We can only do this if the lane being extracted
4842 // is at a constant index, as the VDUP from lane instructions only have
4843 // constant-index forms.
4844 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
4845 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangab1409702012-10-15 09:41:32 +00004846 // We need to create a new undef vector to use for the VDUPLANE if the
4847 // size of the vector from which we get the value is different than the
4848 // size of the vector that we need to create. We will insert the element
4849 // such that the register coalescer will remove unnecessary copies.
4850 if (VT != Value->getOperand(0).getValueType()) {
4851 ConstantSDNode *constIndex;
4852 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
4853 assert(constIndex && "The index is not a constant!");
4854 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
4855 VT.getVectorNumElements();
4856 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
4857 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
4858 Value, DAG.getConstant(index, MVT::i32)),
4859 DAG.getConstant(index, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00004860 } else
Silviu Barangab1409702012-10-15 09:41:32 +00004861 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00004862 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00004863 } else
James Molloy49bdbce2012-09-06 09:55:02 +00004864 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
4865
4866 if (!usesOnlyOneValue) {
4867 // The dominant value was splatted as 'N', but we now have to insert
4868 // all differing elements.
4869 for (unsigned I = 0; I < NumElts; ++I) {
4870 if (Op.getOperand(I) == Value)
4871 continue;
4872 SmallVector<SDValue, 3> Ops;
4873 Ops.push_back(N);
4874 Ops.push_back(Op.getOperand(I));
4875 Ops.push_back(DAG.getConstant(I, MVT::i32));
4876 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, &Ops[0], 3);
4877 }
4878 }
4879 return N;
4880 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00004881 if (VT.getVectorElementType().isFloatingPoint()) {
4882 SmallVector<SDValue, 8> Ops;
4883 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00004884 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00004885 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00004886 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4887 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesenff376752010-10-20 22:03:37 +00004888 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4889 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00004890 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00004891 }
James Molloy49bdbce2012-09-06 09:55:02 +00004892 if (usesOnlyOneValue) {
4893 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4894 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00004895 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00004896 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00004897 }
4898
4899 // If all elements are constants and the case above didn't get hit, fall back
4900 // to the default expansion, which will generate a load from the constant
4901 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00004902 if (isConstant)
4903 return SDValue();
4904
Bob Wilson6f2b8962011-01-07 21:37:30 +00004905 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4906 if (NumElts >= 4) {
4907 SDValue shuffle = ReconstructShuffle(Op, DAG);
4908 if (shuffle != SDValue())
4909 return shuffle;
4910 }
4911
Bob Wilson91fdf682010-05-22 00:23:12 +00004912 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00004913 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4914 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00004915 if (EltSize >= 32) {
4916 // Do the expansion with floating-point types, since that is what the VFP
4917 // registers are defined to use, and since i64 is not legal.
4918 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4919 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00004920 SmallVector<SDValue, 8> Ops;
4921 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00004922 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilsond8a9a042010-06-04 00:04:02 +00004923 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00004924 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00004925 }
4926
Jim Grosbach24e102a2013-07-08 18:18:52 +00004927 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
4928 // know the default expansion would otherwise fall back on something even
4929 // worse. For a vector with one or two non-undef values, that's
4930 // scalar_to_vector for the elements followed by a shuffle (provided the
4931 // shuffle is valid for the target) and materialization element by element
4932 // on the stack followed by a load for everything else.
4933 if (!isConstant && !usesOnlyOneValue) {
4934 SDValue Vec = DAG.getUNDEF(VT);
4935 for (unsigned i = 0 ; i < NumElts; ++i) {
4936 SDValue V = Op.getOperand(i);
4937 if (V.getOpcode() == ISD::UNDEF)
4938 continue;
4939 SDValue LaneIdx = DAG.getConstant(i, MVT::i32);
4940 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
4941 }
4942 return Vec;
4943 }
4944
Bob Wilson2e076c42009-06-22 23:27:02 +00004945 return SDValue();
4946}
4947
Bob Wilson6f2b8962011-01-07 21:37:30 +00004948// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00004949// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00004950SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4951 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004952 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00004953 EVT VT = Op.getValueType();
4954 unsigned NumElts = VT.getVectorNumElements();
4955
4956 SmallVector<SDValue, 2> SourceVecs;
4957 SmallVector<unsigned, 2> MinElts;
4958 SmallVector<unsigned, 2> MaxElts;
Andrew Trick5eb0a302011-01-19 02:26:13 +00004959
Bob Wilson6f2b8962011-01-07 21:37:30 +00004960 for (unsigned i = 0; i < NumElts; ++i) {
4961 SDValue V = Op.getOperand(i);
4962 if (V.getOpcode() == ISD::UNDEF)
4963 continue;
4964 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4965 // A shuffle can only come from building a vector from various
4966 // elements of other vectors.
4967 return SDValue();
Eli Friedman74d1da52011-10-14 23:58:49 +00004968 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
4969 VT.getVectorElementType()) {
4970 // This code doesn't know how to handle shuffles where the vector
4971 // element types do not match (this happens because type legalization
4972 // promotes the return type of EXTRACT_VECTOR_ELT).
4973 // FIXME: It might be appropriate to extend this code to handle
4974 // mismatched types.
4975 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00004976 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00004977
Bob Wilson6f2b8962011-01-07 21:37:30 +00004978 // Record this extraction against the appropriate vector if possible...
4979 SDValue SourceVec = V.getOperand(0);
Jim Grosbach6df755c2012-07-25 17:02:47 +00004980 // If the element number isn't a constant, we can't effectively
4981 // analyze what's going on.
4982 if (!isa<ConstantSDNode>(V.getOperand(1)))
4983 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00004984 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4985 bool FoundSource = false;
4986 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4987 if (SourceVecs[j] == SourceVec) {
4988 if (MinElts[j] > EltNo)
4989 MinElts[j] = EltNo;
4990 if (MaxElts[j] < EltNo)
4991 MaxElts[j] = EltNo;
4992 FoundSource = true;
4993 break;
4994 }
4995 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00004996
Bob Wilson6f2b8962011-01-07 21:37:30 +00004997 // Or record a new source if not...
4998 if (!FoundSource) {
4999 SourceVecs.push_back(SourceVec);
5000 MinElts.push_back(EltNo);
5001 MaxElts.push_back(EltNo);
5002 }
5003 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005004
Bob Wilson6f2b8962011-01-07 21:37:30 +00005005 // Currently only do something sane when at most two source vectors
5006 // involved.
5007 if (SourceVecs.size() > 2)
5008 return SDValue();
5009
5010 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
5011 int VEXTOffsets[2] = {0, 0};
Andrew Trick5eb0a302011-01-19 02:26:13 +00005012
Bob Wilson6f2b8962011-01-07 21:37:30 +00005013 // This loop extracts the usage patterns of the source vectors
5014 // and prepares appropriate SDValues for a shuffle if possible.
5015 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
5016 if (SourceVecs[i].getValueType() == VT) {
5017 // No VEXT necessary
5018 ShuffleSrcs[i] = SourceVecs[i];
5019 VEXTOffsets[i] = 0;
5020 continue;
5021 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
5022 // It probably isn't worth padding out a smaller vector just to
5023 // break it down again in a shuffle.
5024 return SDValue();
5025 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005026
Bob Wilson6f2b8962011-01-07 21:37:30 +00005027 // Since only 64-bit and 128-bit vectors are legal on ARM and
5028 // we've eliminated the other cases...
Bob Wilson3fa9c062011-01-07 23:40:46 +00005029 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
5030 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick5eb0a302011-01-19 02:26:13 +00005031
Bob Wilson6f2b8962011-01-07 21:37:30 +00005032 if (MaxElts[i] - MinElts[i] >= NumElts) {
5033 // Span too large for a VEXT to cope
5034 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005035 }
5036
Bob Wilson6f2b8962011-01-07 21:37:30 +00005037 if (MinElts[i] >= NumElts) {
5038 // The extraction can just take the second half
5039 VEXTOffsets[i] = NumElts;
Eric Christopher2af95512011-01-14 23:50:53 +00005040 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5041 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005042 DAG.getIntPtrConstant(NumElts));
5043 } else if (MaxElts[i] < NumElts) {
5044 // The extraction can just take the first half
5045 VEXTOffsets[i] = 0;
Eric Christopher2af95512011-01-14 23:50:53 +00005046 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5047 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005048 DAG.getIntPtrConstant(0));
5049 } else {
5050 // An actual VEXT is needed
5051 VEXTOffsets[i] = MinElts[i];
Eric Christopher2af95512011-01-14 23:50:53 +00005052 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5053 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005054 DAG.getIntPtrConstant(0));
Eric Christopher2af95512011-01-14 23:50:53 +00005055 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5056 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005057 DAG.getIntPtrConstant(NumElts));
5058 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
5059 DAG.getConstant(VEXTOffsets[i], MVT::i32));
5060 }
5061 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005062
Bob Wilson6f2b8962011-01-07 21:37:30 +00005063 SmallVector<int, 8> Mask;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005064
Bob Wilson6f2b8962011-01-07 21:37:30 +00005065 for (unsigned i = 0; i < NumElts; ++i) {
5066 SDValue Entry = Op.getOperand(i);
5067 if (Entry.getOpcode() == ISD::UNDEF) {
5068 Mask.push_back(-1);
5069 continue;
5070 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005071
Bob Wilson6f2b8962011-01-07 21:37:30 +00005072 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher2af95512011-01-14 23:50:53 +00005073 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
5074 .getOperand(1))->getSExtValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005075 if (ExtractVec == SourceVecs[0]) {
5076 Mask.push_back(ExtractElt - VEXTOffsets[0]);
5077 } else {
5078 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
5079 }
5080 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005081
Bob Wilson6f2b8962011-01-07 21:37:30 +00005082 // Final check before we try to produce nonsense...
5083 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher2af95512011-01-14 23:50:53 +00005084 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
5085 &Mask[0]);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005086
Bob Wilson6f2b8962011-01-07 21:37:30 +00005087 return SDValue();
5088}
5089
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005090/// isShuffleMaskLegal - Targets can use this to indicate that they only
5091/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5092/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5093/// are assumed to be legal.
5094bool
5095ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5096 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005097 if (VT.getVectorNumElements() == 4 &&
5098 (VT.is128BitVector() || VT.is64BitVector())) {
5099 unsigned PFIndexes[4];
5100 for (unsigned i = 0; i != 4; ++i) {
5101 if (M[i] < 0)
5102 PFIndexes[i] = 8;
5103 else
5104 PFIndexes[i] = M[i];
5105 }
5106
5107 // Compute the index in the perfect shuffle table.
5108 unsigned PFTableIndex =
5109 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5110 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5111 unsigned Cost = (PFEntry >> 30);
5112
5113 if (Cost <= 4)
5114 return true;
5115 }
5116
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005117 bool ReverseVEXT;
Bob Wilsona7062312009-08-21 20:54:19 +00005118 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005119
Bob Wilson846bd792010-06-07 23:53:38 +00005120 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5121 return (EltSize >= 32 ||
5122 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005123 isVREVMask(M, VT, 64) ||
5124 isVREVMask(M, VT, 32) ||
5125 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005126 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005127 isVTBLMask(M, VT) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005128 isVTRNMask(M, VT, WhichResult) ||
5129 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson0bbd3072009-12-03 06:40:55 +00005130 isVZIPMask(M, VT, WhichResult) ||
5131 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
5132 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005133 isVZIP_v_undef_Mask(M, VT, WhichResult) ||
5134 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005135}
5136
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005137/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5138/// the specified operations to build the shuffle.
5139static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5140 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005141 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005142 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5143 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5144 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5145
5146 enum {
5147 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5148 OP_VREV,
5149 OP_VDUP0,
5150 OP_VDUP1,
5151 OP_VDUP2,
5152 OP_VDUP3,
5153 OP_VEXT1,
5154 OP_VEXT2,
5155 OP_VEXT3,
5156 OP_VUZPL, // VUZP, left result
5157 OP_VUZPR, // VUZP, right result
5158 OP_VZIPL, // VZIP, left result
5159 OP_VZIPR, // VZIP, right result
5160 OP_VTRNL, // VTRN, left result
5161 OP_VTRNR // VTRN, right result
5162 };
5163
5164 if (OpNum == OP_COPY) {
5165 if (LHSID == (1*9+2)*9+3) return LHS;
5166 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5167 return RHS;
5168 }
5169
5170 SDValue OpLHS, OpRHS;
5171 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5172 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5173 EVT VT = OpLHS.getValueType();
5174
5175 switch (OpNum) {
5176 default: llvm_unreachable("Unknown shuffle opcode!");
5177 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005178 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005179 if (VT.getVectorElementType() == MVT::i32 ||
5180 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005181 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5182 // vrev <4 x i16> -> VREV32
5183 if (VT.getVectorElementType() == MVT::i16)
5184 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5185 // vrev <4 x i8> -> VREV16
5186 assert(VT.getVectorElementType() == MVT::i8);
5187 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005188 case OP_VDUP0:
5189 case OP_VDUP1:
5190 case OP_VDUP2:
5191 case OP_VDUP3:
5192 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005193 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005194 case OP_VEXT1:
5195 case OP_VEXT2:
5196 case OP_VEXT3:
5197 return DAG.getNode(ARMISD::VEXT, dl, VT,
5198 OpLHS, OpRHS,
5199 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
5200 case OP_VUZPL:
5201 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005202 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005203 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
5204 case OP_VZIPL:
5205 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005206 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005207 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
5208 case OP_VTRNL:
5209 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005210 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5211 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005212 }
5213}
5214
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005215static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005216 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005217 SelectionDAG &DAG) {
5218 // Check to see if we can use the VTBL instruction.
5219 SDValue V1 = Op.getOperand(0);
5220 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005221 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005222
5223 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00005224 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005225 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
5226 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
5227
5228 if (V2.getNode()->getOpcode() == ISD::UNDEF)
5229 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
5230 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
5231 &VTBLMask[0], 8));
Bill Wendlingebecb332011-03-15 20:47:26 +00005232
Owen Anderson77aa2662011-04-05 21:48:57 +00005233 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlingebecb332011-03-15 20:47:26 +00005234 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
5235 &VTBLMask[0], 8));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005236}
5237
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005238static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
5239 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005240 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005241 SDValue OpLHS = Op.getOperand(0);
5242 EVT VT = OpLHS.getValueType();
5243
5244 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
5245 "Expect an v8i16/v16i8 type");
5246 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
5247 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
5248 // extract the first 8 bytes into the top double word and the last 8 bytes
5249 // into the bottom double word. The v8i16 case is similar.
5250 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
5251 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
5252 DAG.getConstant(ExtractNum, MVT::i32));
5253}
5254
Bob Wilson2e076c42009-06-22 23:27:02 +00005255static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005256 SDValue V1 = Op.getOperand(0);
5257 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005258 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00005259 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005260 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00005261
Bob Wilsonc6800b52009-08-13 02:13:04 +00005262 // Convert shuffles that are directly supported on NEON to target-specific
5263 // DAG nodes, instead of keeping them as shuffles and matching them again
5264 // during code selection. This is more efficient and avoids the possibility
5265 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00005266 // FIXME: floating-point vectors should be canonicalized to integer vectors
5267 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005268 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005269
Bob Wilson846bd792010-06-07 23:53:38 +00005270 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5271 if (EltSize <= 32) {
5272 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5273 int Lane = SVN->getSplatIndex();
5274 // If this is undef splat, generate it via "just" vdup, if possible.
5275 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00005276
Dan Gohman198b7ff2011-11-03 21:49:52 +00005277 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00005278 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5279 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5280 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00005281 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5282 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5283 // reaches it).
5284 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5285 !isa<ConstantSDNode>(V1.getOperand(0))) {
5286 bool IsScalarToVector = true;
5287 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5288 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5289 IsScalarToVector = false;
5290 break;
5291 }
5292 if (IsScalarToVector)
5293 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5294 }
Bob Wilson846bd792010-06-07 23:53:38 +00005295 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
5296 DAG.getConstant(Lane, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00005297 }
Bob Wilson846bd792010-06-07 23:53:38 +00005298
5299 bool ReverseVEXT;
5300 unsigned Imm;
5301 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5302 if (ReverseVEXT)
5303 std::swap(V1, V2);
5304 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
5305 DAG.getConstant(Imm, MVT::i32));
5306 }
5307
5308 if (isVREVMask(ShuffleMask, VT, 64))
5309 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5310 if (isVREVMask(ShuffleMask, VT, 32))
5311 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5312 if (isVREVMask(ShuffleMask, VT, 16))
5313 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5314
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005315 if (V2->getOpcode() == ISD::UNDEF &&
5316 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5317 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
5318 DAG.getConstant(Imm, MVT::i32));
5319 }
5320
Bob Wilson846bd792010-06-07 23:53:38 +00005321 // Check for Neon shuffles that modify both input vectors in place.
5322 // If both results are used, i.e., if there are two shuffles with the same
5323 // source operands and with masks corresponding to both results of one of
5324 // these operations, DAG memoization will ensure that a single node is
5325 // used for both shuffles.
5326 unsigned WhichResult;
5327 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5328 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5329 V1, V2).getValue(WhichResult);
5330 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5331 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5332 V1, V2).getValue(WhichResult);
5333 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5334 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5335 V1, V2).getValue(WhichResult);
5336
5337 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5338 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5339 V1, V1).getValue(WhichResult);
5340 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5341 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5342 V1, V1).getValue(WhichResult);
5343 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5344 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5345 V1, V1).getValue(WhichResult);
Bob Wilsoncce31f62009-08-14 05:08:32 +00005346 }
Bob Wilson32cd8552009-08-19 17:03:43 +00005347
Bob Wilsona7062312009-08-21 20:54:19 +00005348 // If the shuffle is not directly supported and it has 4 elements, use
5349 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00005350 unsigned NumElts = VT.getVectorNumElements();
5351 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005352 unsigned PFIndexes[4];
5353 for (unsigned i = 0; i != 4; ++i) {
5354 if (ShuffleMask[i] < 0)
5355 PFIndexes[i] = 8;
5356 else
5357 PFIndexes[i] = ShuffleMask[i];
5358 }
5359
5360 // Compute the index in the perfect shuffle table.
5361 unsigned PFTableIndex =
5362 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005363 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5364 unsigned Cost = (PFEntry >> 30);
5365
5366 if (Cost <= 4)
5367 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5368 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00005369
Bob Wilsond8a9a042010-06-04 00:04:02 +00005370 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00005371 if (EltSize >= 32) {
5372 // Do the expansion with floating-point types, since that is what the VFP
5373 // registers are defined to use, and since i64 is not legal.
5374 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5375 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005376 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5377 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005378 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00005379 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00005380 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00005381 Ops.push_back(DAG.getUNDEF(EltVT));
5382 else
5383 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5384 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5385 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
5386 MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00005387 }
Bob Wilsond8a9a042010-06-04 00:04:02 +00005388 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005389 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00005390 }
5391
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005392 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
5393 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
5394
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005395 if (VT == MVT::v8i8) {
5396 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
5397 if (NewOp.getNode())
5398 return NewOp;
5399 }
5400
Bob Wilson6f34e272009-08-14 05:16:33 +00005401 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00005402}
5403
Eli Friedmana5e244c2011-10-24 23:08:52 +00005404static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
5405 // INSERT_VECTOR_ELT is legal only for immediate indexes.
5406 SDValue Lane = Op.getOperand(2);
5407 if (!isa<ConstantSDNode>(Lane))
5408 return SDValue();
5409
5410 return Op;
5411}
5412
Bob Wilson2e076c42009-06-22 23:27:02 +00005413static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00005414 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00005415 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00005416 if (!isa<ConstantSDNode>(Lane))
5417 return SDValue();
5418
5419 SDValue Vec = Op.getOperand(0);
5420 if (Op.getValueType() == MVT::i32 &&
5421 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005422 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00005423 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
5424 }
5425
5426 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00005427}
5428
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005429static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5430 // The only time a CONCAT_VECTORS operation can have legal types is when
5431 // two 64-bit vectors are concatenated to a 128-bit vector.
5432 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
5433 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00005434 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00005435 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005436 SDValue Op0 = Op.getOperand(0);
5437 SDValue Op1 = Op.getOperand(1);
5438 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005439 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005440 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005441 DAG.getIntPtrConstant(0));
5442 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005443 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005444 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005445 DAG.getIntPtrConstant(1));
Wesley Peck527da1b2010-11-23 03:31:01 +00005446 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005447}
5448
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005449/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
5450/// element has been zero/sign-extended, depending on the isSigned parameter,
5451/// from an integer type half its size.
5452static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
5453 bool isSigned) {
5454 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
5455 EVT VT = N->getValueType(0);
5456 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
5457 SDNode *BVN = N->getOperand(0).getNode();
5458 if (BVN->getValueType(0) != MVT::v4i32 ||
5459 BVN->getOpcode() != ISD::BUILD_VECTOR)
5460 return false;
5461 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5462 unsigned HiElt = 1 - LoElt;
5463 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
5464 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5465 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5466 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5467 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5468 return false;
5469 if (isSigned) {
5470 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5471 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5472 return true;
5473 } else {
5474 if (Hi0->isNullValue() && Hi1->isNullValue())
5475 return true;
5476 }
5477 return false;
5478 }
5479
5480 if (N->getOpcode() != ISD::BUILD_VECTOR)
5481 return false;
5482
5483 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5484 SDNode *Elt = N->getOperand(i).getNode();
5485 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5486 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5487 unsigned HalfSize = EltSize / 2;
5488 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005489 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005490 return false;
5491 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005492 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005493 return false;
5494 }
5495 continue;
5496 }
5497 return false;
5498 }
5499
5500 return true;
5501}
5502
5503/// isSignExtended - Check if a node is a vector value that is sign-extended
5504/// or a constant BUILD_VECTOR with sign-extended elements.
5505static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5506 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5507 return true;
5508 if (isExtendedBUILD_VECTOR(N, DAG, true))
5509 return true;
5510 return false;
5511}
5512
5513/// isZeroExtended - Check if a node is a vector value that is zero-extended
5514/// or a constant BUILD_VECTOR with zero-extended elements.
5515static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5516 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5517 return true;
5518 if (isExtendedBUILD_VECTOR(N, DAG, false))
5519 return true;
5520 return false;
5521}
5522
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005523static EVT getExtensionTo64Bits(const EVT &OrigVT) {
5524 if (OrigVT.getSizeInBits() >= 64)
5525 return OrigVT;
5526
5527 assert(OrigVT.isSimple() && "Expecting a simple value type");
5528
5529 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
5530 switch (OrigSimpleTy) {
5531 default: llvm_unreachable("Unexpected Vector Type");
5532 case MVT::v2i8:
5533 case MVT::v2i16:
5534 return MVT::v2i32;
5535 case MVT::v4i8:
5536 return MVT::v4i16;
5537 }
5538}
5539
Sebastian Popa204f722012-11-30 19:08:04 +00005540/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5541/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5542/// We insert the required extension here to get the vector to fill a D register.
5543static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5544 const EVT &OrigTy,
5545 const EVT &ExtTy,
5546 unsigned ExtOpcode) {
5547 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5548 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5549 // 64-bits we need to insert a new extension so that it will be 64-bits.
5550 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5551 if (OrigTy.getSizeInBits() >= 64)
5552 return N;
5553
5554 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005555 EVT NewVT = getExtensionTo64Bits(OrigTy);
5556
Andrew Trickef9de2a2013-05-25 02:42:55 +00005557 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00005558}
5559
5560/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5561/// does not do any sign/zero extension. If the original vector is less
5562/// than 64 bits, an appropriate extension will be added after the load to
5563/// reach a total size of 64 bits. We have to add the extension separately
5564/// because ARM does not have a sign/zero extending load for vectors.
5565static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005566 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
5567
5568 // The load already has the right type.
5569 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00005570 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00005571 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5572 LD->isNonTemporal(), LD->isInvariant(),
5573 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005574
5575 // We need to create a zextload/sextload. We cannot just create a load
5576 // followed by a zext/zext node because LowerMUL is also run during normal
5577 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005578 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005579 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
5580 LD->getMemoryVT(), LD->isVolatile(),
5581 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00005582}
5583
5584/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5585/// extending load, or BUILD_VECTOR with extended elements, return the
5586/// unextended value. The unextended vector should be 64 bits so that it can
5587/// be used as an operand to a VMULL instruction. If the original vector size
5588/// before extension is less than 64 bits we add a an extension to resize
5589/// the vector to 64 bits.
5590static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00005591 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00005592 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5593 N->getOperand(0)->getValueType(0),
5594 N->getValueType(0),
5595 N->getOpcode());
5596
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005597 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00005598 return SkipLoadExtensionForVMULL(LD, DAG);
5599
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005600 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5601 // have been legalized as a BITCAST from v4i32.
5602 if (N->getOpcode() == ISD::BITCAST) {
5603 SDNode *BVN = N->getOperand(0).getNode();
5604 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5605 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5606 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005607 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005608 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5609 }
5610 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5611 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5612 EVT VT = N->getValueType(0);
5613 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5614 unsigned NumElts = VT.getVectorNumElements();
5615 MVT TruncVT = MVT::getIntegerVT(EltSize);
5616 SmallVector<SDValue, 8> Ops;
5617 for (unsigned i = 0; i != NumElts; ++i) {
5618 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5619 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00005620 // Element types smaller than 32 bits are not legal, so use i32 elements.
5621 // The values are implicitly truncated so sext vs. zext doesn't matter.
5622 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005623 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00005624 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N),
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005625 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilson38ab35a2010-09-01 23:50:19 +00005626}
5627
Evan Chenge2086e72011-03-29 01:56:09 +00005628static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5629 unsigned Opcode = N->getOpcode();
5630 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5631 SDNode *N0 = N->getOperand(0).getNode();
5632 SDNode *N1 = N->getOperand(1).getNode();
5633 return N0->hasOneUse() && N1->hasOneUse() &&
5634 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5635 }
5636 return false;
5637}
5638
5639static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5640 unsigned Opcode = N->getOpcode();
5641 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5642 SDNode *N0 = N->getOperand(0).getNode();
5643 SDNode *N1 = N->getOperand(1).getNode();
5644 return N0->hasOneUse() && N1->hasOneUse() &&
5645 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
5646 }
5647 return false;
5648}
5649
Bob Wilson38ab35a2010-09-01 23:50:19 +00005650static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
5651 // Multiplications are only custom-lowered for 128-bit vectors so that
5652 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
5653 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00005654 assert(VT.is128BitVector() && VT.isInteger() &&
5655 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00005656 SDNode *N0 = Op.getOperand(0).getNode();
5657 SDNode *N1 = Op.getOperand(1).getNode();
5658 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00005659 bool isMLA = false;
5660 bool isN0SExt = isSignExtended(N0, DAG);
5661 bool isN1SExt = isSignExtended(N1, DAG);
5662 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00005663 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00005664 else {
5665 bool isN0ZExt = isZeroExtended(N0, DAG);
5666 bool isN1ZExt = isZeroExtended(N1, DAG);
5667 if (isN0ZExt && isN1ZExt)
5668 NewOpc = ARMISD::VMULLu;
5669 else if (isN1SExt || isN1ZExt) {
5670 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5671 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5672 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5673 NewOpc = ARMISD::VMULLs;
5674 isMLA = true;
5675 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5676 NewOpc = ARMISD::VMULLu;
5677 isMLA = true;
5678 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
5679 std::swap(N0, N1);
5680 NewOpc = ARMISD::VMULLu;
5681 isMLA = true;
5682 }
5683 }
5684
5685 if (!NewOpc) {
5686 if (VT == MVT::v2i64)
5687 // Fall through to expand this. It is not legal.
5688 return SDValue();
5689 else
5690 // Other vector multiplications are legal.
5691 return Op;
5692 }
5693 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00005694
5695 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005696 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00005697 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00005698 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005699 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00005700 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005701 assert(Op0.getValueType().is64BitVector() &&
5702 Op1.getValueType().is64BitVector() &&
5703 "unexpected types for extended operands to VMULL");
5704 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
5705 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00005706
Evan Chenge2086e72011-03-29 01:56:09 +00005707 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
5708 // isel lowering to take advantage of no-stall back to back vmul + vmla.
5709 // vmull q0, d4, d6
5710 // vmlal q0, d5, d6
5711 // is faster than
5712 // vaddl q0, d4, d5
5713 // vmovl q1, d6
5714 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00005715 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
5716 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005717 EVT Op1VT = Op1.getValueType();
5718 return DAG.getNode(N0->getOpcode(), DL, VT,
5719 DAG.getNode(NewOpc, DL, VT,
5720 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
5721 DAG.getNode(NewOpc, DL, VT,
5722 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00005723}
5724
Owen Anderson77aa2662011-04-05 21:48:57 +00005725static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00005726LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00005727 // Convert to float
5728 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
5729 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
5730 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
5731 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
5732 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
5733 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
5734 // Get reciprocal estimate.
5735 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00005736 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005737 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
5738 // Because char has a smaller range than uchar, we can actually get away
5739 // without any newton steps. This requires that we use a weird bias
5740 // of 0xb000, however (again, this has been exhaustively tested).
5741 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
5742 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
5743 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
5744 Y = DAG.getConstant(0xb000, MVT::i32);
5745 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
5746 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
5747 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
5748 // Convert back to short.
5749 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
5750 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
5751 return X;
5752}
5753
Owen Anderson77aa2662011-04-05 21:48:57 +00005754static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00005755LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00005756 SDValue N2;
5757 // Convert to float.
5758 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
5759 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
5760 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
5761 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
5762 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
5763 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005764
Nate Begemanfa62d502011-02-11 20:53:29 +00005765 // Use reciprocal estimate and one refinement step.
5766 // float4 recip = vrecpeq_f32(yf);
5767 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00005768 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005769 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005770 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005771 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
5772 N1, N2);
5773 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5774 // Because short has a smaller range than ushort, we can actually get away
5775 // with only a single newton step. This requires that we use a weird bias
5776 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005777 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00005778 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5779 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005780 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00005781 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5782 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5783 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5784 // Convert back to integer and return.
5785 // return vmovn_s32(vcvt_s32_f32(result));
5786 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5787 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5788 return N0;
5789}
5790
5791static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
5792 EVT VT = Op.getValueType();
5793 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5794 "unexpected type for custom-lowering ISD::SDIV");
5795
Andrew Trickef9de2a2013-05-25 02:42:55 +00005796 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00005797 SDValue N0 = Op.getOperand(0);
5798 SDValue N1 = Op.getOperand(1);
5799 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00005800
Nate Begemanfa62d502011-02-11 20:53:29 +00005801 if (VT == MVT::v8i8) {
5802 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
5803 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005804
Nate Begemanfa62d502011-02-11 20:53:29 +00005805 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5806 DAG.getIntPtrConstant(4));
5807 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00005808 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00005809 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5810 DAG.getIntPtrConstant(0));
5811 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5812 DAG.getIntPtrConstant(0));
5813
5814 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
5815 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
5816
5817 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5818 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00005819
Nate Begemanfa62d502011-02-11 20:53:29 +00005820 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
5821 return N0;
5822 }
5823 return LowerSDIV_v4i16(N0, N1, dl, DAG);
5824}
5825
5826static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
5827 EVT VT = Op.getValueType();
5828 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5829 "unexpected type for custom-lowering ISD::UDIV");
5830
Andrew Trickef9de2a2013-05-25 02:42:55 +00005831 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00005832 SDValue N0 = Op.getOperand(0);
5833 SDValue N1 = Op.getOperand(1);
5834 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00005835
Nate Begemanfa62d502011-02-11 20:53:29 +00005836 if (VT == MVT::v8i8) {
5837 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
5838 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005839
Nate Begemanfa62d502011-02-11 20:53:29 +00005840 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5841 DAG.getIntPtrConstant(4));
5842 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00005843 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00005844 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5845 DAG.getIntPtrConstant(0));
5846 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5847 DAG.getIntPtrConstant(0));
Owen Anderson77aa2662011-04-05 21:48:57 +00005848
Nate Begemanfa62d502011-02-11 20:53:29 +00005849 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
5850 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00005851
Nate Begemanfa62d502011-02-11 20:53:29 +00005852 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5853 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00005854
5855 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begemanfa62d502011-02-11 20:53:29 +00005856 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
5857 N0);
5858 return N0;
5859 }
Owen Anderson77aa2662011-04-05 21:48:57 +00005860
Nate Begemanfa62d502011-02-11 20:53:29 +00005861 // v4i16 sdiv ... Convert to float.
5862 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
5863 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
5864 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
5865 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
5866 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005867 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00005868
5869 // Use reciprocal estimate and two refinement steps.
5870 // float4 recip = vrecpeq_f32(yf);
5871 // recip *= vrecpsq_f32(yf, recip);
5872 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00005873 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005874 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005875 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005876 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005877 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005878 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00005879 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005880 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005881 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005882 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5883 // Simply multiplying by the reciprocal estimate can leave us a few ulps
5884 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
5885 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005886 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005887 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5888 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
5889 N1 = DAG.getConstant(2, MVT::i32);
5890 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5891 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5892 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5893 // Convert back to integer and return.
5894 // return vmovn_u32(vcvt_s32_f32(result));
5895 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5896 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5897 return N0;
5898}
5899
Evan Chenge8916542011-08-30 01:34:54 +00005900static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
5901 EVT VT = Op.getNode()->getValueType(0);
5902 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
5903
5904 unsigned Opc;
5905 bool ExtraOp = false;
5906 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00005907 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00005908 case ISD::ADDC: Opc = ARMISD::ADDC; break;
5909 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
5910 case ISD::SUBC: Opc = ARMISD::SUBC; break;
5911 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
5912 }
5913
5914 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00005915 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00005916 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005917 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00005918 Op.getOperand(1), Op.getOperand(2));
5919}
5920
Bob Wilsone7dde0c2013-11-03 06:14:38 +00005921SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
5922 assert(Subtarget->isTargetDarwin());
5923
5924 // For iOS, we want to call an alternative entry point: __sincos_stret,
5925 // return values are passed via sret.
5926 SDLoc dl(Op);
5927 SDValue Arg = Op.getOperand(0);
5928 EVT ArgVT = Arg.getValueType();
5929 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
5930
5931 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
5932 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5933
5934 // Pair of floats / doubles used to pass the result.
5935 StructType *RetTy = StructType::get(ArgTy, ArgTy, NULL);
5936
5937 // Create stack object for sret.
5938 const uint64_t ByteSize = TLI.getDataLayout()->getTypeAllocSize(RetTy);
5939 const unsigned StackAlign = TLI.getDataLayout()->getPrefTypeAlignment(RetTy);
5940 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
5941 SDValue SRet = DAG.getFrameIndex(FrameIdx, TLI.getPointerTy());
5942
5943 ArgListTy Args;
5944 ArgListEntry Entry;
5945
5946 Entry.Node = SRet;
5947 Entry.Ty = RetTy->getPointerTo();
5948 Entry.isSExt = false;
5949 Entry.isZExt = false;
5950 Entry.isSRet = true;
5951 Args.push_back(Entry);
5952
5953 Entry.Node = Arg;
5954 Entry.Ty = ArgTy;
5955 Entry.isSExt = false;
5956 Entry.isZExt = false;
5957 Args.push_back(Entry);
5958
5959 const char *LibcallName = (ArgVT == MVT::f64)
5960 ? "__sincos_stret" : "__sincosf_stret";
5961 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
5962
5963 TargetLowering::
5964 CallLoweringInfo CLI(DAG.getEntryNode(), Type::getVoidTy(*DAG.getContext()),
5965 false, false, false, false, 0,
5966 CallingConv::C, /*isTaillCall=*/false,
5967 /*doesNotRet=*/false, /*isReturnValueUsed*/false,
5968 Callee, Args, DAG, dl);
5969 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
5970
5971 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
5972 MachinePointerInfo(), false, false, false, 0);
5973
5974 // Address of cos field.
5975 SDValue Add = DAG.getNode(ISD::ADD, dl, getPointerTy(), SRet,
5976 DAG.getIntPtrConstant(ArgVT.getStoreSize()));
5977 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
5978 MachinePointerInfo(), false, false, false, 0);
5979
5980 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
5981 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
5982 LoadSin.getValue(0), LoadCos.getValue(0));
5983}
5984
Eli Friedman10f9ce22011-09-15 22:26:18 +00005985static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00005986 // Monotonic load/store is legal for all targets
5987 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
5988 return Op;
5989
5990 // Aquire/Release load/store is not legal for targets without a
5991 // dmb or equivalent available.
5992 return SDValue();
5993}
5994
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00005995static void
Eli Friedman1ccecbb2011-08-31 17:52:22 +00005996ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
Amara Emersonb4ad2f32013-09-26 12:22:36 +00005997 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005998 SDLoc dl(Node);
Duncan Sandsd278d352011-10-18 12:44:00 +00005999 assert (Node->getValueType(0) == MVT::i64 &&
6000 "Only know how to expand i64 atomics");
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006001 AtomicSDNode *AN = cast<AtomicSDNode>(Node);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006002
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006003 SmallVector<SDValue, 6> Ops;
6004 Ops.push_back(Node->getOperand(0)); // Chain
6005 Ops.push_back(Node->getOperand(1)); // Ptr
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006006 for(unsigned i=2; i<Node->getNumOperands(); i++) {
6007 // Low part
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006008 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006009 Node->getOperand(i), DAG.getIntPtrConstant(0)));
6010 // High part
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006011 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006012 Node->getOperand(i), DAG.getIntPtrConstant(1)));
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006013 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006014 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6015 SDValue Result =
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006016 DAG.getAtomic(Node->getOpcode(), dl, MVT::i64, Tys, Ops.data(), Ops.size(),
6017 cast<MemSDNode>(Node)->getMemOperand(), AN->getOrdering(),
6018 AN->getSynchScope());
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006019 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006020 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
6021 Results.push_back(Result.getValue(2));
6022}
6023
Tim Northoverbc933082013-05-23 19:11:20 +00006024static void ReplaceREADCYCLECOUNTER(SDNode *N,
6025 SmallVectorImpl<SDValue> &Results,
6026 SelectionDAG &DAG,
6027 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006028 SDLoc DL(N);
Tim Northoverbc933082013-05-23 19:11:20 +00006029 SDValue Cycles32, OutChain;
6030
6031 if (Subtarget->hasPerfMon()) {
6032 // Under Power Management extensions, the cycle-count is:
6033 // mrc p15, #0, <Rt>, c9, c13, #0
6034 SDValue Ops[] = { N->getOperand(0), // Chain
6035 DAG.getConstant(Intrinsic::arm_mrc, MVT::i32),
6036 DAG.getConstant(15, MVT::i32),
6037 DAG.getConstant(0, MVT::i32),
6038 DAG.getConstant(9, MVT::i32),
6039 DAG.getConstant(13, MVT::i32),
6040 DAG.getConstant(0, MVT::i32)
6041 };
6042
6043 Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
6044 DAG.getVTList(MVT::i32, MVT::Other), &Ops[0],
6045 array_lengthof(Ops));
6046 OutChain = Cycles32.getValue(1);
6047 } else {
6048 // Intrinsic is defined to return 0 on unsupported platforms. Technically
6049 // there are older ARM CPUs that have implementation-specific ways of
6050 // obtaining this information (FIXME!).
6051 Cycles32 = DAG.getConstant(0, MVT::i32);
6052 OutChain = DAG.getEntryNode();
6053 }
6054
6055
6056 SDValue Cycles64 = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64,
6057 Cycles32, DAG.getConstant(0, MVT::i32));
6058 Results.push_back(Cycles64);
6059 Results.push_back(OutChain);
6060}
6061
Dan Gohman21cea8a2010-04-17 15:26:15 +00006062SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006063 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006064 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Cheng10043e22007-01-19 07:51:42 +00006065 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006066 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006067 case ISD::GlobalAddress:
Tim Northoverd6a729b2014-01-06 14:28:05 +00006068 return Subtarget->isTargetMachO() ? LowerGlobalAddressDarwin(Op, DAG) :
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006069 LowerGlobalAddressELF(Op, DAG);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006070 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006071 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006072 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6073 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006074 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006075 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006076 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006077 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006078 case ISD::SINT_TO_FP:
6079 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6080 case ISD::FP_TO_SINT:
6081 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006082 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006083 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006084 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006085 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006086 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006087 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006088 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6089 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006090 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006091 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006092 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006093 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng15b80e42009-11-12 07:13:11 +00006094 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006095 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006096 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach8546ec92010-01-18 19:58:49 +00006097 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00006098 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00006099 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00006100 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00006101 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00006102 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00006103 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006104 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006105 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00006106 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006107 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanfa62d502011-02-11 20:53:29 +00006108 case ISD::SDIV: return LowerSDIV(Op, DAG);
6109 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00006110 case ISD::ADDC:
6111 case ISD::ADDE:
6112 case ISD::SUBC:
6113 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00006114 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00006115 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006116 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00006117 case ISD::SDIVREM:
6118 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006119 }
Evan Cheng10043e22007-01-19 07:51:42 +00006120}
6121
Duncan Sands6ed40142008-12-01 11:39:25 +00006122/// ReplaceNodeResults - Replace the results of node with an illegal result
6123/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00006124void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
6125 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006126 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00006127 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006128 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00006129 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00006130 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peck527da1b2010-11-23 03:31:01 +00006131 case ISD::BITCAST:
6132 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006133 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006134 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00006135 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00006136 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006137 break;
Tim Northoverbc933082013-05-23 19:11:20 +00006138 case ISD::READCYCLECOUNTER:
6139 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
6140 return;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006141 case ISD::ATOMIC_STORE:
6142 case ISD::ATOMIC_LOAD:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006143 case ISD::ATOMIC_LOAD_ADD:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006144 case ISD::ATOMIC_LOAD_AND:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006145 case ISD::ATOMIC_LOAD_NAND:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006146 case ISD::ATOMIC_LOAD_OR:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006147 case ISD::ATOMIC_LOAD_SUB:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006148 case ISD::ATOMIC_LOAD_XOR:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006149 case ISD::ATOMIC_SWAP:
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006150 case ISD::ATOMIC_CMP_SWAP:
Silviu Baranga93aefa52012-11-29 14:41:25 +00006151 case ISD::ATOMIC_LOAD_MIN:
Silviu Baranga93aefa52012-11-29 14:41:25 +00006152 case ISD::ATOMIC_LOAD_UMIN:
Silviu Baranga93aefa52012-11-29 14:41:25 +00006153 case ISD::ATOMIC_LOAD_MAX:
Silviu Baranga93aefa52012-11-29 14:41:25 +00006154 case ISD::ATOMIC_LOAD_UMAX:
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006155 ReplaceATOMIC_OP_64(N, Results, DAG);
Silviu Baranga93aefa52012-11-29 14:41:25 +00006156 return;
Duncan Sands6ed40142008-12-01 11:39:25 +00006157 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00006158 if (Res.getNode())
6159 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00006160}
Chris Lattnerf81d5882007-11-24 07:07:01 +00006161
Evan Cheng10043e22007-01-19 07:51:42 +00006162//===----------------------------------------------------------------------===//
6163// ARM Scheduler Hooks
6164//===----------------------------------------------------------------------===//
6165
6166MachineBasicBlock *
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00006167ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
6168 MachineBasicBlock *BB,
6169 unsigned Size) const {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006170 unsigned dest = MI->getOperand(0).getReg();
6171 unsigned ptr = MI->getOperand(1).getReg();
6172 unsigned oldval = MI->getOperand(2).getReg();
6173 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006174 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006175 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(4).getImm());
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006176 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00006177 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006178
Cameron Zwarichd7c55fe2011-05-18 02:20:07 +00006179 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Craig Topperc7242e02012-04-20 07:30:17 +00006180 unsigned scratch = MRI.createVirtualRegister(isThumb2 ?
6181 (const TargetRegisterClass*)&ARM::rGPRRegClass :
6182 (const TargetRegisterClass*)&ARM::GPRRegClass);
Cameron Zwarichd7c55fe2011-05-18 02:20:07 +00006183
6184 if (isThumb2) {
Craig Topperc7242e02012-04-20 07:30:17 +00006185 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
6186 MRI.constrainRegClass(oldval, &ARM::rGPRRegClass);
6187 MRI.constrainRegClass(newval, &ARM::rGPRRegClass);
Cameron Zwarichd7c55fe2011-05-18 02:20:07 +00006188 }
6189
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006190 unsigned ldrOpc, strOpc;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006191 getExclusiveOperation(Size, Ord, isThumb2, ldrOpc, strOpc);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006192
6193 MachineFunction *MF = BB->getParent();
6194 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6195 MachineFunction::iterator It = BB;
6196 ++It; // insert the new blocks after the current block
6197
6198 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
6199 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
6200 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6201 MF->insert(It, loop1MBB);
6202 MF->insert(It, loop2MBB);
6203 MF->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006204
6205 // Transfer the remainder of BB and its successor edges to exitMBB.
6206 exitMBB->splice(exitMBB->begin(), BB,
6207 llvm::next(MachineBasicBlock::iterator(MI)),
6208 BB->end());
6209 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006210
6211 // thisMBB:
6212 // ...
6213 // fallthrough --> loop1MBB
6214 BB->addSuccessor(loop1MBB);
6215
6216 // loop1MBB:
6217 // ldrex dest, [ptr]
6218 // cmp dest, oldval
6219 // bne exitMBB
6220 BB = loop1MBB;
Jim Grosbacha05627e2011-09-09 18:37:27 +00006221 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
6222 if (ldrOpc == ARM::t2LDREX)
6223 MIB.addImm(0);
6224 AddDefaultPred(MIB);
Jim Grosbach57ccc192009-12-14 20:14:59 +00006225 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006226 .addReg(dest).addReg(oldval));
Jim Grosbach57ccc192009-12-14 20:14:59 +00006227 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6228 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006229 BB->addSuccessor(loop2MBB);
6230 BB->addSuccessor(exitMBB);
6231
6232 // loop2MBB:
6233 // strex scratch, newval, [ptr]
6234 // cmp scratch, #0
6235 // bne loop1MBB
6236 BB = loop2MBB;
Jim Grosbacha05627e2011-09-09 18:37:27 +00006237 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
6238 if (strOpc == ARM::t2STREX)
6239 MIB.addImm(0);
6240 AddDefaultPred(MIB);
Jim Grosbach57ccc192009-12-14 20:14:59 +00006241 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006242 .addReg(scratch).addImm(0));
Jim Grosbach57ccc192009-12-14 20:14:59 +00006243 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6244 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006245 BB->addSuccessor(loop1MBB);
6246 BB->addSuccessor(exitMBB);
6247
6248 // exitMBB:
6249 // ...
6250 BB = exitMBB;
Jim Grosbachd0860d62010-01-15 00:18:34 +00006251
Dan Gohman34396292010-07-06 20:24:04 +00006252 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbachd0860d62010-01-15 00:18:34 +00006253
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006254 return BB;
6255}
6256
6257MachineBasicBlock *
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00006258ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
6259 unsigned Size, unsigned BinOpcode) const {
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006260 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
6261 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6262
6263 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach029fbd92010-01-15 00:22:18 +00006264 MachineFunction *MF = BB->getParent();
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006265 MachineFunction::iterator It = BB;
6266 ++It;
6267
6268 unsigned dest = MI->getOperand(0).getReg();
6269 unsigned ptr = MI->getOperand(1).getReg();
6270 unsigned incr = MI->getOperand(2).getReg();
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006271 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(3).getImm());
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006272 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00006273 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006274
6275 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6276 if (isThumb2) {
Craig Topperc7242e02012-04-20 07:30:17 +00006277 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
6278 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006279 MRI.constrainRegClass(incr, &ARM::rGPRRegClass);
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006280 }
6281
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006282 unsigned ldrOpc, strOpc;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006283 getExclusiveOperation(Size, Ord, isThumb2, ldrOpc, strOpc);
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006284
Jim Grosbach029fbd92010-01-15 00:22:18 +00006285 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6286 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6287 MF->insert(It, loopMBB);
6288 MF->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006289
6290 // Transfer the remainder of BB and its successor edges to exitMBB.
6291 exitMBB->splice(exitMBB->begin(), BB,
6292 llvm::next(MachineBasicBlock::iterator(MI)),
6293 BB->end());
6294 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006295
Craig Topperc7242e02012-04-20 07:30:17 +00006296 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesend3bda3c2012-08-31 02:08:34 +00006297 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topperc7242e02012-04-20 07:30:17 +00006298 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006299 unsigned scratch = MRI.createVirtualRegister(TRC);
6300 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006301
6302 // thisMBB:
6303 // ...
6304 // fallthrough --> loopMBB
6305 BB->addSuccessor(loopMBB);
6306
6307 // loopMBB:
6308 // ldrex dest, ptr
Jim Grosbach57ccc192009-12-14 20:14:59 +00006309 // <binop> scratch2, dest, incr
6310 // strex scratch, scratch2, ptr
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006311 // cmp scratch, #0
6312 // bne- loopMBB
6313 // fallthrough --> exitMBB
6314 BB = loopMBB;
Jim Grosbacha05627e2011-09-09 18:37:27 +00006315 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
6316 if (ldrOpc == ARM::t2LDREX)
6317 MIB.addImm(0);
6318 AddDefaultPred(MIB);
Jim Grosbachea8f6e32009-12-15 00:12:35 +00006319 if (BinOpcode) {
6320 // operand order needs to go the other way for NAND
6321 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
6322 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
6323 addReg(incr).addReg(dest)).addReg(0);
6324 else
6325 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
6326 addReg(dest).addReg(incr)).addReg(0);
6327 }
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006328
Jim Grosbacha05627e2011-09-09 18:37:27 +00006329 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
6330 if (strOpc == ARM::t2STREX)
6331 MIB.addImm(0);
6332 AddDefaultPred(MIB);
Jim Grosbach57ccc192009-12-14 20:14:59 +00006333 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006334 .addReg(scratch).addImm(0));
Jim Grosbach57ccc192009-12-14 20:14:59 +00006335 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6336 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006337
6338 BB->addSuccessor(loopMBB);
6339 BB->addSuccessor(exitMBB);
6340
6341 // exitMBB:
6342 // ...
6343 BB = exitMBB;
Evan Chengdb4d7982009-12-21 19:53:39 +00006344
Dan Gohman34396292010-07-06 20:24:04 +00006345 MI->eraseFromParent(); // The instruction is gone now.
Evan Chengdb4d7982009-12-21 19:53:39 +00006346
Jim Grosbach8f3c70e2009-12-14 04:22:04 +00006347 return BB;
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00006348}
6349
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006350MachineBasicBlock *
6351ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
6352 MachineBasicBlock *BB,
6353 unsigned Size,
6354 bool signExtend,
6355 ARMCC::CondCodes Cond) const {
6356 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6357
6358 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6359 MachineFunction *MF = BB->getParent();
6360 MachineFunction::iterator It = BB;
6361 ++It;
6362
6363 unsigned dest = MI->getOperand(0).getReg();
6364 unsigned ptr = MI->getOperand(1).getReg();
6365 unsigned incr = MI->getOperand(2).getReg();
6366 unsigned oldval = dest;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006367 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(3).getImm());
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006368 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006369 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006370
6371 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6372 if (isThumb2) {
Craig Topperc7242e02012-04-20 07:30:17 +00006373 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
6374 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006375 MRI.constrainRegClass(incr, &ARM::rGPRRegClass);
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006376 }
6377
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006378 unsigned ldrOpc, strOpc, extendOpc;
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006379 getExclusiveOperation(Size, Ord, isThumb2, ldrOpc, strOpc);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006380 switch (Size) {
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006381 default: llvm_unreachable("unsupported size for AtomicBinaryMinMax!");
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006382 case 1:
Jim Grosbach8b31ef52011-07-27 16:47:19 +00006383 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006384 break;
6385 case 2:
Jim Grosbach8b31ef52011-07-27 16:47:19 +00006386 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006387 break;
6388 case 4:
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006389 extendOpc = 0;
6390 break;
6391 }
6392
6393 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6394 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6395 MF->insert(It, loopMBB);
6396 MF->insert(It, exitMBB);
6397
6398 // Transfer the remainder of BB and its successor edges to exitMBB.
6399 exitMBB->splice(exitMBB->begin(), BB,
6400 llvm::next(MachineBasicBlock::iterator(MI)),
6401 BB->end());
6402 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6403
Craig Topperc7242e02012-04-20 07:30:17 +00006404 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesend3bda3c2012-08-31 02:08:34 +00006405 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topperc7242e02012-04-20 07:30:17 +00006406 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarich1d553a22011-05-27 23:54:00 +00006407 unsigned scratch = MRI.createVirtualRegister(TRC);
6408 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006409
6410 // thisMBB:
6411 // ...
6412 // fallthrough --> loopMBB
6413 BB->addSuccessor(loopMBB);
6414
6415 // loopMBB:
6416 // ldrex dest, ptr
6417 // (sign extend dest, if required)
6418 // cmp dest, incr
James Molloy9e98ef12012-09-26 09:48:32 +00006419 // cmov.cond scratch2, incr, dest
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006420 // strex scratch, scratch2, ptr
6421 // cmp scratch, #0
6422 // bne- loopMBB
6423 // fallthrough --> exitMBB
6424 BB = loopMBB;
Jim Grosbacha05627e2011-09-09 18:37:27 +00006425 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
6426 if (ldrOpc == ARM::t2LDREX)
6427 MIB.addImm(0);
6428 AddDefaultPred(MIB);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006429
6430 // Sign extend the value, if necessary.
6431 if (signExtend && extendOpc) {
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006432 oldval = MRI.createVirtualRegister(isThumb2 ? &ARM::rGPRRegClass
6433 : &ARM::GPRnopcRegClass);
6434 if (!isThumb2)
6435 MRI.constrainRegClass(dest, &ARM::GPRnopcRegClass);
Jim Grosbach8b31ef52011-07-27 16:47:19 +00006436 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
6437 .addReg(dest)
6438 .addImm(0));
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006439 }
6440
6441 // Build compare and cmov instructions.
6442 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6443 .addReg(oldval).addReg(incr));
6444 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
James Molloy9e98ef12012-09-26 09:48:32 +00006445 .addReg(incr).addReg(oldval).addImm(Cond).addReg(ARM::CPSR);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006446
Jim Grosbacha05627e2011-09-09 18:37:27 +00006447 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
6448 if (strOpc == ARM::t2STREX)
6449 MIB.addImm(0);
6450 AddDefaultPred(MIB);
Jim Grosbachd4b733e2011-04-26 19:44:18 +00006451 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6452 .addReg(scratch).addImm(0));
6453 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6454 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6455
6456 BB->addSuccessor(loopMBB);
6457 BB->addSuccessor(exitMBB);
6458
6459 // exitMBB:
6460 // ...
6461 BB = exitMBB;
6462
6463 MI->eraseFromParent(); // The instruction is gone now.
6464
6465 return BB;
6466}
6467
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006468MachineBasicBlock *
6469ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
6470 unsigned Op1, unsigned Op2,
Silviu Baranga93aefa52012-11-29 14:41:25 +00006471 bool NeedsCarry, bool IsCmpxchg,
6472 bool IsMinMax, ARMCC::CondCodes CC) const {
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006473 // This also handles ATOMIC_SWAP and ATOMIC_STORE, indicated by Op1==0.
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006474 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6475
6476 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6477 MachineFunction *MF = BB->getParent();
6478 MachineFunction::iterator It = BB;
6479 ++It;
6480
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006481 bool isStore = (MI->getOpcode() == ARM::ATOMIC_STORE_I64);
6482 unsigned offset = (isStore ? -2 : 0);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006483 unsigned destlo = MI->getOperand(0).getReg();
6484 unsigned desthi = MI->getOperand(1).getReg();
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006485 unsigned ptr = MI->getOperand(offset+2).getReg();
6486 unsigned vallo = MI->getOperand(offset+3).getReg();
6487 unsigned valhi = MI->getOperand(offset+4).getReg();
6488 unsigned OrdIdx = offset + (IsCmpxchg ? 7 : 5);
6489 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(OrdIdx).getImm());
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006490 DebugLoc dl = MI->getDebugLoc();
6491 bool isThumb2 = Subtarget->isThumb2();
6492
6493 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6494 if (isThumb2) {
Craig Topperc7242e02012-04-20 07:30:17 +00006495 MRI.constrainRegClass(destlo, &ARM::rGPRRegClass);
6496 MRI.constrainRegClass(desthi, &ARM::rGPRRegClass);
6497 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Joey Goulye1de9e92013-08-22 12:19:24 +00006498 MRI.constrainRegClass(vallo, &ARM::rGPRRegClass);
6499 MRI.constrainRegClass(valhi, &ARM::rGPRRegClass);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006500 }
6501
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006502 unsigned ldrOpc, strOpc;
6503 getExclusiveOperation(8, Ord, isThumb2, ldrOpc, strOpc);
6504
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006505 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedmand7776ed2011-09-01 22:27:41 +00006506 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Silviu Baranga93aefa52012-11-29 14:41:25 +00006507 if (IsCmpxchg || IsMinMax)
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006508 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga93aefa52012-11-29 14:41:25 +00006509 if (IsCmpxchg)
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006510 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006511 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga93aefa52012-11-29 14:41:25 +00006512
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006513 MF->insert(It, loopMBB);
Silviu Baranga93aefa52012-11-29 14:41:25 +00006514 if (IsCmpxchg || IsMinMax) MF->insert(It, contBB);
6515 if (IsCmpxchg) MF->insert(It, cont2BB);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006516 MF->insert(It, exitMBB);
6517
6518 // Transfer the remainder of BB and its successor edges to exitMBB.
6519 exitMBB->splice(exitMBB->begin(), BB,
6520 llvm::next(MachineBasicBlock::iterator(MI)),
6521 BB->end());
6522 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6523
Craig Topperc7242e02012-04-20 07:30:17 +00006524 const TargetRegisterClass *TRC = isThumb2 ?
6525 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6526 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006527 unsigned storesuccess = MRI.createVirtualRegister(TRC);
6528
6529 // thisMBB:
6530 // ...
6531 // fallthrough --> loopMBB
6532 BB->addSuccessor(loopMBB);
6533
6534 // loopMBB:
6535 // ldrexd r2, r3, ptr
6536 // <binopa> r0, r2, incr
6537 // <binopb> r1, r3, incr
6538 // strexd storesuccess, r0, r1, ptr
6539 // cmp storesuccess, #0
6540 // bne- loopMBB
6541 // fallthrough --> exitMBB
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006542 BB = loopMBB;
Tim Northovera0edd3e2013-01-29 09:06:13 +00006543
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006544 if (!isStore) {
6545 // Load
6546 if (isThumb2) {
6547 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
6548 .addReg(destlo, RegState::Define)
6549 .addReg(desthi, RegState::Define)
6550 .addReg(ptr));
6551 } else {
6552 unsigned GPRPair0 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6553 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
6554 .addReg(GPRPair0, RegState::Define).addReg(ptr));
6555 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
6556 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo)
6557 .addReg(GPRPair0, 0, ARM::gsub_0);
6558 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi)
6559 .addReg(GPRPair0, 0, ARM::gsub_1);
6560 }
Silviu Baranga93aefa52012-11-29 14:41:25 +00006561 }
Weiming Zhao8f56f882012-11-16 21:55:34 +00006562
Tim Northovera0edd3e2013-01-29 09:06:13 +00006563 unsigned StoreLo, StoreHi;
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006564 if (IsCmpxchg) {
6565 // Add early exit
6566 for (unsigned i = 0; i < 2; i++) {
6567 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
6568 ARM::CMPrr))
6569 .addReg(i == 0 ? destlo : desthi)
6570 .addReg(i == 0 ? vallo : valhi));
6571 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6572 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6573 BB->addSuccessor(exitMBB);
6574 BB->addSuccessor(i == 0 ? contBB : cont2BB);
6575 BB = (i == 0 ? contBB : cont2BB);
6576 }
6577
6578 // Copy to physregs for strexd
Tim Northovera0edd3e2013-01-29 09:06:13 +00006579 StoreLo = MI->getOperand(5).getReg();
6580 StoreHi = MI->getOperand(6).getReg();
Eli Friedman1ccecbb2011-08-31 17:52:22 +00006581 } else if (Op1) {
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006582 // Perform binary operation
Weiming Zhao8f56f882012-11-16 21:55:34 +00006583 unsigned tmpRegLo = MRI.createVirtualRegister(TRC);
6584 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), tmpRegLo)
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006585 .addReg(destlo).addReg(vallo))
6586 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
Weiming Zhao8f56f882012-11-16 21:55:34 +00006587 unsigned tmpRegHi = MRI.createVirtualRegister(TRC);
6588 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), tmpRegHi)
Silviu Baranga93aefa52012-11-29 14:41:25 +00006589 .addReg(desthi).addReg(valhi))
6590 .addReg(IsMinMax ? ARM::CPSR : 0, getDefRegState(IsMinMax));
Weiming Zhao8f56f882012-11-16 21:55:34 +00006591
Tim Northovera0edd3e2013-01-29 09:06:13 +00006592 StoreLo = tmpRegLo;
6593 StoreHi = tmpRegHi;
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006594 } else {
6595 // Copy to physregs for strexd
Tim Northovera0edd3e2013-01-29 09:06:13 +00006596 StoreLo = vallo;
6597 StoreHi = valhi;
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006598 }
Silviu Baranga93aefa52012-11-29 14:41:25 +00006599 if (IsMinMax) {
6600 // Compare and branch to exit block.
6601 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6602 .addMBB(exitMBB).addImm(CC).addReg(ARM::CPSR);
6603 BB->addSuccessor(exitMBB);
6604 BB->addSuccessor(contBB);
6605 BB = contBB;
Tim Northovera0edd3e2013-01-29 09:06:13 +00006606 StoreLo = vallo;
6607 StoreHi = valhi;
Silviu Baranga93aefa52012-11-29 14:41:25 +00006608 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006609
6610 // Store
Tim Northovera0edd3e2013-01-29 09:06:13 +00006611 if (isThumb2) {
Joey Goulye1de9e92013-08-22 12:19:24 +00006612 MRI.constrainRegClass(StoreLo, &ARM::rGPRRegClass);
6613 MRI.constrainRegClass(StoreHi, &ARM::rGPRRegClass);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006614 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
Tim Northovera0edd3e2013-01-29 09:06:13 +00006615 .addReg(StoreLo).addReg(StoreHi).addReg(ptr));
6616 } else {
6617 // Marshal a pair...
6618 unsigned StorePair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6619 unsigned UndefPair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6620 unsigned r1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6621 BuildMI(BB, dl, TII->get(TargetOpcode::IMPLICIT_DEF), UndefPair);
6622 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), r1)
6623 .addReg(UndefPair)
6624 .addReg(StoreLo)
6625 .addImm(ARM::gsub_0);
6626 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), StorePair)
6627 .addReg(r1)
6628 .addReg(StoreHi)
6629 .addImm(ARM::gsub_1);
6630
6631 // ...and store it
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006632 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
Tim Northovera0edd3e2013-01-29 09:06:13 +00006633 .addReg(StorePair).addReg(ptr));
6634 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00006635 // Cmp+jump
6636 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6637 .addReg(storesuccess).addImm(0));
6638 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6639 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6640
6641 BB->addSuccessor(loopMBB);
6642 BB->addSuccessor(exitMBB);
6643
6644 // exitMBB:
6645 // ...
6646 BB = exitMBB;
6647
6648 MI->eraseFromParent(); // The instruction is gone now.
6649
6650 return BB;
6651}
6652
Amara Emersonb4ad2f32013-09-26 12:22:36 +00006653MachineBasicBlock *
6654ARMTargetLowering::EmitAtomicLoad64(MachineInstr *MI, MachineBasicBlock *BB) const {
6655
6656 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6657
6658 unsigned destlo = MI->getOperand(0).getReg();
6659 unsigned desthi = MI->getOperand(1).getReg();
6660 unsigned ptr = MI->getOperand(2).getReg();
6661 AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(3).getImm());
6662 DebugLoc dl = MI->getDebugLoc();
6663 bool isThumb2 = Subtarget->isThumb2();
6664
6665 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6666 if (isThumb2) {
6667 MRI.constrainRegClass(destlo, &ARM::rGPRRegClass);
6668 MRI.constrainRegClass(desthi, &ARM::rGPRRegClass);
6669 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
6670 }
6671 unsigned ldrOpc, strOpc;
6672 getExclusiveOperation(8, Ord, isThumb2, ldrOpc, strOpc);
6673
6674 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(ldrOpc));
6675
6676 if (isThumb2) {
6677 MIB.addReg(destlo, RegState::Define)
6678 .addReg(desthi, RegState::Define)
6679 .addReg(ptr);
6680
6681 } else {
6682 unsigned GPRPair0 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6683 MIB.addReg(GPRPair0, RegState::Define).addReg(ptr);
6684
6685 // Copy GPRPair0 into dest. (This copy will normally be coalesced.)
6686 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), destlo)
6687 .addReg(GPRPair0, 0, ARM::gsub_0);
6688 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), desthi)
6689 .addReg(GPRPair0, 0, ARM::gsub_1);
6690 }
6691 AddDefaultPred(MIB);
6692
6693 MI->eraseFromParent(); // The instruction is gone now.
6694
6695 return BB;
6696}
6697
Bill Wendling030b58e2011-10-06 22:18:16 +00006698/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6699/// registers the function context.
6700void ARMTargetLowering::
6701SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6702 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendling374ee192011-10-03 21:25:38 +00006703 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6704 DebugLoc dl = MI->getDebugLoc();
6705 MachineFunction *MF = MBB->getParent();
6706 MachineRegisterInfo *MRI = &MF->getRegInfo();
6707 MachineConstantPool *MCP = MF->getConstantPool();
6708 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6709 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00006710
Bill Wendling374ee192011-10-03 21:25:38 +00006711 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006712 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00006713
Bill Wendling374ee192011-10-03 21:25:38 +00006714 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006715 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00006716 ARMConstantPoolValue *CPV =
6717 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6718 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6719
Craig Topperc7242e02012-04-20 07:30:17 +00006720 const TargetRegisterClass *TRC = isThumb ?
6721 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6722 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00006723
Bill Wendling030b58e2011-10-06 22:18:16 +00006724 // Grab constant pool and fixed stack memory operands.
6725 MachineMemOperand *CPMMO =
6726 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6727 MachineMemOperand::MOLoad, 4, 4);
6728
6729 MachineMemOperand *FIMMOSt =
6730 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6731 MachineMemOperand::MOStore, 4, 4);
6732
6733 // Load the address of the dispatch MBB into the jump buffer.
6734 if (isThumb2) {
6735 // Incoming value: jbuf
6736 // ldr.n r5, LCPI1_1
6737 // orr r5, r5, #1
6738 // add r5, pc
6739 // str r5, [$jbuf, #+4] ; &jbuf[1]
6740 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6741 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6742 .addConstantPoolIndex(CPI)
6743 .addMemOperand(CPMMO));
6744 // Set the low bit because of thumb mode.
6745 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6746 AddDefaultCC(
6747 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6748 .addReg(NewVReg1, RegState::Kill)
6749 .addImm(0x01)));
6750 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6751 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6752 .addReg(NewVReg2, RegState::Kill)
6753 .addImm(PCLabelId);
6754 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6755 .addReg(NewVReg3, RegState::Kill)
6756 .addFrameIndex(FI)
6757 .addImm(36) // &jbuf[1] :: pc
6758 .addMemOperand(FIMMOSt));
6759 } else if (isThumb) {
6760 // Incoming value: jbuf
6761 // ldr.n r1, LCPI1_4
6762 // add r1, pc
6763 // mov r2, #1
6764 // orrs r1, r2
6765 // add r2, $jbuf, #+4 ; &jbuf[1]
6766 // str r1, [r2]
6767 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6768 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6769 .addConstantPoolIndex(CPI)
6770 .addMemOperand(CPMMO));
6771 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6772 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6773 .addReg(NewVReg1, RegState::Kill)
6774 .addImm(PCLabelId);
6775 // Set the low bit because of thumb mode.
6776 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6777 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6778 .addReg(ARM::CPSR, RegState::Define)
6779 .addImm(1));
6780 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6781 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6782 .addReg(ARM::CPSR, RegState::Define)
6783 .addReg(NewVReg2, RegState::Kill)
6784 .addReg(NewVReg3, RegState::Kill));
6785 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6786 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
6787 .addFrameIndex(FI)
6788 .addImm(36)); // &jbuf[1] :: pc
6789 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6790 .addReg(NewVReg4, RegState::Kill)
6791 .addReg(NewVReg5, RegState::Kill)
6792 .addImm(0)
6793 .addMemOperand(FIMMOSt));
6794 } else {
6795 // Incoming value: jbuf
6796 // ldr r1, LCPI1_1
6797 // add r1, pc, r1
6798 // str r1, [$jbuf, #+4] ; &jbuf[1]
6799 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6800 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6801 .addConstantPoolIndex(CPI)
6802 .addImm(0)
6803 .addMemOperand(CPMMO));
6804 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6805 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6806 .addReg(NewVReg1, RegState::Kill)
6807 .addImm(PCLabelId));
6808 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6809 .addReg(NewVReg2, RegState::Kill)
6810 .addFrameIndex(FI)
6811 .addImm(36) // &jbuf[1] :: pc
6812 .addMemOperand(FIMMOSt));
6813 }
6814}
6815
6816MachineBasicBlock *ARMTargetLowering::
6817EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
6818 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6819 DebugLoc dl = MI->getDebugLoc();
6820 MachineFunction *MF = MBB->getParent();
6821 MachineRegisterInfo *MRI = &MF->getRegInfo();
6822 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6823 MachineFrameInfo *MFI = MF->getFrameInfo();
6824 int FI = MFI->getFunctionContextIndex();
6825
Craig Topperc7242e02012-04-20 07:30:17 +00006826 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
6827 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen691ae332012-05-20 06:38:47 +00006828 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00006829
Bill Wendling362c1b02011-10-06 21:29:56 +00006830 // Get a mapping of the call site numbers to all of the landing pads they're
6831 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00006832 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6833 unsigned MaxCSNum = 0;
6834 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00006835 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6836 ++BB) {
Bill Wendling202803e2011-10-05 00:02:33 +00006837 if (!BB->isLandingPad()) continue;
6838
6839 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6840 // pad.
6841 for (MachineBasicBlock::iterator
6842 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6843 if (!II->isEHLabel()) continue;
6844
6845 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006846 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006847
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006848 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6849 for (SmallVectorImpl<unsigned>::iterator
6850 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6851 CSI != CSE; ++CSI) {
6852 CallSiteNumToLPad[*CSI].push_back(BB);
6853 MaxCSNum = std::max(MaxCSNum, *CSI);
6854 }
Bill Wendling202803e2011-10-05 00:02:33 +00006855 break;
6856 }
6857 }
6858
6859 // Get an ordered list of the machine basic blocks for the jump table.
6860 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling883ec972011-10-07 23:18:02 +00006861 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00006862 LPadList.reserve(CallSiteNumToLPad.size());
6863 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6864 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6865 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006866 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00006867 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00006868 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6869 }
Bill Wendling202803e2011-10-05 00:02:33 +00006870 }
6871
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006872 assert(!LPadList.empty() &&
6873 "No landing pad destinations for the dispatch jump table!");
6874
Bill Wendling362c1b02011-10-06 21:29:56 +00006875 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00006876 MachineJumpTableInfo *JTI =
6877 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6878 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6879 unsigned UId = AFI->createJumpTableUId();
Chad Rosier96603432013-03-01 18:30:38 +00006880 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00006881
Bill Wendling362c1b02011-10-06 21:29:56 +00006882 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00006883
6884 // Shove the dispatch's address into the return slot in the function context.
6885 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6886 DispatchBB->setIsLandingPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00006887
Bill Wendling324be982011-10-05 00:39:32 +00006888 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006889 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00006890 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006891 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00006892 else
6893 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6894
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006895 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00006896 DispatchBB->addSuccessor(TrapBB);
6897
6898 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6899 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00006900
Bill Wendling510fbcd2011-10-17 21:32:56 +00006901 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00006902 MF->insert(MF->end(), DispatchBB);
6903 MF->insert(MF->end(), DispContBB);
6904 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00006905
Bill Wendling030b58e2011-10-06 22:18:16 +00006906 // Insert code into the entry block that creates and registers the function
6907 // context.
6908 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6909
Bill Wendling030b58e2011-10-06 22:18:16 +00006910 MachineMemOperand *FIMMOLd =
Bill Wendling362c1b02011-10-06 21:29:56 +00006911 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendlingb3d46782011-10-06 23:37:36 +00006912 MachineMemOperand::MOLoad |
6913 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00006914
Chad Rosier1ec8e402012-11-06 23:05:24 +00006915 MachineInstrBuilder MIB;
6916 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6917
6918 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6919 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6920
6921 // Add a register mask with no preserved registers. This results in all
6922 // registers being marked as clobbered.
6923 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00006924
Bill Wendling85833f72011-10-18 22:49:07 +00006925 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00006926 if (Subtarget->isThumb2()) {
6927 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6928 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6929 .addFrameIndex(FI)
6930 .addImm(4)
6931 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006932
Bill Wendling85833f72011-10-18 22:49:07 +00006933 if (NumLPads < 256) {
6934 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6935 .addReg(NewVReg1)
6936 .addImm(LPadList.size()));
6937 } else {
6938 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6939 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006940 .addImm(NumLPads & 0xFFFF));
6941
6942 unsigned VReg2 = VReg1;
6943 if ((NumLPads & 0xFFFF0000) != 0) {
6944 VReg2 = MRI->createVirtualRegister(TRC);
6945 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6946 .addReg(VReg1)
6947 .addImm(NumLPads >> 16));
6948 }
6949
Bill Wendling85833f72011-10-18 22:49:07 +00006950 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6951 .addReg(NewVReg1)
6952 .addReg(VReg2));
6953 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006954
Bill Wendling5626c662011-10-06 22:53:00 +00006955 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6956 .addMBB(TrapBB)
6957 .addImm(ARMCC::HI)
6958 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00006959
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006960 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6961 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006962 .addJumpTableIndex(MJTI)
6963 .addImm(UId));
Bill Wendling202803e2011-10-05 00:02:33 +00006964
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006965 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006966 AddDefaultCC(
6967 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006968 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6969 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00006970 .addReg(NewVReg1)
6971 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6972
6973 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006974 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00006975 .addReg(NewVReg1)
Bill Wendling5626c662011-10-06 22:53:00 +00006976 .addJumpTableIndex(MJTI)
6977 .addImm(UId);
6978 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00006979 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6980 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6981 .addFrameIndex(FI)
6982 .addImm(1)
6983 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00006984
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006985 if (NumLPads < 256) {
6986 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6987 .addReg(NewVReg1)
6988 .addImm(NumLPads));
6989 } else {
6990 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00006991 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6992 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6993
6994 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006995 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006996 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006997 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006998 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006999
7000 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7001 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
7002 .addReg(VReg1, RegState::Define)
7003 .addConstantPoolIndex(Idx));
7004 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
7005 .addReg(NewVReg1)
7006 .addReg(VReg1));
7007 }
7008
Bill Wendlingb3d46782011-10-06 23:37:36 +00007009 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
7010 .addMBB(TrapBB)
7011 .addImm(ARMCC::HI)
7012 .addReg(ARM::CPSR);
7013
7014 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
7015 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
7016 .addReg(ARM::CPSR, RegState::Define)
7017 .addReg(NewVReg1)
7018 .addImm(2));
7019
7020 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00007021 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendlingb3d46782011-10-06 23:37:36 +00007022 .addJumpTableIndex(MJTI)
7023 .addImm(UId));
7024
7025 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7026 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
7027 .addReg(ARM::CPSR, RegState::Define)
7028 .addReg(NewVReg2, RegState::Kill)
7029 .addReg(NewVReg3));
7030
7031 MachineMemOperand *JTMMOLd =
7032 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
7033 MachineMemOperand::MOLoad, 4, 4);
7034
7035 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
7036 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
7037 .addReg(NewVReg4, RegState::Kill)
7038 .addImm(0)
7039 .addMemOperand(JTMMOLd));
7040
Chad Rosier96603432013-03-01 18:30:38 +00007041 unsigned NewVReg6 = NewVReg5;
7042 if (RelocM == Reloc::PIC_) {
7043 NewVReg6 = MRI->createVirtualRegister(TRC);
7044 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
7045 .addReg(ARM::CPSR, RegState::Define)
7046 .addReg(NewVReg5, RegState::Kill)
7047 .addReg(NewVReg3));
7048 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00007049
7050 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
7051 .addReg(NewVReg6, RegState::Kill)
7052 .addJumpTableIndex(MJTI)
7053 .addImm(UId);
Bill Wendling5626c662011-10-06 22:53:00 +00007054 } else {
7055 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
7056 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
7057 .addFrameIndex(FI)
7058 .addImm(4)
7059 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00007060
Bill Wendling4969dcd2011-10-18 22:52:20 +00007061 if (NumLPads < 256) {
7062 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
7063 .addReg(NewVReg1)
7064 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00007065 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00007066 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7067 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00007068 .addImm(NumLPads & 0xFFFF));
7069
7070 unsigned VReg2 = VReg1;
7071 if ((NumLPads & 0xFFFF0000) != 0) {
7072 VReg2 = MRI->createVirtualRegister(TRC);
7073 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
7074 .addReg(VReg1)
7075 .addImm(NumLPads >> 16));
7076 }
7077
Bill Wendling4969dcd2011-10-18 22:52:20 +00007078 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7079 .addReg(NewVReg1)
7080 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00007081 } else {
7082 MachineConstantPool *ConstantPool = MF->getConstantPool();
7083 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7084 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
7085
7086 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007087 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00007088 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007089 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00007090 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7091
7092 unsigned VReg1 = MRI->createVirtualRegister(TRC);
7093 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
7094 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00007095 .addConstantPoolIndex(Idx)
7096 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00007097 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
7098 .addReg(NewVReg1)
7099 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00007100 }
7101
Bill Wendling5626c662011-10-06 22:53:00 +00007102 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
7103 .addMBB(TrapBB)
7104 .addImm(ARMCC::HI)
7105 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00007106
Bill Wendling973c8172011-10-18 22:11:18 +00007107 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007108 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00007109 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00007110 .addReg(NewVReg1)
7111 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00007112 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
7113 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00007114 .addJumpTableIndex(MJTI)
7115 .addImm(UId));
7116
7117 MachineMemOperand *JTMMOLd =
7118 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
7119 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00007120 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00007121 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00007122 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
7123 .addReg(NewVReg3, RegState::Kill)
7124 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00007125 .addImm(0)
7126 .addMemOperand(JTMMOLd));
7127
Chad Rosier96603432013-03-01 18:30:38 +00007128 if (RelocM == Reloc::PIC_) {
7129 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
7130 .addReg(NewVReg5, RegState::Kill)
7131 .addReg(NewVReg4)
7132 .addJumpTableIndex(MJTI)
7133 .addImm(UId);
7134 } else {
7135 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
7136 .addReg(NewVReg5, RegState::Kill)
7137 .addJumpTableIndex(MJTI)
7138 .addImm(UId);
7139 }
Bill Wendling5626c662011-10-06 22:53:00 +00007140 }
Bill Wendling202803e2011-10-05 00:02:33 +00007141
Bill Wendling324be982011-10-05 00:39:32 +00007142 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00007143 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00007144 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00007145 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
7146 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00007147 if (SeenMBBs.insert(CurMBB))
Bill Wendling883ec972011-10-07 23:18:02 +00007148 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007149 }
7150
Bill Wendling26d27802011-10-17 05:25:09 +00007151 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper420525c2012-03-04 03:33:22 +00007152 const uint16_t *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00007153 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling883ec972011-10-07 23:18:02 +00007154 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
7155 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
7156 MachineBasicBlock *BB = *I;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007157
7158 // Remove the landing pad successor from the invoke block and replace it
7159 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00007160 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
7161 BB->succ_end());
7162 while (!Successors.empty()) {
7163 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling883ec972011-10-07 23:18:02 +00007164 if (SMBB->isLandingPad()) {
7165 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00007166 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00007167 }
7168 }
7169
7170 BB->addSuccessor(DispatchBB);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007171
7172 // Find the invoke call and mark all of the callee-saved registers as
7173 // 'implicit defined' so that they're spilled. This prevents code from
7174 // moving instructions to before the EH block, where they will never be
7175 // executed.
7176 for (MachineBasicBlock::reverse_iterator
7177 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007178 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007179
7180 DenseMap<unsigned, bool> DefRegs;
7181 for (MachineInstr::mop_iterator
7182 OI = II->operands_begin(), OE = II->operands_end();
7183 OI != OE; ++OI) {
7184 if (!OI->isReg()) continue;
7185 DefRegs[OI->getReg()] = true;
7186 }
7187
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00007188 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007189
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007190 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00007191 unsigned Reg = SavedRegs[i];
7192 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00007193 !ARM::tGPRRegClass.contains(Reg) &&
7194 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007195 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007196 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007197 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00007198 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00007199 continue;
7200 if (!DefRegs[Reg])
7201 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00007202 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00007203
7204 break;
7205 }
Bill Wendling883ec972011-10-07 23:18:02 +00007206 }
Bill Wendling324be982011-10-05 00:39:32 +00007207
Bill Wendling617075f2011-10-18 18:30:49 +00007208 // Mark all former landing pads as non-landing pads. The dispatch is the only
7209 // landing pad now.
7210 for (SmallVectorImpl<MachineBasicBlock*>::iterator
7211 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
7212 (*I)->setIsLandingPad(false);
7213
Bill Wendling324be982011-10-05 00:39:32 +00007214 // The instruction is gone now.
7215 MI->eraseFromParent();
7216
Bill Wendling374ee192011-10-03 21:25:38 +00007217 return MBB;
7218}
7219
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007220static
7221MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
7222 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
7223 E = MBB->succ_end(); I != E; ++I)
7224 if (*I != Succ)
7225 return *I;
7226 llvm_unreachable("Expecting a BB with two successors!");
7227}
7228
Manman Renb504f492013-10-29 22:27:32 +00007229/// Return the load opcode for a given load size. If load size >= 8,
7230/// neon opcode will be returned.
7231static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
7232 if (LdSize >= 8)
7233 return LdSize == 16 ? ARM::VLD1q32wb_fixed
7234 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
7235 if (IsThumb1)
7236 return LdSize == 4 ? ARM::tLDRi
7237 : LdSize == 2 ? ARM::tLDRHi
7238 : LdSize == 1 ? ARM::tLDRBi : 0;
7239 if (IsThumb2)
7240 return LdSize == 4 ? ARM::t2LDR_POST
7241 : LdSize == 2 ? ARM::t2LDRH_POST
7242 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
7243 return LdSize == 4 ? ARM::LDR_POST_IMM
7244 : LdSize == 2 ? ARM::LDRH_POST
7245 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
7246}
7247
7248/// Return the store opcode for a given store size. If store size >= 8,
7249/// neon opcode will be returned.
7250static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
7251 if (StSize >= 8)
7252 return StSize == 16 ? ARM::VST1q32wb_fixed
7253 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
7254 if (IsThumb1)
7255 return StSize == 4 ? ARM::tSTRi
7256 : StSize == 2 ? ARM::tSTRHi
7257 : StSize == 1 ? ARM::tSTRBi : 0;
7258 if (IsThumb2)
7259 return StSize == 4 ? ARM::t2STR_POST
7260 : StSize == 2 ? ARM::t2STRH_POST
7261 : StSize == 1 ? ARM::t2STRB_POST : 0;
7262 return StSize == 4 ? ARM::STR_POST_IMM
7263 : StSize == 2 ? ARM::STRH_POST
7264 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
7265}
7266
7267/// Emit a post-increment load operation with given size. The instructions
7268/// will be added to BB at Pos.
7269static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
7270 const TargetInstrInfo *TII, DebugLoc dl,
7271 unsigned LdSize, unsigned Data, unsigned AddrIn,
7272 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7273 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
7274 assert(LdOpc != 0 && "Should have a load opcode");
7275 if (LdSize >= 8) {
7276 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7277 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7278 .addImm(0));
7279 } else if (IsThumb1) {
7280 // load + update AddrIn
7281 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7282 .addReg(AddrIn).addImm(0));
7283 MachineInstrBuilder MIB =
7284 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7285 MIB = AddDefaultT1CC(MIB);
7286 MIB.addReg(AddrIn).addImm(LdSize);
7287 AddDefaultPred(MIB);
7288 } else if (IsThumb2) {
7289 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7290 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7291 .addImm(LdSize));
7292 } else { // arm
7293 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
7294 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
7295 .addReg(0).addImm(LdSize));
7296 }
7297}
7298
7299/// Emit a post-increment store operation with given size. The instructions
7300/// will be added to BB at Pos.
7301static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
7302 const TargetInstrInfo *TII, DebugLoc dl,
7303 unsigned StSize, unsigned Data, unsigned AddrIn,
7304 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
7305 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
7306 assert(StOpc != 0 && "Should have a store opcode");
7307 if (StSize >= 8) {
7308 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7309 .addReg(AddrIn).addImm(0).addReg(Data));
7310 } else if (IsThumb1) {
7311 // store + update AddrIn
7312 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
7313 .addReg(AddrIn).addImm(0));
7314 MachineInstrBuilder MIB =
7315 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
7316 MIB = AddDefaultT1CC(MIB);
7317 MIB.addReg(AddrIn).addImm(StSize);
7318 AddDefaultPred(MIB);
7319 } else if (IsThumb2) {
7320 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7321 .addReg(Data).addReg(AddrIn).addImm(StSize));
7322 } else { // arm
7323 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
7324 .addReg(Data).addReg(AddrIn).addReg(0)
7325 .addImm(StSize));
7326 }
7327}
7328
David Peixottoc32e24a2013-10-17 19:49:22 +00007329MachineBasicBlock *
7330ARMTargetLowering::EmitStructByval(MachineInstr *MI,
7331 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00007332 // This pseudo instruction has 3 operands: dst, src, size
7333 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
7334 // Otherwise, we will generate unrolled scalar copies.
7335 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7336 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7337 MachineFunction::iterator It = BB;
7338 ++It;
7339
7340 unsigned dest = MI->getOperand(0).getReg();
7341 unsigned src = MI->getOperand(1).getReg();
7342 unsigned SizeVal = MI->getOperand(2).getImm();
7343 unsigned Align = MI->getOperand(3).getImm();
7344 DebugLoc dl = MI->getDebugLoc();
7345
Manman Rene8735522012-06-01 19:33:18 +00007346 MachineFunction *MF = BB->getParent();
7347 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00007348 unsigned UnitSize = 0;
David Peixottob0653e532013-10-24 16:39:36 +00007349 const TargetRegisterClass *TRC = 0;
7350 const TargetRegisterClass *VecTRC = 0;
7351
7352 bool IsThumb1 = Subtarget->isThumb1Only();
7353 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00007354
7355 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00007356 UnitSize = 1;
7357 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00007358 UnitSize = 2;
7359 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00007360 // Check whether we can use NEON instructions.
Bill Wendling698e84f2012-12-30 10:32:01 +00007361 if (!MF->getFunction()->getAttributes().
7362 hasAttribute(AttributeSet::FunctionIndex,
7363 Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00007364 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00007365 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00007366 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00007367 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00007368 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00007369 }
7370 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00007371 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00007372 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00007373 }
Manman Ren6e1fd462012-06-18 22:23:48 +00007374
David Peixottob0653e532013-10-24 16:39:36 +00007375 // Select the correct opcode and register class for unit size load/store
7376 bool IsNeon = UnitSize >= 8;
7377 TRC = (IsThumb1 || IsThumb2) ? (const TargetRegisterClass *)&ARM::tGPRRegClass
7378 : (const TargetRegisterClass *)&ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00007379 if (IsNeon)
David Peixottob0653e532013-10-24 16:39:36 +00007380 VecTRC = UnitSize == 16
7381 ? (const TargetRegisterClass *)&ARM::DPairRegClass
7382 : UnitSize == 8
7383 ? (const TargetRegisterClass *)&ARM::DPRRegClass
7384 : 0;
David Peixottob0653e532013-10-24 16:39:36 +00007385
Manman Rene8735522012-06-01 19:33:18 +00007386 unsigned BytesLeft = SizeVal % UnitSize;
7387 unsigned LoopSize = SizeVal - BytesLeft;
7388
7389 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
7390 // Use LDR and STR to copy.
7391 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
7392 // [destOut] = STR_POST(scratch, destIn, UnitSize)
7393 unsigned srcIn = src;
7394 unsigned destIn = dest;
7395 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00007396 unsigned srcOut = MRI.createVirtualRegister(TRC);
7397 unsigned destOut = MRI.createVirtualRegister(TRC);
7398 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007399 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
7400 IsThumb1, IsThumb2);
7401 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
7402 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007403 srcIn = srcOut;
7404 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007405 }
7406
7407 // Handle the leftover bytes with LDRB and STRB.
7408 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
7409 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00007410 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007411 unsigned srcOut = MRI.createVirtualRegister(TRC);
7412 unsigned destOut = MRI.createVirtualRegister(TRC);
7413 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007414 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
7415 IsThumb1, IsThumb2);
7416 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
7417 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007418 srcIn = srcOut;
7419 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007420 }
7421 MI->eraseFromParent(); // The instruction is gone now.
7422 return BB;
7423 }
7424
7425 // Expand the pseudo op to a loop.
7426 // thisMBB:
7427 // ...
7428 // movw varEnd, # --> with thumb2
7429 // movt varEnd, #
7430 // ldrcp varEnd, idx --> without thumb2
7431 // fallthrough --> loopMBB
7432 // loopMBB:
7433 // PHI varPhi, varEnd, varLoop
7434 // PHI srcPhi, src, srcLoop
7435 // PHI destPhi, dst, destLoop
7436 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7437 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
7438 // subs varLoop, varPhi, #UnitSize
7439 // bne loopMBB
7440 // fallthrough --> exitMBB
7441 // exitMBB:
7442 // epilogue to handle left-over bytes
7443 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7444 // [destOut] = STRB_POST(scratch, destLoop, 1)
7445 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7446 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
7447 MF->insert(It, loopMBB);
7448 MF->insert(It, exitMBB);
7449
7450 // Transfer the remainder of BB and its successor edges to exitMBB.
7451 exitMBB->splice(exitMBB->begin(), BB,
7452 llvm::next(MachineBasicBlock::iterator(MI)),
7453 BB->end());
7454 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
7455
7456 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00007457 unsigned varEnd = MRI.createVirtualRegister(TRC);
7458 if (IsThumb2) {
7459 unsigned Vtmp = varEnd;
7460 if ((LoopSize & 0xFFFF0000) != 0)
7461 Vtmp = MRI.createVirtualRegister(TRC);
7462 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), Vtmp)
7463 .addImm(LoopSize & 0xFFFF));
7464
7465 if ((LoopSize & 0xFFFF0000) != 0)
7466 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
7467 .addReg(Vtmp).addImm(LoopSize >> 16));
7468 } else {
7469 MachineConstantPool *ConstantPool = MF->getConstantPool();
7470 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
7471 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
7472
7473 // MachineConstantPool wants an explicit alignment.
7474 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
7475 if (Align == 0)
7476 Align = getDataLayout()->getTypeAllocSize(C->getType());
7477 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
7478
7479 if (IsThumb1)
7480 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
7481 varEnd, RegState::Define).addConstantPoolIndex(Idx));
7482 else
7483 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
7484 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
7485 }
Manman Rene8735522012-06-01 19:33:18 +00007486 BB->addSuccessor(loopMBB);
7487
7488 // Generate the loop body:
7489 // varPhi = PHI(varLoop, varEnd)
7490 // srcPhi = PHI(srcLoop, src)
7491 // destPhi = PHI(destLoop, dst)
7492 MachineBasicBlock *entryBB = BB;
7493 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00007494 unsigned varLoop = MRI.createVirtualRegister(TRC);
7495 unsigned varPhi = MRI.createVirtualRegister(TRC);
7496 unsigned srcLoop = MRI.createVirtualRegister(TRC);
7497 unsigned srcPhi = MRI.createVirtualRegister(TRC);
7498 unsigned destLoop = MRI.createVirtualRegister(TRC);
7499 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00007500
7501 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
7502 .addReg(varLoop).addMBB(loopMBB)
7503 .addReg(varEnd).addMBB(entryBB);
7504 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
7505 .addReg(srcLoop).addMBB(loopMBB)
7506 .addReg(src).addMBB(entryBB);
7507 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
7508 .addReg(destLoop).addMBB(loopMBB)
7509 .addReg(dest).addMBB(entryBB);
7510
7511 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7512 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00007513 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00007514 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
7515 IsThumb1, IsThumb2);
7516 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
7517 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00007518
7519 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00007520 if (IsThumb1) {
7521 MachineInstrBuilder MIB =
7522 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
7523 MIB = AddDefaultT1CC(MIB);
7524 MIB.addReg(varPhi).addImm(UnitSize);
7525 AddDefaultPred(MIB);
7526 } else {
7527 MachineInstrBuilder MIB =
7528 BuildMI(*BB, BB->end(), dl,
7529 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7530 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7531 MIB->getOperand(5).setReg(ARM::CPSR);
7532 MIB->getOperand(5).setIsDef(true);
7533 }
7534 BuildMI(*BB, BB->end(), dl,
7535 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
7536 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00007537
7538 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7539 BB->addSuccessor(loopMBB);
7540 BB->addSuccessor(exitMBB);
7541
7542 // Add epilogue to handle BytesLeft.
7543 BB = exitMBB;
7544 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00007545
7546 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7547 // [destOut] = STRB_POST(scratch, destLoop, 1)
7548 unsigned srcIn = srcLoop;
7549 unsigned destIn = destLoop;
7550 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00007551 unsigned srcOut = MRI.createVirtualRegister(TRC);
7552 unsigned destOut = MRI.createVirtualRegister(TRC);
7553 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00007554 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
7555 IsThumb1, IsThumb2);
7556 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
7557 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00007558 srcIn = srcOut;
7559 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00007560 }
7561
7562 MI->eraseFromParent(); // The instruction is gone now.
7563 return BB;
7564}
7565
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007566MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007567ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007568 MachineBasicBlock *BB) const {
Evan Cheng10043e22007-01-19 07:51:42 +00007569 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00007570 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00007571 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00007572 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00007573 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007574 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00007575 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00007576 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00007577 // The Thumb2 pre-indexed stores have the same MI operands, they just
7578 // define them differently in the .td files from the isel patterns, so
7579 // they need pseudos.
7580 case ARM::t2STR_preidx:
7581 MI->setDesc(TII->get(ARM::t2STR_PRE));
7582 return BB;
7583 case ARM::t2STRB_preidx:
7584 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7585 return BB;
7586 case ARM::t2STRH_preidx:
7587 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7588 return BB;
7589
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007590 case ARM::STRi_preidx:
7591 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00007592 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007593 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7594 // Decode the offset.
7595 unsigned Offset = MI->getOperand(4).getImm();
7596 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7597 Offset = ARM_AM::getAM2Offset(Offset);
7598 if (isSub)
7599 Offset = -Offset;
7600
Jim Grosbachf402f692011-08-12 21:02:34 +00007601 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00007602 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007603 .addOperand(MI->getOperand(0)) // Rn_wb
7604 .addOperand(MI->getOperand(1)) // Rt
7605 .addOperand(MI->getOperand(2)) // Rn
7606 .addImm(Offset) // offset (skip GPR==zero_reg)
7607 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00007608 .addOperand(MI->getOperand(6))
7609 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007610 MI->eraseFromParent();
7611 return BB;
7612 }
7613 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00007614 case ARM::STRBr_preidx:
7615 case ARM::STRH_preidx: {
7616 unsigned NewOpc;
7617 switch (MI->getOpcode()) {
7618 default: llvm_unreachable("unexpected opcode!");
7619 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7620 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7621 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7622 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007623 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7624 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7625 MIB.addOperand(MI->getOperand(i));
7626 MI->eraseFromParent();
7627 return BB;
7628 }
Jim Grosbach57ccc192009-12-14 20:14:59 +00007629 case ARM::ATOMIC_LOAD_ADD_I8:
7630 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7631 case ARM::ATOMIC_LOAD_ADD_I16:
7632 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7633 case ARM::ATOMIC_LOAD_ADD_I32:
7634 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007635
Jim Grosbach57ccc192009-12-14 20:14:59 +00007636 case ARM::ATOMIC_LOAD_AND_I8:
7637 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7638 case ARM::ATOMIC_LOAD_AND_I16:
7639 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7640 case ARM::ATOMIC_LOAD_AND_I32:
7641 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007642
Jim Grosbach57ccc192009-12-14 20:14:59 +00007643 case ARM::ATOMIC_LOAD_OR_I8:
7644 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7645 case ARM::ATOMIC_LOAD_OR_I16:
7646 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7647 case ARM::ATOMIC_LOAD_OR_I32:
7648 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007649
Jim Grosbach57ccc192009-12-14 20:14:59 +00007650 case ARM::ATOMIC_LOAD_XOR_I8:
7651 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7652 case ARM::ATOMIC_LOAD_XOR_I16:
7653 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7654 case ARM::ATOMIC_LOAD_XOR_I32:
7655 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007656
Jim Grosbach57ccc192009-12-14 20:14:59 +00007657 case ARM::ATOMIC_LOAD_NAND_I8:
7658 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7659 case ARM::ATOMIC_LOAD_NAND_I16:
7660 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7661 case ARM::ATOMIC_LOAD_NAND_I32:
7662 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007663
Jim Grosbach57ccc192009-12-14 20:14:59 +00007664 case ARM::ATOMIC_LOAD_SUB_I8:
7665 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7666 case ARM::ATOMIC_LOAD_SUB_I16:
7667 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7668 case ARM::ATOMIC_LOAD_SUB_I32:
7669 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007670
Jim Grosbachd4b733e2011-04-26 19:44:18 +00007671 case ARM::ATOMIC_LOAD_MIN_I8:
7672 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
7673 case ARM::ATOMIC_LOAD_MIN_I16:
7674 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
7675 case ARM::ATOMIC_LOAD_MIN_I32:
7676 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
7677
7678 case ARM::ATOMIC_LOAD_MAX_I8:
7679 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
7680 case ARM::ATOMIC_LOAD_MAX_I16:
7681 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
7682 case ARM::ATOMIC_LOAD_MAX_I32:
7683 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
7684
7685 case ARM::ATOMIC_LOAD_UMIN_I8:
7686 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
7687 case ARM::ATOMIC_LOAD_UMIN_I16:
7688 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
7689 case ARM::ATOMIC_LOAD_UMIN_I32:
7690 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
7691
7692 case ARM::ATOMIC_LOAD_UMAX_I8:
7693 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
7694 case ARM::ATOMIC_LOAD_UMAX_I16:
7695 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
7696 case ARM::ATOMIC_LOAD_UMAX_I32:
7697 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
7698
Jim Grosbach57ccc192009-12-14 20:14:59 +00007699 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
7700 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
7701 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00007702
7703 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
7704 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
7705 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00007706
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007707 case ARM::ATOMIC_LOAD_I64:
7708 return EmitAtomicLoad64(MI, BB);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007709
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007710 case ARM::ATOMIC_LOAD_ADD_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007711 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007712 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
7713 /*NeedsCarry*/ true);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007714 case ARM::ATOMIC_LOAD_SUB_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007715 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007716 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7717 /*NeedsCarry*/ true);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007718 case ARM::ATOMIC_LOAD_OR_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007719 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007720 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007721 case ARM::ATOMIC_LOAD_XOR_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007722 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007723 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007724 case ARM::ATOMIC_LOAD_AND_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007725 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007726 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007727 case ARM::ATOMIC_STORE_I64:
7728 case ARM::ATOMIC_SWAP_I64:
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007729 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007730 case ARM::ATOMIC_CMP_SWAP_I64:
Eli Friedman1ccecbb2011-08-31 17:52:22 +00007731 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7732 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7733 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007734 case ARM::ATOMIC_LOAD_MIN_I64:
Silviu Baranga93aefa52012-11-29 14:41:25 +00007735 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7736 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7737 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
Silviu Baranga3eb45a02013-01-25 10:39:49 +00007738 /*IsMinMax*/ true, ARMCC::LT);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007739 case ARM::ATOMIC_LOAD_MAX_I64:
Silviu Baranga93aefa52012-11-29 14:41:25 +00007740 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7741 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7742 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7743 /*IsMinMax*/ true, ARMCC::GE);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007744 case ARM::ATOMIC_LOAD_UMIN_I64:
Silviu Baranga93aefa52012-11-29 14:41:25 +00007745 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7746 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7747 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
Silviu Baranga3eb45a02013-01-25 10:39:49 +00007748 /*IsMinMax*/ true, ARMCC::LO);
Amara Emersonb4ad2f32013-09-26 12:22:36 +00007749 case ARM::ATOMIC_LOAD_UMAX_I64:
Silviu Baranga93aefa52012-11-29 14:41:25 +00007750 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7751 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7752 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7753 /*IsMinMax*/ true, ARMCC::HS);
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007754
Evan Chengbb2af352009-08-12 05:17:19 +00007755 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00007756 // To "insert" a SELECT_CC instruction, we actually have to insert the
7757 // diamond control-flow pattern. The incoming instruction knows the
7758 // destination vreg to set, the condition code register to branch on, the
7759 // true/false values to select between, and a branch opcode to use.
7760 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007761 MachineFunction::iterator It = BB;
Evan Cheng10043e22007-01-19 07:51:42 +00007762 ++It;
7763
7764 // thisMBB:
7765 // ...
7766 // TrueVal = ...
7767 // cmpTY ccX, r1, r2
7768 // bCC copy1MBB
7769 // fallthrough --> copy0MBB
7770 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00007771 MachineFunction *F = BB->getParent();
7772 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7773 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00007774 F->insert(It, copy0MBB);
7775 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007776
7777 // Transfer the remainder of BB and its successor edges to sinkMBB.
7778 sinkMBB->splice(sinkMBB->begin(), BB,
7779 llvm::next(MachineBasicBlock::iterator(MI)),
7780 BB->end());
7781 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7782
Dan Gohmanf4f04102010-07-06 15:49:48 +00007783 BB->addSuccessor(copy0MBB);
7784 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00007785
Dan Gohman34396292010-07-06 20:24:04 +00007786 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7787 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7788
Evan Cheng10043e22007-01-19 07:51:42 +00007789 // copy0MBB:
7790 // %FalseValue = ...
7791 // # fallthrough to sinkMBB
7792 BB = copy0MBB;
7793
7794 // Update machine-CFG edges
7795 BB->addSuccessor(sinkMBB);
7796
7797 // sinkMBB:
7798 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7799 // ...
7800 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007801 BuildMI(*BB, BB->begin(), dl,
7802 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00007803 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7804 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7805
Dan Gohman34396292010-07-06 20:24:04 +00007806 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00007807 return BB;
7808 }
Evan Chengb972e562009-08-07 00:34:42 +00007809
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007810 case ARM::BCCi64:
7811 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00007812 // If there is an unconditional branch to the other successor, remove it.
7813 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00007814
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007815 // Compare both parts that make up the double comparison separately for
7816 // equality.
7817 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7818
7819 unsigned LHS1 = MI->getOperand(1).getReg();
7820 unsigned LHS2 = MI->getOperand(2).getReg();
7821 if (RHSisZero) {
7822 AddDefaultPred(BuildMI(BB, dl,
7823 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7824 .addReg(LHS1).addImm(0));
7825 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7826 .addReg(LHS2).addImm(0)
7827 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7828 } else {
7829 unsigned RHS1 = MI->getOperand(3).getReg();
7830 unsigned RHS2 = MI->getOperand(4).getReg();
7831 AddDefaultPred(BuildMI(BB, dl,
7832 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7833 .addReg(LHS1).addReg(RHS1));
7834 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7835 .addReg(LHS2).addReg(RHS2)
7836 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7837 }
7838
7839 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7840 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7841 if (MI->getOperand(0).getImm() == ARMCC::NE)
7842 std::swap(destMBB, exitMBB);
7843
7844 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7845 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007846 if (isThumb2)
7847 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7848 else
7849 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007850
7851 MI->eraseFromParent(); // The pseudo instruction is gone now.
7852 return BB;
7853 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007854
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007855 case ARM::Int_eh_sjlj_setjmp:
7856 case ARM::Int_eh_sjlj_setjmp_nofp:
7857 case ARM::tInt_eh_sjlj_setjmp:
7858 case ARM::t2Int_eh_sjlj_setjmp:
7859 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7860 EmitSjLjDispatchBlock(MI, BB);
7861 return BB;
7862
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007863 case ARM::ABS:
7864 case ARM::t2ABS: {
7865 // To insert an ABS instruction, we have to insert the
7866 // diamond control-flow pattern. The incoming instruction knows the
7867 // source vreg to test against 0, the destination vreg to set,
7868 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00007869 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007870 // It transforms
7871 // V1 = ABS V0
7872 // into
7873 // V2 = MOVS V0
7874 // BCC (branch to SinkBB if V0 >= 0)
7875 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00007876 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007877 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7878 MachineFunction::iterator BBI = BB;
7879 ++BBI;
7880 MachineFunction *Fn = BB->getParent();
7881 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7882 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7883 Fn->insert(BBI, RSBBB);
7884 Fn->insert(BBI, SinkBB);
7885
7886 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7887 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7888 bool isThumb2 = Subtarget->isThumb2();
7889 MachineRegisterInfo &MRI = Fn->getRegInfo();
7890 // In Thumb mode S must not be specified if source register is the SP or
7891 // PC and if destination register is the SP, so restrict register class
Craig Topperc7242e02012-04-20 07:30:17 +00007892 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
7893 (const TargetRegisterClass*)&ARM::rGPRRegClass :
7894 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007895
7896 // Transfer the remainder of BB and its successor edges to sinkMBB.
7897 SinkBB->splice(SinkBB->begin(), BB,
7898 llvm::next(MachineBasicBlock::iterator(MI)),
7899 BB->end());
7900 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7901
7902 BB->addSuccessor(RSBBB);
7903 BB->addSuccessor(SinkBB);
7904
7905 // fall through to SinkMBB
7906 RSBBB->addSuccessor(SinkBB);
7907
Manman Rene0763c72012-06-15 21:32:12 +00007908 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00007909 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00007910 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7911 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007912
7913 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00007914 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007915 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7916 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7917
7918 // insert rsbri in RSBBB
7919 // Note: BCC and rsbri will be converted into predicated rsbmi
7920 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00007921 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007922 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Rene0763c72012-06-15 21:32:12 +00007923 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007924 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7925
Andrew Trick3f07c422011-10-18 18:40:53 +00007926 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007927 // reuse ABSDstReg to not change uses of ABS instruction
7928 BuildMI(*SinkBB, SinkBB->begin(), dl,
7929 TII->get(ARM::PHI), ABSDstReg)
7930 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00007931 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007932
7933 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00007934 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007935
7936 // return last added BB
7937 return SinkBB;
7938 }
Manman Rene8735522012-06-01 19:33:18 +00007939 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00007940 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00007941 return EmitStructByval(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00007942 }
7943}
7944
Evan Chenge6fba772011-08-30 19:09:48 +00007945void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7946 SDNode *Node) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007947 if (!MI->hasPostISelHook()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007948 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7949 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7950 return;
7951 }
7952
Evan Cheng7f8e5632011-12-07 07:15:52 +00007953 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00007954 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7955 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7956 // operand is still set to noreg. If needed, set the optional operand's
7957 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00007958 //
Andrew Trick88b24502011-10-18 19:18:52 +00007959 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00007960
Andrew Trick924123a2011-09-21 02:20:46 +00007961 // Rename pseudo opcodes.
7962 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7963 if (NewOpc) {
7964 const ARMBaseInstrInfo *TII =
7965 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick88b24502011-10-18 19:18:52 +00007966 MCID = &TII->get(NewOpc);
7967
7968 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7969 "converted opcode should be the same except for cc_out");
7970
7971 MI->setDesc(*MCID);
7972
7973 // Add the optional cc_out operand
7974 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00007975 }
Andrew Trick88b24502011-10-18 19:18:52 +00007976 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00007977
7978 // Any ARM instruction that sets the 's' bit should specify an optional
7979 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00007980 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007981 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007982 return;
7983 }
Andrew Trick924123a2011-09-21 02:20:46 +00007984 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7985 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007986 bool definesCPSR = false;
7987 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00007988 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00007989 i != e; ++i) {
7990 const MachineOperand &MO = MI->getOperand(i);
7991 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7992 definesCPSR = true;
7993 if (MO.isDead())
7994 deadCPSR = true;
7995 MI->RemoveOperand(i);
7996 break;
Evan Chenge6fba772011-08-30 19:09:48 +00007997 }
7998 }
Andrew Trick8586e622011-09-20 03:17:40 +00007999 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00008000 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00008001 return;
8002 }
8003 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00008004 if (deadCPSR) {
8005 assert(!MI->getOperand(ccOutIdx).getReg() &&
8006 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00008007 return;
Andrew Trick924123a2011-09-21 02:20:46 +00008008 }
Andrew Trick8586e622011-09-20 03:17:40 +00008009
Andrew Trick924123a2011-09-21 02:20:46 +00008010 // If this instruction was defined with an optional CPSR def and its dag node
8011 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00008012 MachineOperand &MO = MI->getOperand(ccOutIdx);
8013 MO.setReg(ARM::CPSR);
8014 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00008015}
8016
Evan Cheng10043e22007-01-19 07:51:42 +00008017//===----------------------------------------------------------------------===//
8018// ARM Optimization Hooks
8019//===----------------------------------------------------------------------===//
8020
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008021// Helper function that checks if N is a null or all ones constant.
8022static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
8023 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
8024 if (!C)
8025 return false;
8026 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
8027}
8028
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008029// Return true if N is conditionally 0 or all ones.
8030// Detects these expressions where cc is an i1 value:
8031//
8032// (select cc 0, y) [AllOnes=0]
8033// (select cc y, 0) [AllOnes=0]
8034// (zext cc) [AllOnes=0]
8035// (sext cc) [AllOnes=0/1]
8036// (select cc -1, y) [AllOnes=1]
8037// (select cc y, -1) [AllOnes=1]
8038//
8039// Invert is set when N is the null/all ones constant when CC is false.
8040// OtherOp is set to the alternative value of N.
8041static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
8042 SDValue &CC, bool &Invert,
8043 SDValue &OtherOp,
8044 SelectionDAG &DAG) {
8045 switch (N->getOpcode()) {
8046 default: return false;
8047 case ISD::SELECT: {
8048 CC = N->getOperand(0);
8049 SDValue N1 = N->getOperand(1);
8050 SDValue N2 = N->getOperand(2);
8051 if (isZeroOrAllOnes(N1, AllOnes)) {
8052 Invert = false;
8053 OtherOp = N2;
8054 return true;
8055 }
8056 if (isZeroOrAllOnes(N2, AllOnes)) {
8057 Invert = true;
8058 OtherOp = N1;
8059 return true;
8060 }
8061 return false;
8062 }
8063 case ISD::ZERO_EXTEND:
8064 // (zext cc) can never be the all ones value.
8065 if (AllOnes)
8066 return false;
8067 // Fall through.
8068 case ISD::SIGN_EXTEND: {
8069 EVT VT = N->getValueType(0);
8070 CC = N->getOperand(0);
8071 if (CC.getValueType() != MVT::i1)
8072 return false;
8073 Invert = !AllOnes;
8074 if (AllOnes)
8075 // When looking for an AllOnes constant, N is an sext, and the 'other'
8076 // value is 0.
8077 OtherOp = DAG.getConstant(0, VT);
8078 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8079 // When looking for a 0 constant, N can be zext or sext.
8080 OtherOp = DAG.getConstant(1, VT);
8081 else
8082 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
8083 return true;
8084 }
8085 }
8086}
8087
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008088// Combine a constant select operand into its use:
8089//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008090// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
8091// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
8092// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
8093// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8094// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008095//
8096// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008097// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008098//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008099// Also recognize sext/zext from i1:
8100//
8101// (add (zext cc), x) -> (select cc (add x, 1), x)
8102// (add (sext cc), x) -> (select cc (add x, -1), x)
8103//
8104// These transformations eventually create predicated instructions.
8105//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008106// @param N The node to transform.
8107// @param Slct The N operand that is a select.
8108// @param OtherOp The other N operand (x above).
8109// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008110// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008111// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00008112static
8113SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008114 TargetLowering::DAGCombinerInfo &DCI,
8115 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00008116 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00008117 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008118 SDValue NonConstantVal;
8119 SDValue CCOp;
8120 bool SwapSelectOps;
8121 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
8122 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00008123 return SDValue();
8124
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008125 // Slct is now know to be the desired identity constant when CC is true.
8126 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008127 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008128 OtherOp, NonConstantVal);
8129 // Unless SwapSelectOps says CC should be false.
8130 if (SwapSelectOps)
8131 std::swap(TrueVal, FalseVal);
8132
Andrew Trickef9de2a2013-05-25 02:42:55 +00008133 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008134 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00008135}
8136
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008137// Attempt combineSelectAndUse on each operand of a commutative operator N.
8138static
8139SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
8140 TargetLowering::DAGCombinerInfo &DCI) {
8141 SDValue N0 = N->getOperand(0);
8142 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008143 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008144 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
8145 if (Result.getNode())
8146 return Result;
8147 }
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008148 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008149 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
8150 if (Result.getNode())
8151 return Result;
8152 }
8153 return SDValue();
8154}
8155
Eric Christopher1b8b94192011-06-29 21:10:36 +00008156// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00008157// (only after legalization).
8158static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
8159 TargetLowering::DAGCombinerInfo &DCI,
8160 const ARMSubtarget *Subtarget) {
8161
8162 // Only perform optimization if after legalize, and if NEON is available. We
8163 // also expected both operands to be BUILD_VECTORs.
8164 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
8165 || N0.getOpcode() != ISD::BUILD_VECTOR
8166 || N1.getOpcode() != ISD::BUILD_VECTOR)
8167 return SDValue();
8168
8169 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
8170 EVT VT = N->getValueType(0);
8171 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
8172 return SDValue();
8173
8174 // Check that the vector operands are of the right form.
8175 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
8176 // operands, where N is the size of the formed vector.
8177 // Each EXTRACT_VECTOR should have the same input vector and odd or even
8178 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008179
8180 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00008181 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00008182 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00008183 SDValue Vec = N0->getOperand(0)->getOperand(0);
8184 SDNode *V = Vec.getNode();
8185 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00008186
Eric Christopher1b8b94192011-06-29 21:10:36 +00008187 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008188 // check to see if each of their operands are an EXTRACT_VECTOR with
8189 // the same vector and appropriate index.
8190 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
8191 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
8192 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00008193
Tanya Lattnere9e67052011-06-14 23:48:48 +00008194 SDValue ExtVec0 = N0->getOperand(i);
8195 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008196
Tanya Lattnere9e67052011-06-14 23:48:48 +00008197 // First operand is the vector, verify its the same.
8198 if (V != ExtVec0->getOperand(0).getNode() ||
8199 V != ExtVec1->getOperand(0).getNode())
8200 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00008201
Tanya Lattnere9e67052011-06-14 23:48:48 +00008202 // Second is the constant, verify its correct.
8203 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
8204 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00008205
Tanya Lattnere9e67052011-06-14 23:48:48 +00008206 // For the constant, we want to see all the even or all the odd.
8207 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
8208 || C1->getZExtValue() != nextIndex+1)
8209 return SDValue();
8210
8211 // Increment index.
8212 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008213 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00008214 return SDValue();
8215 }
8216
8217 // Create VPADDL node.
8218 SelectionDAG &DAG = DCI.DAG;
8219 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00008220
8221 // Build operand list.
8222 SmallVector<SDValue, 8> Ops;
8223 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
8224 TLI.getPointerTy()));
8225
8226 // Input is the vector.
8227 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00008228
Tanya Lattnere9e67052011-06-14 23:48:48 +00008229 // Get widened type and narrowed type.
8230 MVT widenType;
8231 unsigned numElem = VT.getVectorNumElements();
8232 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
8233 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
8234 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
8235 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
8236 default:
Craig Toppere55c5562012-02-07 02:50:20 +00008237 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00008238 }
8239
Andrew Trickef9de2a2013-05-25 02:42:55 +00008240 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
Tanya Lattnere9e67052011-06-14 23:48:48 +00008241 widenType, &Ops[0], Ops.size());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008242 return DAG.getNode(ISD::TRUNCATE, SDLoc(N), VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00008243}
8244
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008245static SDValue findMUL_LOHI(SDValue V) {
8246 if (V->getOpcode() == ISD::UMUL_LOHI ||
8247 V->getOpcode() == ISD::SMUL_LOHI)
8248 return V;
8249 return SDValue();
8250}
8251
8252static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
8253 TargetLowering::DAGCombinerInfo &DCI,
8254 const ARMSubtarget *Subtarget) {
8255
8256 if (Subtarget->isThumb1Only()) return SDValue();
8257
8258 // Only perform the checks after legalize when the pattern is available.
8259 if (DCI.isBeforeLegalize()) return SDValue();
8260
8261 // Look for multiply add opportunities.
8262 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
8263 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
8264 // a glue link from the first add to the second add.
8265 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
8266 // a S/UMLAL instruction.
8267 // loAdd UMUL_LOHI
8268 // \ / :lo \ :hi
8269 // \ / \ [no multiline comment]
8270 // ADDC | hiAdd
8271 // \ :glue / /
8272 // \ / /
8273 // ADDE
8274 //
8275 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
8276 SDValue AddcOp0 = AddcNode->getOperand(0);
8277 SDValue AddcOp1 = AddcNode->getOperand(1);
8278
8279 // Check if the two operands are from the same mul_lohi node.
8280 if (AddcOp0.getNode() == AddcOp1.getNode())
8281 return SDValue();
8282
8283 assert(AddcNode->getNumValues() == 2 &&
8284 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00008285 "Expect ADDC with two result values. First: i32");
8286
8287 // Check that we have a glued ADDC node.
8288 if (AddcNode->getValueType(1) != MVT::Glue)
8289 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008290
8291 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
8292 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
8293 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
8294 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
8295 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
8296 return SDValue();
8297
8298 // Look for the glued ADDE.
8299 SDNode* AddeNode = AddcNode->getGluedUser();
8300 if (AddeNode == NULL)
8301 return SDValue();
8302
8303 // Make sure it is really an ADDE.
8304 if (AddeNode->getOpcode() != ISD::ADDE)
8305 return SDValue();
8306
8307 assert(AddeNode->getNumOperands() == 3 &&
8308 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
8309 "ADDE node has the wrong inputs");
8310
8311 // Check for the triangle shape.
8312 SDValue AddeOp0 = AddeNode->getOperand(0);
8313 SDValue AddeOp1 = AddeNode->getOperand(1);
8314
8315 // Make sure that the ADDE operands are not coming from the same node.
8316 if (AddeOp0.getNode() == AddeOp1.getNode())
8317 return SDValue();
8318
8319 // Find the MUL_LOHI node walking up ADDE's operands.
8320 bool IsLeftOperandMUL = false;
8321 SDValue MULOp = findMUL_LOHI(AddeOp0);
8322 if (MULOp == SDValue())
8323 MULOp = findMUL_LOHI(AddeOp1);
8324 else
8325 IsLeftOperandMUL = true;
8326 if (MULOp == SDValue())
8327 return SDValue();
8328
8329 // Figure out the right opcode.
8330 unsigned Opc = MULOp->getOpcode();
8331 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
8332
8333 // Figure out the high and low input values to the MLAL node.
8334 SDValue* HiMul = &MULOp;
8335 SDValue* HiAdd = NULL;
8336 SDValue* LoMul = NULL;
8337 SDValue* LowAdd = NULL;
8338
8339 if (IsLeftOperandMUL)
8340 HiAdd = &AddeOp1;
8341 else
8342 HiAdd = &AddeOp0;
8343
8344
8345 if (AddcOp0->getOpcode() == Opc) {
8346 LoMul = &AddcOp0;
8347 LowAdd = &AddcOp1;
8348 }
8349 if (AddcOp1->getOpcode() == Opc) {
8350 LoMul = &AddcOp1;
8351 LowAdd = &AddcOp0;
8352 }
8353
8354 if (LoMul == NULL)
8355 return SDValue();
8356
8357 if (LoMul->getNode() != HiMul->getNode())
8358 return SDValue();
8359
8360 // Create the merged node.
8361 SelectionDAG &DAG = DCI.DAG;
8362
8363 // Build operand list.
8364 SmallVector<SDValue, 8> Ops;
8365 Ops.push_back(LoMul->getOperand(0));
8366 Ops.push_back(LoMul->getOperand(1));
8367 Ops.push_back(*LowAdd);
8368 Ops.push_back(*HiAdd);
8369
Andrew Trickef9de2a2013-05-25 02:42:55 +00008370 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00008371 DAG.getVTList(MVT::i32, MVT::i32),
8372 &Ops[0], Ops.size());
8373
8374 // Replace the ADDs' nodes uses by the MLA node's values.
8375 SDValue HiMLALResult(MLALNode.getNode(), 1);
8376 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
8377
8378 SDValue LoMLALResult(MLALNode.getNode(), 0);
8379 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
8380
8381 // Return original node to notify the driver to stop replacing.
8382 SDValue resNode(AddcNode, 0);
8383 return resNode;
8384}
8385
8386/// PerformADDCCombine - Target-specific dag combine transform from
8387/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
8388static SDValue PerformADDCCombine(SDNode *N,
8389 TargetLowering::DAGCombinerInfo &DCI,
8390 const ARMSubtarget *Subtarget) {
8391
8392 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
8393
8394}
8395
Bob Wilson728eb292010-07-29 20:34:14 +00008396/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
8397/// operands N0 and N1. This is a helper for PerformADDCombine that is
8398/// called with the default operands, and if that fails, with commuted
8399/// operands.
8400static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008401 TargetLowering::DAGCombinerInfo &DCI,
8402 const ARMSubtarget *Subtarget){
8403
8404 // Attempt to create vpaddl for this add.
8405 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
8406 if (Result.getNode())
8407 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00008408
Chris Lattner4147f082009-03-12 06:52:53 +00008409 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008410 if (N0.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008411 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
8412 if (Result.getNode()) return Result;
8413 }
Chris Lattner4147f082009-03-12 06:52:53 +00008414 return SDValue();
8415}
8416
Bob Wilson728eb292010-07-29 20:34:14 +00008417/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
8418///
8419static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00008420 TargetLowering::DAGCombinerInfo &DCI,
8421 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00008422 SDValue N0 = N->getOperand(0);
8423 SDValue N1 = N->getOperand(1);
8424
8425 // First try with the default operand order.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008426 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008427 if (Result.getNode())
8428 return Result;
8429
8430 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00008431 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00008432}
8433
Chris Lattner4147f082009-03-12 06:52:53 +00008434/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00008435///
Chris Lattner4147f082009-03-12 06:52:53 +00008436static SDValue PerformSUBCombine(SDNode *N,
8437 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00008438 SDValue N0 = N->getOperand(0);
8439 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00008440
Chris Lattner4147f082009-03-12 06:52:53 +00008441 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00008442 if (N1.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00008443 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
8444 if (Result.getNode()) return Result;
8445 }
Bob Wilson7117a912009-03-20 22:42:55 +00008446
Chris Lattner4147f082009-03-12 06:52:53 +00008447 return SDValue();
8448}
8449
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008450/// PerformVMULCombine
8451/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
8452/// special multiplier accumulator forwarding.
8453/// vmul d3, d0, d2
8454/// vmla d3, d1, d2
8455/// is faster than
8456/// vadd d3, d0, d1
8457/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00008458// However, for (A + B) * (A + B),
8459// vadd d2, d0, d1
8460// vmul d3, d0, d2
8461// vmla d3, d1, d2
8462// is slower than
8463// vadd d2, d0, d1
8464// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008465static SDValue PerformVMULCombine(SDNode *N,
8466 TargetLowering::DAGCombinerInfo &DCI,
8467 const ARMSubtarget *Subtarget) {
8468 if (!Subtarget->hasVMLxForwarding())
8469 return SDValue();
8470
8471 SelectionDAG &DAG = DCI.DAG;
8472 SDValue N0 = N->getOperand(0);
8473 SDValue N1 = N->getOperand(1);
8474 unsigned Opcode = N0.getOpcode();
8475 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8476 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00008477 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008478 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
8479 Opcode != ISD::FADD && Opcode != ISD::FSUB)
8480 return SDValue();
8481 std::swap(N0, N1);
8482 }
8483
Weiming Zhao2052f482013-09-25 23:12:06 +00008484 if (N0 == N1)
8485 return SDValue();
8486
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008487 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008488 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008489 SDValue N00 = N0->getOperand(0);
8490 SDValue N01 = N0->getOperand(1);
8491 return DAG.getNode(Opcode, DL, VT,
8492 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
8493 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
8494}
8495
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008496static SDValue PerformMULCombine(SDNode *N,
8497 TargetLowering::DAGCombinerInfo &DCI,
8498 const ARMSubtarget *Subtarget) {
8499 SelectionDAG &DAG = DCI.DAG;
8500
8501 if (Subtarget->isThumb1Only())
8502 return SDValue();
8503
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008504 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8505 return SDValue();
8506
8507 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00008508 if (VT.is64BitVector() || VT.is128BitVector())
8509 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008510 if (VT != MVT::i32)
8511 return SDValue();
8512
8513 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8514 if (!C)
8515 return SDValue();
8516
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008517 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008518 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008519
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008520 ShiftAmt = ShiftAmt & (32 - 1);
8521 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008522 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008523
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008524 SDValue Res;
8525 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008526
8527 if (MulAmt >= 0) {
8528 if (isPowerOf2_32(MulAmt - 1)) {
8529 // (mul x, 2^N + 1) => (add (shl x, N), x)
8530 Res = DAG.getNode(ISD::ADD, DL, VT,
8531 V,
8532 DAG.getNode(ISD::SHL, DL, VT,
8533 V,
8534 DAG.getConstant(Log2_32(MulAmt - 1),
8535 MVT::i32)));
8536 } else if (isPowerOf2_32(MulAmt + 1)) {
8537 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8538 Res = DAG.getNode(ISD::SUB, DL, VT,
8539 DAG.getNode(ISD::SHL, DL, VT,
8540 V,
8541 DAG.getConstant(Log2_32(MulAmt + 1),
8542 MVT::i32)),
8543 V);
8544 } else
8545 return SDValue();
8546 } else {
8547 uint64_t MulAmtAbs = -MulAmt;
8548 if (isPowerOf2_32(MulAmtAbs + 1)) {
8549 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8550 Res = DAG.getNode(ISD::SUB, DL, VT,
8551 V,
8552 DAG.getNode(ISD::SHL, DL, VT,
8553 V,
8554 DAG.getConstant(Log2_32(MulAmtAbs + 1),
8555 MVT::i32)));
8556 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8557 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8558 Res = DAG.getNode(ISD::ADD, DL, VT,
8559 V,
8560 DAG.getNode(ISD::SHL, DL, VT,
8561 V,
8562 DAG.getConstant(Log2_32(MulAmtAbs-1),
8563 MVT::i32)));
8564 Res = DAG.getNode(ISD::SUB, DL, VT,
8565 DAG.getConstant(0, MVT::i32),Res);
8566
8567 } else
8568 return SDValue();
8569 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008570
8571 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00008572 Res = DAG.getNode(ISD::SHL, DL, VT,
8573 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008574
8575 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00008576 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00008577 return SDValue();
8578}
8579
Owen Anderson30c48922010-11-05 19:27:46 +00008580static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00008581 TargetLowering::DAGCombinerInfo &DCI,
8582 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00008583
Owen Anderson30c48922010-11-05 19:27:46 +00008584 // Attempt to use immediate-form VBIC
8585 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008586 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00008587 EVT VT = N->getValueType(0);
8588 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008589
Tanya Lattner266792a2011-04-07 15:24:20 +00008590 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8591 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008592
Owen Anderson30c48922010-11-05 19:27:46 +00008593 APInt SplatBits, SplatUndef;
8594 unsigned SplatBitSize;
8595 bool HasAnyUndefs;
8596 if (BVN &&
8597 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8598 if (SplatBitSize <= 64) {
8599 EVT VbicVT;
8600 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8601 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00008602 DAG, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00008603 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00008604 if (Val.getNode()) {
8605 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008606 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00008607 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008608 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00008609 }
8610 }
8611 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008612
Evan Chenge87681c2012-02-23 01:19:06 +00008613 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008614 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8615 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8616 if (Result.getNode())
8617 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008618 }
8619
Owen Anderson30c48922010-11-05 19:27:46 +00008620 return SDValue();
8621}
8622
Jim Grosbach11013ed2010-07-16 23:05:05 +00008623/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8624static SDValue PerformORCombine(SDNode *N,
8625 TargetLowering::DAGCombinerInfo &DCI,
8626 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008627 // Attempt to use immediate-form VORR
8628 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008629 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008630 EVT VT = N->getValueType(0);
8631 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00008632
Tanya Lattner266792a2011-04-07 15:24:20 +00008633 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8634 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00008635
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008636 APInt SplatBits, SplatUndef;
8637 unsigned SplatBitSize;
8638 bool HasAnyUndefs;
8639 if (BVN && Subtarget->hasNEON() &&
8640 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8641 if (SplatBitSize <= 64) {
8642 EVT VorrVT;
8643 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8644 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00008645 DAG, VorrVT, VT.is128BitVector(),
8646 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008647 if (Val.getNode()) {
8648 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00008649 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008650 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00008651 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00008652 }
8653 }
8654 }
8655
Evan Chenge87681c2012-02-23 01:19:06 +00008656 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008657 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8658 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8659 if (Result.getNode())
8660 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008661 }
8662
Nadav Rotem3a94c542012-08-13 18:52:44 +00008663 // The code below optimizes (or (and X, Y), Z).
8664 // The AND operand needs to have a single user to make these optimizations
8665 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008666 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00008667 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008668 return SDValue();
8669 SDValue N1 = N->getOperand(1);
8670
8671 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8672 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8673 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8674 APInt SplatUndef;
8675 unsigned SplatBitSize;
8676 bool HasAnyUndefs;
8677
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008678 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008679 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008680 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8681 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008682 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00008683 HasAnyUndefs) && !HasAnyUndefs) {
8684 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8685 HasAnyUndefs) && !HasAnyUndefs) {
8686 // Ensure that the bit width of the constants are the same and that
8687 // the splat arguments are logical inverses as per the pattern we
8688 // are trying to simplify.
8689 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
8690 SplatBits0 == ~SplatBits1) {
8691 // Canonicalize the vector type to make instruction selection
8692 // simpler.
8693 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8694 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8695 N0->getOperand(1),
8696 N0->getOperand(0),
8697 N1->getOperand(0));
8698 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8699 }
8700 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00008701 }
8702 }
8703
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008704 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8705 // reasonable.
8706
Jim Grosbach11013ed2010-07-16 23:05:05 +00008707 // BFI is only available on V6T2+
8708 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8709 return SDValue();
8710
Andrew Trickef9de2a2013-05-25 02:42:55 +00008711 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008712 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008713 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008714 //
8715 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008716 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008717 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008718 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008719 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008720 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008721
Jim Grosbach11013ed2010-07-16 23:05:05 +00008722 if (VT != MVT::i32)
8723 return SDValue();
8724
Evan Cheng2e51bb42010-12-13 20:32:54 +00008725 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008726
Jim Grosbach11013ed2010-07-16 23:05:05 +00008727 // The value and the mask need to be constants so we can verify this is
8728 // actually a bitfield set. If the mask is 0xffff, we can do better
8729 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00008730 SDValue MaskOp = N0.getOperand(1);
8731 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8732 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008733 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008734 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008735 if (Mask == 0xffff)
8736 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008737 SDValue Res;
8738 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008739 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8740 if (N1C) {
8741 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00008742 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008743 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008744
Evan Cheng34345752010-12-11 04:11:38 +00008745 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008746 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00008747
Evan Cheng2e51bb42010-12-13 20:32:54 +00008748 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Cheng34345752010-12-11 04:11:38 +00008749 DAG.getConstant(Val, MVT::i32),
8750 DAG.getConstant(Mask, MVT::i32));
8751
8752 // Do not add new nodes to DAG combiner worklist.
8753 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008754 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00008755 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008756 } else if (N1.getOpcode() == ISD::AND) {
8757 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008758 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8759 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008760 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008761 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008762
Eric Christopherd5530962011-03-26 01:21:03 +00008763 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8764 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008765 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008766 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008767 // The pack halfword instruction works better for masks that fit it,
8768 // so use that when it's available.
8769 if (Subtarget->hasT2ExtractPack() &&
8770 (Mask == 0xffff || Mask == 0xffff0000))
8771 return SDValue();
8772 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008773 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008774 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopherd5530962011-03-26 01:21:03 +00008775 DAG.getConstant(amt, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008776 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008777 DAG.getConstant(Mask, MVT::i32));
8778 // Do not add new nodes to DAG combiner worklist.
8779 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008780 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008781 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008782 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008783 // The pack halfword instruction works better for masks that fit it,
8784 // so use that when it's available.
8785 if (Subtarget->hasT2ExtractPack() &&
8786 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8787 return SDValue();
8788 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008789 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008790 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008791 DAG.getConstant(lsb, MVT::i32));
8792 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopherd5530962011-03-26 01:21:03 +00008793 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008794 // Do not add new nodes to DAG combiner worklist.
8795 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008796 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008797 }
8798 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008799
Evan Cheng2e51bb42010-12-13 20:32:54 +00008800 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8801 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8802 ARM::isBitFieldInvertedMask(~Mask)) {
8803 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8804 // where lsb(mask) == #shamt and masked bits of B are known zero.
8805 SDValue ShAmt = N00.getOperand(1);
8806 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008807 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008808 if (ShAmtC != LSB)
8809 return SDValue();
8810
8811 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8812 DAG.getConstant(~Mask, MVT::i32));
8813
8814 // Do not add new nodes to DAG combiner worklist.
8815 DCI.CombineTo(N, Res, false);
8816 }
8817
Jim Grosbach11013ed2010-07-16 23:05:05 +00008818 return SDValue();
8819}
8820
Evan Chenge87681c2012-02-23 01:19:06 +00008821static SDValue PerformXORCombine(SDNode *N,
8822 TargetLowering::DAGCombinerInfo &DCI,
8823 const ARMSubtarget *Subtarget) {
8824 EVT VT = N->getValueType(0);
8825 SelectionDAG &DAG = DCI.DAG;
8826
8827 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8828 return SDValue();
8829
8830 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008831 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8832 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8833 if (Result.getNode())
8834 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008835 }
8836
8837 return SDValue();
8838}
8839
Evan Cheng6d02d902011-06-15 01:12:31 +00008840/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8841/// the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00008842static SDValue PerformBFICombine(SDNode *N,
8843 TargetLowering::DAGCombinerInfo &DCI) {
8844 SDValue N1 = N->getOperand(1);
8845 if (N1.getOpcode() == ISD::AND) {
8846 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8847 if (!N11C)
8848 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008849 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008850 unsigned LSB = countTrailingZeros(~InvMask);
8851 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Evan Cheng6d02d902011-06-15 01:12:31 +00008852 unsigned Mask = (1 << Width)-1;
Evan Chengc1778132010-12-14 03:22:07 +00008853 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008854 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008855 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00008856 N->getOperand(0), N1.getOperand(0),
8857 N->getOperand(2));
8858 }
8859 return SDValue();
8860}
8861
Bob Wilson22806742010-09-22 22:09:21 +00008862/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8863/// ARMISD::VMOVRRD.
8864static SDValue PerformVMOVRRDCombine(SDNode *N,
8865 TargetLowering::DAGCombinerInfo &DCI) {
8866 // vmovrrd(vmovdrr x, y) -> x,y
8867 SDValue InDouble = N->getOperand(0);
8868 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
8869 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008870
8871 // vmovrrd(load f64) -> (load i32), (load i32)
8872 SDNode *InNode = InDouble.getNode();
8873 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8874 InNode->getValueType(0) == MVT::f64 &&
8875 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8876 !cast<LoadSDNode>(InNode)->isVolatile()) {
8877 // TODO: Should this be done for non-FrameIndex operands?
8878 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8879
8880 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008881 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008882 SDValue BasePtr = LD->getBasePtr();
8883 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8884 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008885 LD->isNonTemporal(), LD->isInvariant(),
8886 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008887
8888 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8889 DAG.getConstant(4, MVT::i32));
8890 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8891 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008892 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008893 std::min(4U, LD->getAlignment() / 2));
8894
8895 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
8896 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
8897 DCI.RemoveFromWorklist(LD);
8898 DAG.DeleteNode(LD);
8899 return Result;
8900 }
8901
Bob Wilson22806742010-09-22 22:09:21 +00008902 return SDValue();
8903}
8904
8905/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8906/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8907static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8908 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8909 SDValue Op0 = N->getOperand(0);
8910 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00008911 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008912 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00008913 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008914 Op1 = Op1.getOperand(0);
8915 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8916 Op0.getNode() == Op1.getNode() &&
8917 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008918 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00008919 N->getValueType(0), Op0.getOperand(0));
8920 return SDValue();
8921}
8922
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008923/// PerformSTORECombine - Target-specific dag combine xforms for
8924/// ISD::STORE.
8925static SDValue PerformSTORECombine(SDNode *N,
8926 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008927 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008928 if (St->isVolatile())
8929 return SDValue();
8930
Andrew Trickbc325162012-07-18 18:34:24 +00008931 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosiere0e38f62012-04-09 20:32:02 +00008932 // pack all of the elements in one place. Next, store to memory in fewer
8933 // chunks.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008934 SDValue StVal = St->getValue();
Chad Rosiere0e38f62012-04-09 20:32:02 +00008935 EVT VT = StVal.getValueType();
8936 if (St->isTruncatingStore() && VT.isVector()) {
8937 SelectionDAG &DAG = DCI.DAG;
8938 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8939 EVT StVT = St->getMemoryVT();
8940 unsigned NumElems = VT.getVectorNumElements();
8941 assert(StVT != VT && "Cannot truncate to the same type");
8942 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8943 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8944
8945 // From, To sizes and ElemCount must be pow of two
8946 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8947
8948 // We are going to use the original vector elt for storing.
8949 // Accumulated smaller vector elements must be a multiple of the store size.
8950 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8951
8952 unsigned SizeRatio = FromEltSz / ToEltSz;
8953 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8954
8955 // Create a type on which we perform the shuffle.
8956 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
8957 NumElems*SizeRatio);
8958 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
8959
Andrew Trickef9de2a2013-05-25 02:42:55 +00008960 SDLoc DL(St);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008961 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
8962 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
8963 for (unsigned i = 0; i < NumElems; ++i) ShuffleVec[i] = i * SizeRatio;
8964
8965 // Can't shuffle using an illegal type.
8966 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
8967
8968 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
8969 DAG.getUNDEF(WideVec.getValueType()),
8970 ShuffleVec.data());
8971 // At this point all of the data is stored at the bottom of the
8972 // register. We now need to save it to mem.
8973
8974 // Find the largest store unit
8975 MVT StoreType = MVT::i8;
8976 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
8977 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
8978 MVT Tp = (MVT::SimpleValueType)tp;
8979 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
8980 StoreType = Tp;
8981 }
8982 // Didn't find a legal store type.
8983 if (!TLI.isTypeLegal(StoreType))
8984 return SDValue();
8985
8986 // Bitcast the original vector into a vector of store-size units
8987 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
8988 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
8989 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
8990 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
8991 SmallVector<SDValue, 8> Chains;
8992 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
8993 TLI.getPointerTy());
8994 SDValue BasePtr = St->getBasePtr();
8995
8996 // Perform one or more big stores into memory.
8997 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
8998 for (unsigned I = 0; I < E; I++) {
8999 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
9000 StoreType, ShuffWide,
9001 DAG.getIntPtrConstant(I));
9002 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
9003 St->getPointerInfo(), St->isVolatile(),
9004 St->isNonTemporal(), St->getAlignment());
9005 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
9006 Increment);
9007 Chains.push_back(Ch);
9008 }
9009 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &Chains[0],
9010 Chains.size());
9011 }
9012
9013 if (!ISD::isNormalStore(St))
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00009014 return SDValue();
9015
Chad Rosier99cbde92012-04-09 19:38:15 +00009016 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
9017 // ARM stores of arguments in the same cache line.
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00009018 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier99cbde92012-04-09 19:38:15 +00009019 StVal.getNode()->hasOneUse()) {
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00009020 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009021 SDLoc DL(St);
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00009022 SDValue BasePtr = St->getBasePtr();
9023 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
9024 StVal.getNode()->getOperand(0), BasePtr,
9025 St->getPointerInfo(), St->isVolatile(),
9026 St->isNonTemporal(), St->getAlignment());
9027
9028 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
9029 DAG.getConstant(4, MVT::i32));
9030 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
9031 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
9032 St->isNonTemporal(),
9033 std::min(4U, St->getAlignment() / 2));
9034 }
9035
9036 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009037 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9038 return SDValue();
9039
Chad Rosier99cbde92012-04-09 19:38:15 +00009040 // Bitcast an i64 store extracted from a vector to f64.
9041 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009042 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009043 SDLoc dl(StVal);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009044 SDValue IntVec = StVal.getOperand(0);
9045 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9046 IntVec.getValueType().getVectorNumElements());
9047 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
9048 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
9049 Vec, StVal.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00009050 dl = SDLoc(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009051 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
9052 // Make the DAGCombiner fold the bitcasts.
9053 DCI.AddToWorklist(Vec.getNode());
9054 DCI.AddToWorklist(ExtElt.getNode());
9055 DCI.AddToWorklist(V.getNode());
9056 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
9057 St->getPointerInfo(), St->isVolatile(),
9058 St->isNonTemporal(), St->getAlignment(),
9059 St->getTBAAInfo());
9060}
9061
9062/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
9063/// are normal, non-volatile loads. If so, it is profitable to bitcast an
9064/// i64 vector to have f64 elements, since the value can then be loaded
9065/// directly into a VFP register.
9066static bool hasNormalLoadOperand(SDNode *N) {
9067 unsigned NumElts = N->getValueType(0).getVectorNumElements();
9068 for (unsigned i = 0; i < NumElts; ++i) {
9069 SDNode *Elt = N->getOperand(i).getNode();
9070 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
9071 return true;
9072 }
9073 return false;
9074}
9075
Bob Wilsoncb6db982010-09-17 22:59:05 +00009076/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
9077/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009078static SDValue PerformBUILD_VECTORCombine(SDNode *N,
9079 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilsoncb6db982010-09-17 22:59:05 +00009080 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
9081 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
9082 // into a pair of GPRs, which is fine when the value is used as a scalar,
9083 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009084 SelectionDAG &DAG = DCI.DAG;
9085 if (N->getNumOperands() == 2) {
9086 SDValue RV = PerformVMOVDRRCombine(N, DAG);
9087 if (RV.getNode())
9088 return RV;
9089 }
Bob Wilsoncb6db982010-09-17 22:59:05 +00009090
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009091 // Load i64 elements as f64 values so that type legalization does not split
9092 // them up into i32 values.
9093 EVT VT = N->getValueType(0);
9094 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
9095 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00009096 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009097 SmallVector<SDValue, 8> Ops;
9098 unsigned NumElts = VT.getVectorNumElements();
9099 for (unsigned i = 0; i < NumElts; ++i) {
9100 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
9101 Ops.push_back(V);
9102 // Make the DAGCombiner fold the bitcast.
9103 DCI.AddToWorklist(V.getNode());
9104 }
9105 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
9106 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
9107 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
9108}
9109
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009110/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
9111static SDValue
9112PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9113 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
9114 // At that time, we may have inserted bitcasts from integer to float.
9115 // If these bitcasts have survived DAGCombine, change the lowering of this
9116 // BUILD_VECTOR in something more vector friendly, i.e., that does not
9117 // force to use floating point types.
9118
9119 // Make sure we can change the type of the vector.
9120 // This is possible iff:
9121 // 1. The vector is only used in a bitcast to a integer type. I.e.,
9122 // 1.1. Vector is used only once.
9123 // 1.2. Use is a bit convert to an integer type.
9124 // 2. The size of its operands are 32-bits (64-bits are not legal).
9125 EVT VT = N->getValueType(0);
9126 EVT EltVT = VT.getVectorElementType();
9127
9128 // Check 1.1. and 2.
9129 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
9130 return SDValue();
9131
9132 // By construction, the input type must be float.
9133 assert(EltVT == MVT::f32 && "Unexpected type!");
9134
9135 // Check 1.2.
9136 SDNode *Use = *N->use_begin();
9137 if (Use->getOpcode() != ISD::BITCAST ||
9138 Use->getValueType(0).isFloatingPoint())
9139 return SDValue();
9140
9141 // Check profitability.
9142 // Model is, if more than half of the relevant operands are bitcast from
9143 // i32, turn the build_vector into a sequence of insert_vector_elt.
9144 // Relevant operands are everything that is not statically
9145 // (i.e., at compile time) bitcasted.
9146 unsigned NumOfBitCastedElts = 0;
9147 unsigned NumElts = VT.getVectorNumElements();
9148 unsigned NumOfRelevantElts = NumElts;
9149 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
9150 SDValue Elt = N->getOperand(Idx);
9151 if (Elt->getOpcode() == ISD::BITCAST) {
9152 // Assume only bit cast to i32 will go away.
9153 if (Elt->getOperand(0).getValueType() == MVT::i32)
9154 ++NumOfBitCastedElts;
9155 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
9156 // Constants are statically casted, thus do not count them as
9157 // relevant operands.
9158 --NumOfRelevantElts;
9159 }
9160
9161 // Check if more than half of the elements require a non-free bitcast.
9162 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
9163 return SDValue();
9164
9165 SelectionDAG &DAG = DCI.DAG;
9166 // Create the new vector type.
9167 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
9168 // Check if the type is legal.
9169 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9170 if (!TLI.isTypeLegal(VecVT))
9171 return SDValue();
9172
9173 // Combine:
9174 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
9175 // => BITCAST INSERT_VECTOR_ELT
9176 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
9177 // (BITCAST EN), N.
9178 SDValue Vec = DAG.getUNDEF(VecVT);
9179 SDLoc dl(N);
9180 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
9181 SDValue V = N->getOperand(Idx);
9182 if (V.getOpcode() == ISD::UNDEF)
9183 continue;
9184 if (V.getOpcode() == ISD::BITCAST &&
9185 V->getOperand(0).getValueType() == MVT::i32)
9186 // Fold obvious case.
9187 V = V.getOperand(0);
9188 else {
9189 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
9190 // Make the DAGCombiner fold the bitcasts.
9191 DCI.AddToWorklist(V.getNode());
9192 }
9193 SDValue LaneIdx = DAG.getConstant(Idx, MVT::i32);
9194 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
9195 }
9196 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
9197 // Make the DAGCombiner fold the bitcasts.
9198 DCI.AddToWorklist(Vec.getNode());
9199 return Vec;
9200}
9201
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009202/// PerformInsertEltCombine - Target-specific dag combine xforms for
9203/// ISD::INSERT_VECTOR_ELT.
9204static SDValue PerformInsertEltCombine(SDNode *N,
9205 TargetLowering::DAGCombinerInfo &DCI) {
9206 // Bitcast an i64 load inserted into a vector to f64.
9207 // Otherwise, the i64 value will be legalized to a pair of i32 values.
9208 EVT VT = N->getValueType(0);
9209 SDNode *Elt = N->getOperand(1).getNode();
9210 if (VT.getVectorElementType() != MVT::i64 ||
9211 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
9212 return SDValue();
9213
9214 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009215 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009216 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
9217 VT.getVectorNumElements());
9218 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
9219 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
9220 // Make the DAGCombiner fold the bitcasts.
9221 DCI.AddToWorklist(Vec.getNode());
9222 DCI.AddToWorklist(V.getNode());
9223 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
9224 Vec, V, N->getOperand(2));
9225 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00009226}
9227
Bob Wilsonc7334a12010-10-27 20:38:28 +00009228/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
9229/// ISD::VECTOR_SHUFFLE.
9230static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
9231 // The LLVM shufflevector instruction does not require the shuffle mask
9232 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
9233 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
9234 // operands do not match the mask length, they are extended by concatenating
9235 // them with undef vectors. That is probably the right thing for other
9236 // targets, but for NEON it is better to concatenate two double-register
9237 // size vector operands into a single quad-register size vector. Do that
9238 // transformation here:
9239 // shuffle(concat(v1, undef), concat(v2, undef)) ->
9240 // shuffle(concat(v1, v2), undef)
9241 SDValue Op0 = N->getOperand(0);
9242 SDValue Op1 = N->getOperand(1);
9243 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
9244 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
9245 Op0.getNumOperands() != 2 ||
9246 Op1.getNumOperands() != 2)
9247 return SDValue();
9248 SDValue Concat0Op1 = Op0.getOperand(1);
9249 SDValue Concat1Op1 = Op1.getOperand(1);
9250 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
9251 Concat1Op1.getOpcode() != ISD::UNDEF)
9252 return SDValue();
9253 // Skip the transformation if any of the types are illegal.
9254 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9255 EVT VT = N->getValueType(0);
9256 if (!TLI.isTypeLegal(VT) ||
9257 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
9258 !TLI.isTypeLegal(Concat1Op1.getValueType()))
9259 return SDValue();
9260
Andrew Trickef9de2a2013-05-25 02:42:55 +00009261 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009262 Op0.getOperand(0), Op1.getOperand(0));
9263 // Translate the shuffle mask.
9264 SmallVector<int, 16> NewMask;
9265 unsigned NumElts = VT.getVectorNumElements();
9266 unsigned HalfElts = NumElts/2;
9267 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
9268 for (unsigned n = 0; n < NumElts; ++n) {
9269 int MaskElt = SVN->getMaskElt(n);
9270 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00009271 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00009272 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00009273 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00009274 NewElt = HalfElts + MaskElt - NumElts;
9275 NewMask.push_back(NewElt);
9276 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009277 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00009278 DAG.getUNDEF(VT), NewMask.data());
9279}
9280
Bob Wilson06fce872011-02-07 17:43:21 +00009281/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
9282/// NEON load/store intrinsics to merge base address updates.
9283static SDValue CombineBaseUpdate(SDNode *N,
9284 TargetLowering::DAGCombinerInfo &DCI) {
9285 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9286 return SDValue();
9287
9288 SelectionDAG &DAG = DCI.DAG;
9289 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
9290 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
9291 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
9292 SDValue Addr = N->getOperand(AddrOpIdx);
9293
9294 // Search for a use of the address operand that is an increment.
9295 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
9296 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
9297 SDNode *User = *UI;
9298 if (User->getOpcode() != ISD::ADD ||
9299 UI.getUse().getResNo() != Addr.getResNo())
9300 continue;
9301
9302 // Check that the add is independent of the load/store. Otherwise, folding
9303 // it would create a cycle.
9304 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
9305 continue;
9306
9307 // Find the new opcode for the updating load/store.
9308 bool isLoad = true;
9309 bool isLaneOp = false;
9310 unsigned NewOpc = 0;
9311 unsigned NumVecs = 0;
9312 if (isIntrinsic) {
9313 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
9314 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00009315 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009316 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
9317 NumVecs = 1; break;
9318 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
9319 NumVecs = 2; break;
9320 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
9321 NumVecs = 3; break;
9322 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
9323 NumVecs = 4; break;
9324 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
9325 NumVecs = 2; isLaneOp = true; break;
9326 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
9327 NumVecs = 3; isLaneOp = true; break;
9328 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
9329 NumVecs = 4; isLaneOp = true; break;
9330 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
9331 NumVecs = 1; isLoad = false; break;
9332 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
9333 NumVecs = 2; isLoad = false; break;
9334 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
9335 NumVecs = 3; isLoad = false; break;
9336 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
9337 NumVecs = 4; isLoad = false; break;
9338 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
9339 NumVecs = 2; isLoad = false; isLaneOp = true; break;
9340 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
9341 NumVecs = 3; isLoad = false; isLaneOp = true; break;
9342 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
9343 NumVecs = 4; isLoad = false; isLaneOp = true; break;
9344 }
9345 } else {
9346 isLaneOp = true;
9347 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00009348 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00009349 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
9350 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
9351 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
9352 }
9353 }
9354
9355 // Find the size of memory referenced by the load/store.
9356 EVT VecTy;
9357 if (isLoad)
9358 VecTy = N->getValueType(0);
Owen Anderson77aa2662011-04-05 21:48:57 +00009359 else
Bob Wilson06fce872011-02-07 17:43:21 +00009360 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
9361 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
9362 if (isLaneOp)
9363 NumBytes /= VecTy.getVectorNumElements();
9364
9365 // If the increment is a constant, it must match the memory ref size.
9366 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
9367 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
9368 uint64_t IncVal = CInc->getZExtValue();
9369 if (IncVal != NumBytes)
9370 continue;
9371 } else if (NumBytes >= 3 * 16) {
9372 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
9373 // separate instructions that make it harder to use a non-constant update.
9374 continue;
9375 }
9376
9377 // Create the new updating load/store node.
9378 EVT Tys[6];
9379 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
9380 unsigned n;
9381 for (n = 0; n < NumResultVecs; ++n)
9382 Tys[n] = VecTy;
9383 Tys[n++] = MVT::i32;
9384 Tys[n] = MVT::Other;
9385 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
9386 SmallVector<SDValue, 8> Ops;
9387 Ops.push_back(N->getOperand(0)); // incoming chain
9388 Ops.push_back(N->getOperand(AddrOpIdx));
9389 Ops.push_back(Inc);
9390 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
9391 Ops.push_back(N->getOperand(i));
9392 }
9393 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009394 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, SDLoc(N), SDTys,
Bob Wilson06fce872011-02-07 17:43:21 +00009395 Ops.data(), Ops.size(),
9396 MemInt->getMemoryVT(),
9397 MemInt->getMemOperand());
9398
9399 // Update the uses.
9400 std::vector<SDValue> NewResults;
9401 for (unsigned i = 0; i < NumResultVecs; ++i) {
9402 NewResults.push_back(SDValue(UpdN.getNode(), i));
9403 }
9404 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
9405 DCI.CombineTo(N, NewResults);
9406 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
9407
9408 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00009409 }
Bob Wilson06fce872011-02-07 17:43:21 +00009410 return SDValue();
9411}
9412
Bob Wilson2d790df2010-11-28 06:51:26 +00009413/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
9414/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
9415/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
9416/// return true.
9417static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
9418 SelectionDAG &DAG = DCI.DAG;
9419 EVT VT = N->getValueType(0);
9420 // vldN-dup instructions only support 64-bit vectors for N > 1.
9421 if (!VT.is64BitVector())
9422 return false;
9423
9424 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
9425 SDNode *VLD = N->getOperand(0).getNode();
9426 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
9427 return false;
9428 unsigned NumVecs = 0;
9429 unsigned NewOpc = 0;
9430 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
9431 if (IntNo == Intrinsic::arm_neon_vld2lane) {
9432 NumVecs = 2;
9433 NewOpc = ARMISD::VLD2DUP;
9434 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
9435 NumVecs = 3;
9436 NewOpc = ARMISD::VLD3DUP;
9437 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
9438 NumVecs = 4;
9439 NewOpc = ARMISD::VLD4DUP;
9440 } else {
9441 return false;
9442 }
9443
9444 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
9445 // numbers match the load.
9446 unsigned VLDLaneNo =
9447 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
9448 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9449 UI != UE; ++UI) {
9450 // Ignore uses of the chain result.
9451 if (UI.getUse().getResNo() == NumVecs)
9452 continue;
9453 SDNode *User = *UI;
9454 if (User->getOpcode() != ARMISD::VDUPLANE ||
9455 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
9456 return false;
9457 }
9458
9459 // Create the vldN-dup node.
9460 EVT Tys[5];
9461 unsigned n;
9462 for (n = 0; n < NumVecs; ++n)
9463 Tys[n] = VT;
9464 Tys[n] = MVT::Other;
9465 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
9466 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
9467 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009468 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Bob Wilson2d790df2010-11-28 06:51:26 +00009469 Ops, 2, VLDMemInt->getMemoryVT(),
9470 VLDMemInt->getMemOperand());
9471
9472 // Update the uses.
9473 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
9474 UI != UE; ++UI) {
9475 unsigned ResNo = UI.getUse().getResNo();
9476 // Ignore uses of the chain result.
9477 if (ResNo == NumVecs)
9478 continue;
9479 SDNode *User = *UI;
9480 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
9481 }
9482
9483 // Now the vldN-lane intrinsic is dead except for its chain result.
9484 // Update uses of the chain.
9485 std::vector<SDValue> VLDDupResults;
9486 for (unsigned n = 0; n < NumVecs; ++n)
9487 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
9488 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
9489 DCI.CombineTo(VLD, VLDDupResults);
9490
9491 return true;
9492}
9493
Bob Wilson103a0dc2010-07-14 01:22:12 +00009494/// PerformVDUPLANECombine - Target-specific dag combine xforms for
9495/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00009496static SDValue PerformVDUPLANECombine(SDNode *N,
9497 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00009498 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009499
Bob Wilson2d790df2010-11-28 06:51:26 +00009500 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
9501 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
9502 if (CombineVLDDUP(N, DCI))
9503 return SDValue(N, 0);
9504
9505 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
9506 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00009507 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009508 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00009509 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00009510 return SDValue();
9511
9512 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
9513 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
9514 // The canonical VMOV for a zero vector uses a 32-bit element size.
9515 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9516 unsigned EltBits;
9517 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
9518 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00009519 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009520 if (EltSize > VT.getVectorElementType().getSizeInBits())
9521 return SDValue();
9522
Andrew Trickef9de2a2013-05-25 02:42:55 +00009523 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00009524}
9525
Eric Christopher1b8b94192011-06-29 21:10:36 +00009526// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosierfa8d8932011-06-24 19:23:04 +00009527// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
9528static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
9529{
Chad Rosier6b610b32011-06-28 17:26:57 +00009530 integerPart cN;
9531 integerPart c0 = 0;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009532 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
9533 I != E; I++) {
9534 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
9535 if (!C)
9536 return false;
9537
Eric Christopher1b8b94192011-06-29 21:10:36 +00009538 bool isExact;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009539 APFloat APF = C->getValueAPF();
9540 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
9541 != APFloat::opOK || !isExact)
9542 return false;
9543
9544 c0 = (I == 0) ? cN : c0;
9545 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
9546 return false;
9547 }
9548 C = c0;
9549 return true;
9550}
9551
9552/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
9553/// can replace combinations of VMUL and VCVT (floating-point to integer)
9554/// when the VMUL has a constant operand that is a power of 2.
9555///
9556/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9557/// vmul.f32 d16, d17, d16
9558/// vcvt.s32.f32 d16, d16
9559/// becomes:
9560/// vcvt.s32.f32 d16, d16, #3
9561static SDValue PerformVCVTCombine(SDNode *N,
9562 TargetLowering::DAGCombinerInfo &DCI,
9563 const ARMSubtarget *Subtarget) {
9564 SelectionDAG &DAG = DCI.DAG;
9565 SDValue Op = N->getOperand(0);
9566
9567 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
9568 Op.getOpcode() != ISD::FMUL)
9569 return SDValue();
9570
9571 uint64_t C;
9572 SDValue N0 = Op->getOperand(0);
9573 SDValue ConstVec = Op->getOperand(1);
9574 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
9575
Eric Christopher1b8b94192011-06-29 21:10:36 +00009576 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosierfa8d8932011-06-24 19:23:04 +00009577 !isConstVecPow2(ConstVec, isSigned, C))
9578 return SDValue();
9579
Tim Northover7cbc2152013-06-28 15:29:25 +00009580 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
9581 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
9582 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9583 // These instructions only exist converting from f32 to i32. We can handle
9584 // smaller integers by generating an extra truncate, but larger ones would
9585 // be lossy.
9586 return SDValue();
9587 }
9588
Chad Rosierfa8d8932011-06-24 19:23:04 +00009589 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
9590 Intrinsic::arm_neon_vcvtfp2fxu;
Tim Northover7cbc2152013-06-28 15:29:25 +00009591 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9592 SDValue FixConv = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
9593 NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9594 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
9595 DAG.getConstant(Log2_64(C), MVT::i32));
9596
9597 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9598 FixConv = DAG.getNode(ISD::TRUNCATE, SDLoc(N), N->getValueType(0), FixConv);
9599
9600 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +00009601}
9602
9603/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
9604/// can replace combinations of VCVT (integer to floating-point) and VDIV
9605/// when the VDIV has a constant operand that is a power of 2.
9606///
9607/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
9608/// vcvt.f32.s32 d16, d16
9609/// vdiv.f32 d16, d17, d16
9610/// becomes:
9611/// vcvt.f32.s32 d16, d16, #3
9612static SDValue PerformVDIVCombine(SDNode *N,
9613 TargetLowering::DAGCombinerInfo &DCI,
9614 const ARMSubtarget *Subtarget) {
9615 SelectionDAG &DAG = DCI.DAG;
9616 SDValue Op = N->getOperand(0);
9617 unsigned OpOpcode = Op.getNode()->getOpcode();
9618
9619 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9620 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9621 return SDValue();
9622
9623 uint64_t C;
9624 SDValue ConstVec = N->getOperand(1);
9625 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9626
9627 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9628 !isConstVecPow2(ConstVec, isSigned, C))
9629 return SDValue();
9630
Tim Northover7cbc2152013-06-28 15:29:25 +00009631 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
9632 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
9633 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
9634 // These instructions only exist converting from i32 to f32. We can handle
9635 // smaller integers by generating an extra extend, but larger ones would
9636 // be lossy.
9637 return SDValue();
9638 }
9639
9640 SDValue ConvInput = Op.getOperand(0);
9641 unsigned NumLanes = Op.getValueType().getVectorNumElements();
9642 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
9643 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
9644 SDLoc(N), NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
9645 ConvInput);
9646
Eric Christopher1b8b94192011-06-29 21:10:36 +00009647 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +00009648 Intrinsic::arm_neon_vcvtfxu2fp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00009649 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
Chad Rosierfa8d8932011-06-24 19:23:04 +00009650 Op.getValueType(),
Eric Christopher1b8b94192011-06-29 21:10:36 +00009651 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Tim Northover7cbc2152013-06-28 15:29:25 +00009652 ConvInput, DAG.getConstant(Log2_64(C), MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +00009653}
9654
9655/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +00009656/// operand of a vector shift operation, where all the elements of the
9657/// build_vector must have the same constant integer value.
9658static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9659 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +00009660 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00009661 Op = Op.getOperand(0);
9662 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9663 APInt SplatBits, SplatUndef;
9664 unsigned SplatBitSize;
9665 bool HasAnyUndefs;
9666 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9667 HasAnyUndefs, ElementBits) ||
9668 SplatBitSize > ElementBits)
9669 return false;
9670 Cnt = SplatBits.getSExtValue();
9671 return true;
9672}
9673
9674/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9675/// operand of a vector shift left operation. That value must be in the range:
9676/// 0 <= Value < ElementBits for a left shift; or
9677/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009678static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009679 assert(VT.isVector() && "vector shift count is not a vector type");
9680 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9681 if (! getVShiftImm(Op, ElementBits, Cnt))
9682 return false;
9683 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9684}
9685
9686/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9687/// operand of a vector shift right operation. For a shift opcode, the value
9688/// is positive, but for an intrinsic the value count must be negative. The
9689/// absolute value must be in the range:
9690/// 1 <= |Value| <= ElementBits for a right shift; or
9691/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009692static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +00009693 int64_t &Cnt) {
9694 assert(VT.isVector() && "vector shift count is not a vector type");
9695 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9696 if (! getVShiftImm(Op, ElementBits, Cnt))
9697 return false;
9698 if (isIntrinsic)
9699 Cnt = -Cnt;
9700 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9701}
9702
9703/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9704static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9705 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9706 switch (IntNo) {
9707 default:
9708 // Don't do anything for most intrinsics.
9709 break;
9710
9711 // Vector shifts: check for immediate versions and lower them.
9712 // Note: This is done during DAG combining instead of DAG legalizing because
9713 // the build_vectors for 64-bit vector element shift counts are generally
9714 // not legal, and it is hard to see their values after they get legalized to
9715 // loads from a constant pool.
9716 case Intrinsic::arm_neon_vshifts:
9717 case Intrinsic::arm_neon_vshiftu:
9718 case Intrinsic::arm_neon_vshiftls:
9719 case Intrinsic::arm_neon_vshiftlu:
9720 case Intrinsic::arm_neon_vshiftn:
9721 case Intrinsic::arm_neon_vrshifts:
9722 case Intrinsic::arm_neon_vrshiftu:
9723 case Intrinsic::arm_neon_vrshiftn:
9724 case Intrinsic::arm_neon_vqshifts:
9725 case Intrinsic::arm_neon_vqshiftu:
9726 case Intrinsic::arm_neon_vqshiftsu:
9727 case Intrinsic::arm_neon_vqshiftns:
9728 case Intrinsic::arm_neon_vqshiftnu:
9729 case Intrinsic::arm_neon_vqshiftnsu:
9730 case Intrinsic::arm_neon_vqrshiftns:
9731 case Intrinsic::arm_neon_vqrshiftnu:
9732 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009733 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009734 int64_t Cnt;
9735 unsigned VShiftOpc = 0;
9736
9737 switch (IntNo) {
9738 case Intrinsic::arm_neon_vshifts:
9739 case Intrinsic::arm_neon_vshiftu:
9740 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9741 VShiftOpc = ARMISD::VSHL;
9742 break;
9743 }
9744 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9745 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9746 ARMISD::VSHRs : ARMISD::VSHRu);
9747 break;
9748 }
9749 return SDValue();
9750
9751 case Intrinsic::arm_neon_vshiftls:
9752 case Intrinsic::arm_neon_vshiftlu:
9753 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
9754 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009755 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009756
9757 case Intrinsic::arm_neon_vrshifts:
9758 case Intrinsic::arm_neon_vrshiftu:
9759 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9760 break;
9761 return SDValue();
9762
9763 case Intrinsic::arm_neon_vqshifts:
9764 case Intrinsic::arm_neon_vqshiftu:
9765 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9766 break;
9767 return SDValue();
9768
9769 case Intrinsic::arm_neon_vqshiftsu:
9770 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9771 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009772 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009773
9774 case Intrinsic::arm_neon_vshiftn:
9775 case Intrinsic::arm_neon_vrshiftn:
9776 case Intrinsic::arm_neon_vqshiftns:
9777 case Intrinsic::arm_neon_vqshiftnu:
9778 case Intrinsic::arm_neon_vqshiftnsu:
9779 case Intrinsic::arm_neon_vqrshiftns:
9780 case Intrinsic::arm_neon_vqrshiftnu:
9781 case Intrinsic::arm_neon_vqrshiftnsu:
9782 // Narrowing shifts require an immediate right shift.
9783 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9784 break;
Jim Grosbach84511e12010-06-02 21:53:11 +00009785 llvm_unreachable("invalid shift count for narrowing vector shift "
9786 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009787
9788 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00009789 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00009790 }
9791
9792 switch (IntNo) {
9793 case Intrinsic::arm_neon_vshifts:
9794 case Intrinsic::arm_neon_vshiftu:
9795 // Opcode already set above.
9796 break;
9797 case Intrinsic::arm_neon_vshiftls:
9798 case Intrinsic::arm_neon_vshiftlu:
9799 if (Cnt == VT.getVectorElementType().getSizeInBits())
9800 VShiftOpc = ARMISD::VSHLLi;
9801 else
9802 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
9803 ARMISD::VSHLLs : ARMISD::VSHLLu);
9804 break;
9805 case Intrinsic::arm_neon_vshiftn:
9806 VShiftOpc = ARMISD::VSHRN; break;
9807 case Intrinsic::arm_neon_vrshifts:
9808 VShiftOpc = ARMISD::VRSHRs; break;
9809 case Intrinsic::arm_neon_vrshiftu:
9810 VShiftOpc = ARMISD::VRSHRu; break;
9811 case Intrinsic::arm_neon_vrshiftn:
9812 VShiftOpc = ARMISD::VRSHRN; break;
9813 case Intrinsic::arm_neon_vqshifts:
9814 VShiftOpc = ARMISD::VQSHLs; break;
9815 case Intrinsic::arm_neon_vqshiftu:
9816 VShiftOpc = ARMISD::VQSHLu; break;
9817 case Intrinsic::arm_neon_vqshiftsu:
9818 VShiftOpc = ARMISD::VQSHLsu; break;
9819 case Intrinsic::arm_neon_vqshiftns:
9820 VShiftOpc = ARMISD::VQSHRNs; break;
9821 case Intrinsic::arm_neon_vqshiftnu:
9822 VShiftOpc = ARMISD::VQSHRNu; break;
9823 case Intrinsic::arm_neon_vqshiftnsu:
9824 VShiftOpc = ARMISD::VQSHRNsu; break;
9825 case Intrinsic::arm_neon_vqrshiftns:
9826 VShiftOpc = ARMISD::VQRSHRNs; break;
9827 case Intrinsic::arm_neon_vqrshiftnu:
9828 VShiftOpc = ARMISD::VQRSHRNu; break;
9829 case Intrinsic::arm_neon_vqrshiftnsu:
9830 VShiftOpc = ARMISD::VQRSHRNsu; break;
9831 }
9832
Andrew Trickef9de2a2013-05-25 02:42:55 +00009833 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009834 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009835 }
9836
9837 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009838 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009839 int64_t Cnt;
9840 unsigned VShiftOpc = 0;
9841
9842 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9843 VShiftOpc = ARMISD::VSLI;
9844 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9845 VShiftOpc = ARMISD::VSRI;
9846 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009847 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009848 }
9849
Andrew Trickef9de2a2013-05-25 02:42:55 +00009850 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +00009851 N->getOperand(1), N->getOperand(2),
Owen Anderson9f944592009-08-11 20:47:22 +00009852 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009853 }
9854
9855 case Intrinsic::arm_neon_vqrshifts:
9856 case Intrinsic::arm_neon_vqrshiftu:
9857 // No immediate versions of these to check for.
9858 break;
9859 }
9860
9861 return SDValue();
9862}
9863
9864/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9865/// lowers them. As with the vector shift intrinsics, this is done during DAG
9866/// combining instead of DAG legalizing because the build_vectors for 64-bit
9867/// vector element shift counts are generally not legal, and it is hard to see
9868/// their values after they get legalized to loads from a constant pool.
9869static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9870 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009871 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +00009872 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9873 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9874 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9875 SDValue N1 = N->getOperand(1);
9876 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9877 SDValue N0 = N->getOperand(0);
9878 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9879 DAG.MaskedValueIsZero(N0.getOperand(0),
9880 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009881 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +00009882 }
9883 }
Bob Wilson2e076c42009-06-22 23:27:02 +00009884
9885 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +00009886 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9887 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +00009888 return SDValue();
9889
9890 assert(ST->hasNEON() && "unexpected vector shift");
9891 int64_t Cnt;
9892
9893 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009894 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009895
9896 case ISD::SHL:
9897 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009898 return DAG.getNode(ARMISD::VSHL, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009899 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009900 break;
9901
9902 case ISD::SRA:
9903 case ISD::SRL:
9904 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9905 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9906 ARMISD::VSHRs : ARMISD::VSHRu);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009907 return DAG.getNode(VShiftOpc, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009908 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009909 }
9910 }
9911 return SDValue();
9912}
9913
9914/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9915/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9916static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9917 const ARMSubtarget *ST) {
9918 SDValue N0 = N->getOperand(0);
9919
9920 // Check for sign- and zero-extensions of vector extract operations of 8-
9921 // and 16-bit vector elements. NEON supports these directly. They are
9922 // handled during DAG combining because type legalization will promote them
9923 // to 32-bit types and it is messy to recognize the operations after that.
9924 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9925 SDValue Vec = N0.getOperand(0);
9926 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +00009927 EVT VT = N->getValueType(0);
9928 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009929 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9930
Owen Anderson9f944592009-08-11 20:47:22 +00009931 if (VT == MVT::i32 &&
9932 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +00009933 TLI.isTypeLegal(Vec.getValueType()) &&
9934 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009935
9936 unsigned Opc = 0;
9937 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009938 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009939 case ISD::SIGN_EXTEND:
9940 Opc = ARMISD::VGETLANEs;
9941 break;
9942 case ISD::ZERO_EXTEND:
9943 case ISD::ANY_EXTEND:
9944 Opc = ARMISD::VGETLANEu;
9945 break;
9946 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009947 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +00009948 }
9949 }
9950
9951 return SDValue();
9952}
9953
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009954/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9955/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
9956static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
9957 const ARMSubtarget *ST) {
9958 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng55f0c6b2010-07-15 22:07:12 +00009959 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009960 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
9961 // a NaN; only do the transformation when it matches that behavior.
9962
9963 // For now only do this when using NEON for FP operations; if using VFP, it
9964 // is not obvious that the benefit outweighs the cost of switching to the
9965 // NEON pipeline.
9966 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
9967 N->getValueType(0) != MVT::f32)
9968 return SDValue();
9969
9970 SDValue CondLHS = N->getOperand(0);
9971 SDValue CondRHS = N->getOperand(1);
9972 SDValue LHS = N->getOperand(2);
9973 SDValue RHS = N->getOperand(3);
9974 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
9975
9976 unsigned Opcode = 0;
9977 bool IsReversed;
Bob Wilsonba8ac742010-02-24 22:15:53 +00009978 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009979 IsReversed = false; // x CC y ? x : y
Bob Wilsonba8ac742010-02-24 22:15:53 +00009980 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009981 IsReversed = true ; // x CC y ? y : x
9982 } else {
9983 return SDValue();
9984 }
9985
Bob Wilsonba8ac742010-02-24 22:15:53 +00009986 bool IsUnordered;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009987 switch (CC) {
9988 default: break;
9989 case ISD::SETOLT:
9990 case ISD::SETOLE:
9991 case ISD::SETLT:
9992 case ISD::SETLE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009993 case ISD::SETULT:
9994 case ISD::SETULE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009995 // If LHS is NaN, an ordered comparison will be false and the result will
9996 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
9997 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9998 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
9999 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
10000 break;
10001 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
10002 // will return -0, so vmin can only be used for unsafe math or if one of
10003 // the operands is known to be nonzero.
10004 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +000010005 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +000010006 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10007 break;
10008 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010009 break;
10010
10011 case ISD::SETOGT:
10012 case ISD::SETOGE:
10013 case ISD::SETGT:
10014 case ISD::SETGE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010015 case ISD::SETUGT:
10016 case ISD::SETUGE:
Bob Wilsonba8ac742010-02-24 22:15:53 +000010017 // If LHS is NaN, an ordered comparison will be false and the result will
10018 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
10019 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
10020 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
10021 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
10022 break;
10023 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
10024 // will return +0, so vmax can only be used for unsafe math or if one of
10025 // the operands is known to be nonzero.
10026 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +000010027 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +000010028 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10029 break;
10030 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010031 break;
10032 }
10033
10034 if (!Opcode)
10035 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +000010036 return DAG.getNode(Opcode, SDLoc(N), N->getValueType(0), LHS, RHS);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010037}
10038
Evan Chengf863e3f2011-07-13 00:42:17 +000010039/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
10040SDValue
10041ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
10042 SDValue Cmp = N->getOperand(4);
10043 if (Cmp.getOpcode() != ARMISD::CMPZ)
10044 // Only looking at EQ and NE cases.
10045 return SDValue();
10046
10047 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +000010048 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +000010049 SDValue LHS = Cmp.getOperand(0);
10050 SDValue RHS = Cmp.getOperand(1);
10051 SDValue FalseVal = N->getOperand(0);
10052 SDValue TrueVal = N->getOperand(1);
10053 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +000010054 ARMCC::CondCodes CC =
10055 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +000010056
10057 // Simplify
10058 // mov r1, r0
10059 // cmp r1, x
10060 // mov r0, y
10061 // moveq r0, x
10062 // to
10063 // cmp r0, x
10064 // movne r0, y
10065 //
10066 // mov r1, r0
10067 // cmp r1, x
10068 // mov r0, x
10069 // movne r0, y
10070 // to
10071 // cmp r0, x
10072 // movne r0, y
10073 /// FIXME: Turn this into a target neutral optimization?
10074 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +000010075 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +000010076 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
10077 N->getOperand(3), Cmp);
10078 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
10079 SDValue ARMcc;
10080 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
10081 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
10082 N->getOperand(3), NewCmp);
10083 }
10084
10085 if (Res.getNode()) {
10086 APInt KnownZero, KnownOne;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010087 DAG.ComputeMaskedBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +000010088 // Capture demanded bits information that would be otherwise lost.
10089 if (KnownZero == 0xfffffffe)
10090 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10091 DAG.getValueType(MVT::i1));
10092 else if (KnownZero == 0xffffff00)
10093 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10094 DAG.getValueType(MVT::i8));
10095 else if (KnownZero == 0xffff0000)
10096 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
10097 DAG.getValueType(MVT::i16));
10098 }
10099
10100 return Res;
10101}
10102
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010103SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +000010104 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010105 switch (N->getOpcode()) {
10106 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +000010107 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +000010108 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010109 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +000010110 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +000010111 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +000010112 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
10113 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +000010114 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010115 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson22806742010-09-22 22:09:21 +000010116 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +000010117 case ISD::STORE: return PerformSTORECombine(N, DCI);
10118 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
10119 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +000010120 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +000010121 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +000010122 case ISD::FP_TO_SINT:
10123 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
10124 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010125 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +000010126 case ISD::SHL:
10127 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010128 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +000010129 case ISD::SIGN_EXTEND:
10130 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +000010131 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
10132 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +000010133 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson06fce872011-02-07 17:43:21 +000010134 case ARMISD::VLD2DUP:
10135 case ARMISD::VLD3DUP:
10136 case ARMISD::VLD4DUP:
10137 return CombineBaseUpdate(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +000010138 case ARMISD::BUILD_VECTOR:
10139 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +000010140 case ISD::INTRINSIC_VOID:
10141 case ISD::INTRINSIC_W_CHAIN:
10142 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10143 case Intrinsic::arm_neon_vld1:
10144 case Intrinsic::arm_neon_vld2:
10145 case Intrinsic::arm_neon_vld3:
10146 case Intrinsic::arm_neon_vld4:
10147 case Intrinsic::arm_neon_vld2lane:
10148 case Intrinsic::arm_neon_vld3lane:
10149 case Intrinsic::arm_neon_vld4lane:
10150 case Intrinsic::arm_neon_vst1:
10151 case Intrinsic::arm_neon_vst2:
10152 case Intrinsic::arm_neon_vst3:
10153 case Intrinsic::arm_neon_vst4:
10154 case Intrinsic::arm_neon_vst2lane:
10155 case Intrinsic::arm_neon_vst3lane:
10156 case Intrinsic::arm_neon_vst4lane:
10157 return CombineBaseUpdate(N, DCI);
10158 default: break;
10159 }
10160 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010161 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010162 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +000010163}
10164
Evan Chengd42641c2011-02-02 01:06:55 +000010165bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
10166 EVT VT) const {
10167 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
10168}
10169
Evan Cheng79e2ca92012-12-10 23:21:26 +000010170bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010171 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +000010172 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010173
10174 switch (VT.getSimpleVT().SimpleTy) {
10175 default:
10176 return false;
10177 case MVT::i8:
10178 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010179 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010180 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +000010181 if (AllowsUnaligned) {
10182 if (Fast)
10183 *Fast = Subtarget->hasV7Ops();
10184 return true;
10185 }
10186 return false;
10187 }
Evan Chengeec6bc62012-08-15 17:44:53 +000010188 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +000010189 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +000010190 // For any little-endian targets with neon, we can support unaligned ld/st
10191 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
10192 // A big-endian target may also explictly support unaligned accesses
Evan Cheng79e2ca92012-12-10 23:21:26 +000010193 if (Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian())) {
10194 if (Fast)
10195 *Fast = true;
10196 return true;
10197 }
10198 return false;
10199 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +000010200 }
10201}
10202
Lang Hames9929c422011-11-02 22:52:45 +000010203static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
10204 unsigned AlignCheck) {
10205 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
10206 (DstAlign == 0 || DstAlign % AlignCheck == 0));
10207}
10208
10209EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
10210 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +000010211 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +000010212 bool MemcpyStrSrc,
10213 MachineFunction &MF) const {
10214 const Function *F = MF.getFunction();
10215
10216 // See if we can use NEON instructions for this...
Evan Cheng962711e2012-12-12 02:34:41 +000010217 if ((!IsMemset || ZeroMemset) &&
Evan Cheng79e2ca92012-12-10 23:21:26 +000010218 Subtarget->hasNEON() &&
Bill Wendling698e84f2012-12-30 10:32:01 +000010219 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
10220 Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010221 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +000010222 if (Size >= 16 &&
10223 (memOpAlign(SrcAlign, DstAlign, 16) ||
10224 (allowsUnalignedMemoryAccesses(MVT::v2f64, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010225 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +000010226 } else if (Size >= 8 &&
10227 (memOpAlign(SrcAlign, DstAlign, 8) ||
10228 (allowsUnalignedMemoryAccesses(MVT::f64, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +000010229 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +000010230 }
10231 }
10232
Lang Hamesb85fcd02011-11-08 18:56:23 +000010233 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +000010234 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010235 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +000010236 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +000010237 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +000010238
Lang Hames9929c422011-11-02 22:52:45 +000010239 // Let the target-independent logic figure it out.
10240 return MVT::Other;
10241}
10242
Evan Cheng9ec512d2012-12-06 19:13:27 +000010243bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
10244 if (Val.getOpcode() != ISD::LOAD)
10245 return false;
10246
10247 EVT VT1 = Val.getValueType();
10248 if (!VT1.isSimple() || !VT1.isInteger() ||
10249 !VT2.isSimple() || !VT2.isInteger())
10250 return false;
10251
10252 switch (VT1.getSimpleVT().SimpleTy) {
10253 default: break;
10254 case MVT::i1:
10255 case MVT::i8:
10256 case MVT::i16:
10257 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
10258 return true;
10259 }
10260
10261 return false;
10262}
10263
Tim Northovercc2e9032013-08-06 13:58:03 +000010264bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
10265 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
10266 return false;
10267
10268 if (!isTypeLegal(EVT::getEVT(Ty1)))
10269 return false;
10270
10271 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
10272
10273 // Assuming the caller doesn't have a zeroext or signext return parameter,
10274 // truncation all the way down to i1 is valid.
10275 return true;
10276}
10277
10278
Evan Chengdc49a8d2009-08-14 20:09:37 +000010279static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
10280 if (V < 0)
10281 return false;
10282
10283 unsigned Scale = 1;
10284 switch (VT.getSimpleVT().SimpleTy) {
10285 default: return false;
10286 case MVT::i1:
10287 case MVT::i8:
10288 // Scale == 1;
10289 break;
10290 case MVT::i16:
10291 // Scale == 2;
10292 Scale = 2;
10293 break;
10294 case MVT::i32:
10295 // Scale == 4;
10296 Scale = 4;
10297 break;
10298 }
10299
10300 if ((V & (Scale - 1)) != 0)
10301 return false;
10302 V /= Scale;
10303 return V == (V & ((1LL << 5) - 1));
10304}
10305
10306static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
10307 const ARMSubtarget *Subtarget) {
10308 bool isNeg = false;
10309 if (V < 0) {
10310 isNeg = true;
10311 V = - V;
10312 }
10313
10314 switch (VT.getSimpleVT().SimpleTy) {
10315 default: return false;
10316 case MVT::i1:
10317 case MVT::i8:
10318 case MVT::i16:
10319 case MVT::i32:
10320 // + imm12 or - imm8
10321 if (isNeg)
10322 return V == (V & ((1LL << 8) - 1));
10323 return V == (V & ((1LL << 12) - 1));
10324 case MVT::f32:
10325 case MVT::f64:
10326 // Same as ARM mode. FIXME: NEON?
10327 if (!Subtarget->hasVFP2())
10328 return false;
10329 if ((V & 3) != 0)
10330 return false;
10331 V >>= 2;
10332 return V == (V & ((1LL << 8) - 1));
10333 }
10334}
10335
Evan Cheng2150b922007-03-12 23:30:29 +000010336/// isLegalAddressImmediate - Return true if the integer value can be used
10337/// as the offset of the target addressing mode for load / store of the
10338/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +000010339static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010340 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +000010341 if (V == 0)
10342 return true;
10343
Evan Chengce5dfb62009-03-09 19:15:00 +000010344 if (!VT.isSimple())
10345 return false;
10346
Evan Chengdc49a8d2009-08-14 20:09:37 +000010347 if (Subtarget->isThumb1Only())
10348 return isLegalT1AddressImmediate(V, VT);
10349 else if (Subtarget->isThumb2())
10350 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +000010351
Evan Chengdc49a8d2009-08-14 20:09:37 +000010352 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +000010353 if (V < 0)
10354 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +000010355 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +000010356 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010357 case MVT::i1:
10358 case MVT::i8:
10359 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +000010360 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010361 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010362 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +000010363 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010364 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +000010365 case MVT::f32:
10366 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010367 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +000010368 return false;
Evan Chengbef131de2007-05-03 02:00:18 +000010369 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +000010370 return false;
10371 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000010372 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +000010373 }
Evan Cheng10043e22007-01-19 07:51:42 +000010374}
10375
Evan Chengdc49a8d2009-08-14 20:09:37 +000010376bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
10377 EVT VT) const {
10378 int Scale = AM.Scale;
10379 if (Scale < 0)
10380 return false;
10381
10382 switch (VT.getSimpleVT().SimpleTy) {
10383 default: return false;
10384 case MVT::i1:
10385 case MVT::i8:
10386 case MVT::i16:
10387 case MVT::i32:
10388 if (Scale == 1)
10389 return true;
10390 // r + r << imm
10391 Scale = Scale & ~1;
10392 return Scale == 2 || Scale == 4 || Scale == 8;
10393 case MVT::i64:
10394 // r + r
10395 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
10396 return true;
10397 return false;
10398 case MVT::isVoid:
10399 // Note, we allow "void" uses (basically, uses that aren't loads or
10400 // stores), because arm allows folding a scale into many arithmetic
10401 // operations. This should be made more precise and revisited later.
10402
10403 // Allow r << imm, but the imm has to be a multiple of two.
10404 if (Scale & 1) return false;
10405 return isPowerOf2_32(Scale);
10406 }
10407}
10408
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010409/// isLegalAddressingMode - Return true if the addressing mode represented
10410/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson7117a912009-03-20 22:42:55 +000010411bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +000010412 Type *Ty) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +000010413 EVT VT = getValueType(Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +000010414 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +000010415 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010416
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010417 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +000010418 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010419 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010420
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010421 switch (AM.Scale) {
10422 case 0: // no scale reg, must be "r+i" or "r", or "i".
10423 break;
10424 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010425 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010426 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +000010427 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010428 default:
Chris Lattner502c3f42007-04-13 06:50:55 +000010429 // ARM doesn't support any R+R*scale+imm addr modes.
10430 if (AM.BaseOffs)
10431 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010432
Bob Wilson866c1742009-04-08 17:55:28 +000010433 if (!VT.isSimple())
10434 return false;
10435
Evan Chengdc49a8d2009-08-14 20:09:37 +000010436 if (Subtarget->isThumb2())
10437 return isLegalT2ScaledAddressingMode(AM, VT);
10438
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010439 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +000010440 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010441 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +000010442 case MVT::i1:
10443 case MVT::i8:
10444 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010445 if (Scale < 0) Scale = -Scale;
10446 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010447 return true;
10448 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +000010449 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +000010450 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +000010451 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010452 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +000010453 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010454 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +000010455 return false;
Bob Wilson7117a912009-03-20 22:42:55 +000010456
Owen Anderson9f944592009-08-11 20:47:22 +000010457 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010458 // Note, we allow "void" uses (basically, uses that aren't loads or
10459 // stores), because arm allows folding a scale into many arithmetic
10460 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +000010461
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010462 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +000010463 if (Scale & 1) return false;
10464 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010465 }
Evan Cheng2150b922007-03-12 23:30:29 +000010466 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +000010467 return true;
Evan Cheng2150b922007-03-12 23:30:29 +000010468}
10469
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010470/// isLegalICmpImmediate - Return true if the specified immediate is legal
10471/// icmp immediate, that is the target has icmp instructions which can compare
10472/// a register against the immediate without having to materialize the
10473/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +000010474bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010475 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010476 if (!Subtarget->isThumb())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010477 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010478 if (Subtarget->isThumb2())
Chandler Carruth8a102c22012-04-06 20:10:52 +000010479 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +000010480 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +000010481 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +000010482}
10483
Andrew Tricka22cdb72012-07-18 18:34:27 +000010484/// isLegalAddImmediate - Return true if the specified immediate is a legal add
10485/// *or sub* immediate, that is the target has add or sub instructions which can
10486/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +000010487/// immediate into a register.
10488bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +000010489 // Same encoding for add/sub, just flip the sign.
10490 int64_t AbsImm = llvm::abs64(Imm);
10491 if (!Subtarget->isThumb())
10492 return ARM_AM::getSOImmVal(AbsImm) != -1;
10493 if (Subtarget->isThumb2())
10494 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
10495 // Thumb1 only has 8-bit unsigned immediate.
10496 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +000010497}
10498
Owen Anderson53aa7a92009-08-10 22:56:29 +000010499static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010500 bool isSEXTLoad, SDValue &Base,
10501 SDValue &Offset, bool &isInc,
10502 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +000010503 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10504 return false;
10505
Owen Anderson9f944592009-08-11 20:47:22 +000010506 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +000010507 // AddressingMode 3
10508 Base = Ptr->getOperand(0);
10509 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010510 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010511 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010512 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010513 isInc = false;
10514 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10515 return true;
10516 }
10517 }
10518 isInc = (Ptr->getOpcode() == ISD::ADD);
10519 Offset = Ptr->getOperand(1);
10520 return true;
Owen Anderson9f944592009-08-11 20:47:22 +000010521 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +000010522 // AddressingMode 2
10523 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010524 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +000010525 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010526 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +000010527 isInc = false;
10528 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10529 Base = Ptr->getOperand(0);
10530 return true;
10531 }
10532 }
10533
10534 if (Ptr->getOpcode() == ISD::ADD) {
10535 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +000010536 ARM_AM::ShiftOpc ShOpcVal=
10537 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +000010538 if (ShOpcVal != ARM_AM::no_shift) {
10539 Base = Ptr->getOperand(1);
10540 Offset = Ptr->getOperand(0);
10541 } else {
10542 Base = Ptr->getOperand(0);
10543 Offset = Ptr->getOperand(1);
10544 }
10545 return true;
10546 }
10547
10548 isInc = (Ptr->getOpcode() == ISD::ADD);
10549 Base = Ptr->getOperand(0);
10550 Offset = Ptr->getOperand(1);
10551 return true;
10552 }
10553
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000010554 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +000010555 return false;
10556}
10557
Owen Anderson53aa7a92009-08-10 22:56:29 +000010558static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +000010559 bool isSEXTLoad, SDValue &Base,
10560 SDValue &Offset, bool &isInc,
10561 SelectionDAG &DAG) {
10562 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
10563 return false;
10564
10565 Base = Ptr->getOperand(0);
10566 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
10567 int RHSC = (int)RHS->getZExtValue();
10568 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
10569 assert(Ptr->getOpcode() == ISD::ADD);
10570 isInc = false;
10571 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
10572 return true;
10573 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
10574 isInc = Ptr->getOpcode() == ISD::ADD;
10575 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
10576 return true;
10577 }
10578 }
10579
10580 return false;
10581}
10582
Evan Cheng10043e22007-01-19 07:51:42 +000010583/// getPreIndexedAddressParts - returns true by value, base pointer and
10584/// offset pointer and addressing mode by reference if the node's address
10585/// can be legally represented as pre-indexed load / store address.
10586bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010587ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
10588 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010589 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010590 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010591 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010592 return false;
10593
Owen Anderson53aa7a92009-08-10 22:56:29 +000010594 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010595 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010596 bool isSEXTLoad = false;
10597 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
10598 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010599 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010600 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10601 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
10602 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010603 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +000010604 } else
10605 return false;
10606
10607 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010608 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010609 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010610 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
10611 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010612 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010613 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +000010614 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +000010615 if (!isLegal)
10616 return false;
10617
10618 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
10619 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010620}
10621
10622/// getPostIndexedAddressParts - returns true by value, base pointer and
10623/// offset pointer and addressing mode by reference if this node can be
10624/// combined with a load / store to form a post-indexed load / store.
10625bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010626 SDValue &Base,
10627 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +000010628 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +000010629 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +000010630 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +000010631 return false;
10632
Owen Anderson53aa7a92009-08-10 22:56:29 +000010633 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010634 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +000010635 bool isSEXTLoad = false;
10636 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010637 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010638 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010639 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
10640 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +000010641 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +000010642 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +000010643 } else
10644 return false;
10645
10646 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +000010647 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +000010648 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +000010649 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +000010650 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +000010651 else
Evan Cheng84c6cda2009-07-02 07:28:31 +000010652 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10653 isInc, DAG);
10654 if (!isLegal)
10655 return false;
10656
Evan Chengf19384d2010-05-18 21:31:17 +000010657 if (Ptr != Base) {
10658 // Swap base ptr and offset to catch more post-index load / store when
10659 // it's legal. In Thumb2 mode, offset must be an immediate.
10660 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10661 !Subtarget->isThumb2())
10662 std::swap(Base, Offset);
10663
10664 // Post-indexed load / store update the base pointer.
10665 if (Ptr != Base)
10666 return false;
10667 }
10668
Evan Cheng84c6cda2009-07-02 07:28:31 +000010669 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10670 return true;
Evan Cheng10043e22007-01-19 07:51:42 +000010671}
10672
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010673void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Bob Wilson7117a912009-03-20 22:42:55 +000010674 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +000010675 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +000010676 const SelectionDAG &DAG,
Evan Cheng10043e22007-01-19 07:51:42 +000010677 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +000010678 unsigned BitWidth = KnownOne.getBitWidth();
10679 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +000010680 switch (Op.getOpcode()) {
10681 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +000010682 case ARMISD::ADDC:
10683 case ARMISD::ADDE:
10684 case ARMISD::SUBC:
10685 case ARMISD::SUBE:
10686 // These nodes' second result is a boolean
10687 if (Op.getResNo() == 0)
10688 break;
10689 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
10690 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010691 case ARMISD::CMOV: {
10692 // Bits are known zero/one if known on the LHS and RHS.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010693 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010694 if (KnownZero == 0 && KnownOne == 0) return;
10695
Dan Gohmanf990faf2008-02-13 00:35:47 +000010696 APInt KnownZeroRHS, KnownOneRHS;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010697 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +000010698 KnownZero &= KnownZeroRHS;
10699 KnownOne &= KnownOneRHS;
10700 return;
10701 }
10702 }
10703}
10704
10705//===----------------------------------------------------------------------===//
10706// ARM Inline Assembly Support
10707//===----------------------------------------------------------------------===//
10708
Evan Cheng078b0b02011-01-08 01:24:27 +000010709bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10710 // Looking for "rev" which is V6+.
10711 if (!Subtarget->hasV6Ops())
10712 return false;
10713
10714 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10715 std::string AsmStr = IA->getAsmString();
10716 SmallVector<StringRef, 4> AsmPieces;
10717 SplitString(AsmStr, AsmPieces, ";\n");
10718
10719 switch (AsmPieces.size()) {
10720 default: return false;
10721 case 1:
10722 AsmStr = AsmPieces[0];
10723 AsmPieces.clear();
10724 SplitString(AsmStr, AsmPieces, " \t,");
10725
10726 // rev $0, $1
10727 if (AsmPieces.size() == 3 &&
10728 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10729 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000010730 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000010731 if (Ty && Ty->getBitWidth() == 32)
10732 return IntrinsicLowering::LowerToByteSwap(CI);
10733 }
10734 break;
10735 }
10736
10737 return false;
10738}
10739
Evan Cheng10043e22007-01-19 07:51:42 +000010740/// getConstraintType - Given a constraint letter, return the type of
10741/// constraint it is for this target.
10742ARMTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +000010743ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
10744 if (Constraint.size() == 1) {
10745 switch (Constraint[0]) {
10746 default: break;
10747 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000010748 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000010749 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000010750 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000010751 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000010752 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000010753 // An address with a single base register. Due to the way we
10754 // currently handle addresses it is the same as an 'r' memory constraint.
10755 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010756 }
Eric Christophere256cd02011-06-21 22:10:57 +000010757 } else if (Constraint.size() == 2) {
10758 switch (Constraint[0]) {
10759 default: break;
10760 // All 'U+' constraints are addresses.
10761 case 'U': return C_Memory;
10762 }
Evan Cheng10043e22007-01-19 07:51:42 +000010763 }
Chris Lattnerd6855142007-03-25 02:14:49 +000010764 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000010765}
10766
John Thompsone8360b72010-10-29 17:29:13 +000010767/// Examine constraint type and operand type and determine a weight value.
10768/// This object must already have been set up with the operand type
10769/// and the current alternative constraint selected.
10770TargetLowering::ConstraintWeight
10771ARMTargetLowering::getSingleConstraintMatchWeight(
10772 AsmOperandInfo &info, const char *constraint) const {
10773 ConstraintWeight weight = CW_Invalid;
10774 Value *CallOperandVal = info.CallOperandVal;
10775 // If we don't have a value, we can't do a match,
10776 // but allow it at the lowest weight.
10777 if (CallOperandVal == NULL)
10778 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010779 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000010780 // Look at the constraint type.
10781 switch (*constraint) {
10782 default:
10783 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10784 break;
10785 case 'l':
10786 if (type->isIntegerTy()) {
10787 if (Subtarget->isThumb())
10788 weight = CW_SpecificReg;
10789 else
10790 weight = CW_Register;
10791 }
10792 break;
10793 case 'w':
10794 if (type->isFloatingPointTy())
10795 weight = CW_Register;
10796 break;
10797 }
10798 return weight;
10799}
10800
Eric Christophercf2007c2011-06-30 23:50:52 +000010801typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
10802RCPair
Evan Cheng10043e22007-01-19 07:51:42 +000010803ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010804 MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000010805 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010806 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000010807 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000010808 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010809 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010810 return RCPair(0U, &ARM::tGPRRegClass);
10811 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000010812 case 'h': // High regs or no regs.
10813 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010814 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000010815 break;
Chris Lattner6223e832007-04-02 17:24:08 +000010816 case 'r':
Craig Topperc7242e02012-04-20 07:30:17 +000010817 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010818 case 'w':
Tim Northover28adfbb2013-11-14 17:15:39 +000010819 if (VT == MVT::Other)
10820 break;
Owen Anderson9f944592009-08-11 20:47:22 +000010821 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010822 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000010823 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010824 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000010825 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010826 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010827 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010828 case 'x':
Tim Northover28adfbb2013-11-14 17:15:39 +000010829 if (VT == MVT::Other)
10830 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010831 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010832 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010833 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010834 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010835 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010836 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010837 break;
Eric Christopherc011d312011-07-01 00:30:46 +000010838 case 't':
10839 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010840 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000010841 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010842 }
10843 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000010844 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000010845 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000010846
Evan Cheng10043e22007-01-19 07:51:42 +000010847 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10848}
10849
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010850/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10851/// vector. If it is invalid, don't add anything to Ops.
10852void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010853 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010854 std::vector<SDValue>&Ops,
10855 SelectionDAG &DAG) const {
10856 SDValue Result(0, 0);
10857
Eric Christopherde9399b2011-06-02 23:16:42 +000010858 // Currently only support length 1 constraints.
10859 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010860
Eric Christopherde9399b2011-06-02 23:16:42 +000010861 char ConstraintLetter = Constraint[0];
10862 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010863 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000010864 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010865 case 'I': case 'J': case 'K': case 'L':
10866 case 'M': case 'N': case 'O':
10867 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10868 if (!C)
10869 return;
10870
10871 int64_t CVal64 = C->getSExtValue();
10872 int CVal = (int) CVal64;
10873 // None of these constraints allow values larger than 32 bits. Check
10874 // that the value fits in an int.
10875 if (CVal != CVal64)
10876 return;
10877
Eric Christopherde9399b2011-06-02 23:16:42 +000010878 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000010879 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000010880 // Constant suitable for movw, must be between 0 and
10881 // 65535.
10882 if (Subtarget->hasV6T2Ops())
10883 if (CVal >= 0 && CVal <= 65535)
10884 break;
10885 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010886 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000010887 if (Subtarget->isThumb1Only()) {
10888 // This must be a constant between 0 and 255, for ADD
10889 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010890 if (CVal >= 0 && CVal <= 255)
10891 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010892 } else if (Subtarget->isThumb2()) {
10893 // A constant that can be used as an immediate value in a
10894 // data-processing instruction.
10895 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10896 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010897 } else {
10898 // A constant that can be used as an immediate value in a
10899 // data-processing instruction.
10900 if (ARM_AM::getSOImmVal(CVal) != -1)
10901 break;
10902 }
10903 return;
10904
10905 case 'J':
David Goodwin22c2fba2009-07-08 23:10:31 +000010906 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010907 // This must be a constant between -255 and -1, for negated ADD
10908 // immediates. This can be used in GCC with an "n" modifier that
10909 // prints the negated value, for use with SUB instructions. It is
10910 // not useful otherwise but is implemented for compatibility.
10911 if (CVal >= -255 && CVal <= -1)
10912 break;
10913 } else {
10914 // This must be a constant between -4095 and 4095. It is not clear
10915 // what this constraint is intended for. Implemented for
10916 // compatibility with GCC.
10917 if (CVal >= -4095 && CVal <= 4095)
10918 break;
10919 }
10920 return;
10921
10922 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000010923 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010924 // A 32-bit value where only one byte has a nonzero value. Exclude
10925 // zero to match GCC. This constraint is used by GCC internally for
10926 // constants that can be loaded with a move/shift combination.
10927 // It is not useful otherwise but is implemented for compatibility.
10928 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10929 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010930 } else if (Subtarget->isThumb2()) {
10931 // A constant whose bitwise inverse can be used as an immediate
10932 // value in a data-processing instruction. This can be used in GCC
10933 // with a "B" modifier that prints the inverted value, for use with
10934 // BIC and MVN instructions. It is not useful otherwise but is
10935 // implemented for compatibility.
10936 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10937 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010938 } else {
10939 // A constant whose bitwise inverse can be used as an immediate
10940 // value in a data-processing instruction. This can be used in GCC
10941 // with a "B" modifier that prints the inverted value, for use with
10942 // BIC and MVN instructions. It is not useful otherwise but is
10943 // implemented for compatibility.
10944 if (ARM_AM::getSOImmVal(~CVal) != -1)
10945 break;
10946 }
10947 return;
10948
10949 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000010950 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010951 // This must be a constant between -7 and 7,
10952 // for 3-operand ADD/SUB immediate instructions.
10953 if (CVal >= -7 && CVal < 7)
10954 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010955 } else if (Subtarget->isThumb2()) {
10956 // A constant whose negation can be used as an immediate value in a
10957 // data-processing instruction. This can be used in GCC with an "n"
10958 // modifier that prints the negated value, for use with SUB
10959 // instructions. It is not useful otherwise but is implemented for
10960 // compatibility.
10961 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
10962 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010963 } else {
10964 // A constant whose negation can be used as an immediate value in a
10965 // data-processing instruction. This can be used in GCC with an "n"
10966 // modifier that prints the negated value, for use with SUB
10967 // instructions. It is not useful otherwise but is implemented for
10968 // compatibility.
10969 if (ARM_AM::getSOImmVal(-CVal) != -1)
10970 break;
10971 }
10972 return;
10973
10974 case 'M':
David Goodwin22c2fba2009-07-08 23:10:31 +000010975 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010976 // This must be a multiple of 4 between 0 and 1020, for
10977 // ADD sp + immediate.
10978 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
10979 break;
10980 } else {
10981 // A power of two or a constant between 0 and 32. This is used in
10982 // GCC for the shift amount on shifted register operands, but it is
10983 // useful in general for any shift amounts.
10984 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
10985 break;
10986 }
10987 return;
10988
10989 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000010990 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010991 // This must be a constant between 0 and 31, for shift amounts.
10992 if (CVal >= 0 && CVal <= 31)
10993 break;
10994 }
10995 return;
10996
10997 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000010998 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010999 // This must be a multiple of 4 between -508 and 508, for
11000 // ADD/SUB sp = sp + immediate.
11001 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
11002 break;
11003 }
11004 return;
11005 }
11006 Result = DAG.getTargetConstant(CVal, Op.getValueType());
11007 break;
11008 }
11009
11010 if (Result.getNode()) {
11011 Ops.push_back(Result);
11012 return;
11013 }
Dale Johannesence97d552010-06-25 21:55:36 +000011014 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000011015}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011016
Renato Golin87610692013-07-16 09:32:17 +000011017SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
11018 assert(Subtarget->isTargetAEABI() && "Register-based DivRem lowering only");
11019 unsigned Opcode = Op->getOpcode();
11020 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
11021 "Invalid opcode for Div/Rem lowering");
11022 bool isSigned = (Opcode == ISD::SDIVREM);
11023 EVT VT = Op->getValueType(0);
11024 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
11025
11026 RTLIB::Libcall LC;
11027 switch (VT.getSimpleVT().SimpleTy) {
11028 default: llvm_unreachable("Unexpected request for libcall!");
11029 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
11030 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
11031 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
11032 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
11033 }
11034
11035 SDValue InChain = DAG.getEntryNode();
11036
11037 TargetLowering::ArgListTy Args;
11038 TargetLowering::ArgListEntry Entry;
11039 for (unsigned i = 0, e = Op->getNumOperands(); i != e; ++i) {
11040 EVT ArgVT = Op->getOperand(i).getValueType();
11041 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
11042 Entry.Node = Op->getOperand(i);
11043 Entry.Ty = ArgTy;
11044 Entry.isSExt = isSigned;
11045 Entry.isZExt = !isSigned;
11046 Args.push_back(Entry);
11047 }
11048
11049 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
11050 getPointerTy());
11051
11052 Type *RetTy = (Type*)StructType::get(Ty, Ty, NULL);
11053
11054 SDLoc dl(Op);
11055 TargetLowering::
11056 CallLoweringInfo CLI(InChain, RetTy, isSigned, !isSigned, false, true,
11057 0, getLibcallCallingConv(LC), /*isTailCall=*/false,
11058 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
11059 Callee, Args, DAG, dl);
11060 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
11061
11062 return CallInfo.first;
11063}
11064
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000011065bool
11066ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
11067 // The ARM target isn't yet aware of offsets.
11068 return false;
11069}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011070
Jim Grosbach11013ed2010-07-16 23:05:05 +000011071bool ARM::isBitFieldInvertedMask(unsigned v) {
11072 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000011073 return false;
11074
Jim Grosbach11013ed2010-07-16 23:05:05 +000011075 // there can be 1's on either or both "outsides", all the "inside"
11076 // bits must be 0's
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000011077 unsigned TO = CountTrailingOnes_32(v);
11078 unsigned LO = CountLeadingOnes_32(v);
11079 v = (v >> TO) << TO;
11080 v = (v << LO) >> LO;
11081 return v == 0;
Jim Grosbach11013ed2010-07-16 23:05:05 +000011082}
11083
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011084/// isFPImmLegal - Returns true if the target can instruction select the
11085/// specified FP immediate natively. If false, the legalizer will
11086/// materialize the FP immediate as a load from a constant pool.
11087bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
11088 if (!Subtarget->hasVFP3())
11089 return false;
11090 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000011091 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011092 if (VT == MVT::f64)
Jim Grosbachefc761a2011-09-30 00:50:06 +000011093 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000011094 return false;
11095}
Bob Wilson5549d492010-09-21 17:56:22 +000011096
Wesley Peck527da1b2010-11-23 03:31:01 +000011097/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000011098/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
11099/// specified in the intrinsic calls.
11100bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
11101 const CallInst &I,
11102 unsigned Intrinsic) const {
11103 switch (Intrinsic) {
11104 case Intrinsic::arm_neon_vld1:
11105 case Intrinsic::arm_neon_vld2:
11106 case Intrinsic::arm_neon_vld3:
11107 case Intrinsic::arm_neon_vld4:
11108 case Intrinsic::arm_neon_vld2lane:
11109 case Intrinsic::arm_neon_vld3lane:
11110 case Intrinsic::arm_neon_vld4lane: {
11111 Info.opc = ISD::INTRINSIC_W_CHAIN;
11112 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmowcdfe20b2012-10-08 16:38:25 +000011113 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000011114 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11115 Info.ptrVal = I.getArgOperand(0);
11116 Info.offset = 0;
11117 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11118 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11119 Info.vol = false; // volatile loads with NEON intrinsics not supported
11120 Info.readMem = true;
11121 Info.writeMem = false;
11122 return true;
11123 }
11124 case Intrinsic::arm_neon_vst1:
11125 case Intrinsic::arm_neon_vst2:
11126 case Intrinsic::arm_neon_vst3:
11127 case Intrinsic::arm_neon_vst4:
11128 case Intrinsic::arm_neon_vst2lane:
11129 case Intrinsic::arm_neon_vst3lane:
11130 case Intrinsic::arm_neon_vst4lane: {
11131 Info.opc = ISD::INTRINSIC_VOID;
11132 // Conservatively set memVT to the entire set of vectors stored.
11133 unsigned NumElts = 0;
11134 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000011135 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000011136 if (!ArgTy->isVectorTy())
11137 break;
Micah Villmowcdfe20b2012-10-08 16:38:25 +000011138 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000011139 }
11140 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
11141 Info.ptrVal = I.getArgOperand(0);
11142 Info.offset = 0;
11143 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
11144 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
11145 Info.vol = false; // volatile stores with NEON intrinsics not supported
11146 Info.readMem = false;
11147 Info.writeMem = true;
11148 return true;
11149 }
Tim Northovera7ecd242013-07-16 09:46:55 +000011150 case Intrinsic::arm_ldrex: {
11151 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
11152 Info.opc = ISD::INTRINSIC_W_CHAIN;
11153 Info.memVT = MVT::getVT(PtrTy->getElementType());
11154 Info.ptrVal = I.getArgOperand(0);
11155 Info.offset = 0;
11156 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
11157 Info.vol = true;
11158 Info.readMem = true;
11159 Info.writeMem = false;
11160 return true;
11161 }
11162 case Intrinsic::arm_strex: {
11163 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
11164 Info.opc = ISD::INTRINSIC_W_CHAIN;
11165 Info.memVT = MVT::getVT(PtrTy->getElementType());
11166 Info.ptrVal = I.getArgOperand(1);
11167 Info.offset = 0;
11168 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
11169 Info.vol = true;
11170 Info.readMem = false;
11171 Info.writeMem = true;
11172 return true;
11173 }
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011174 case Intrinsic::arm_strexd: {
11175 Info.opc = ISD::INTRINSIC_W_CHAIN;
11176 Info.memVT = MVT::i64;
11177 Info.ptrVal = I.getArgOperand(2);
11178 Info.offset = 0;
11179 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011180 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011181 Info.readMem = false;
11182 Info.writeMem = true;
11183 return true;
11184 }
11185 case Intrinsic::arm_ldrexd: {
11186 Info.opc = ISD::INTRINSIC_W_CHAIN;
11187 Info.memVT = MVT::i64;
11188 Info.ptrVal = I.getArgOperand(0);
11189 Info.offset = 0;
11190 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000011191 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000011192 Info.readMem = true;
11193 Info.writeMem = false;
11194 return true;
11195 }
Bob Wilson5549d492010-09-21 17:56:22 +000011196 default:
11197 break;
11198 }
11199
11200 return false;
11201}