blob: c9fe23448e70ba7ce3792c18ce0c54590ee14b31 [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000025#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
31#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000033#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000034#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000035#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000042using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000043
Chris Lattner60055892007-12-30 21:56:09 +000044//===----------------------------------------------------------------------===//
45// MachineOperand Implementation
46//===----------------------------------------------------------------------===//
47
Chris Lattner961e7422008-01-01 01:12:31 +000048void MachineOperand::setReg(unsigned Reg) {
49 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000050
Chris Lattner961e7422008-01-01 01:12:31 +000051 // Otherwise, we have to change the register. If this operand is embedded
52 // into a machine function, we need to update the old and new register's
53 // use/def lists.
54 if (MachineInstr *MI = getParent())
55 if (MachineBasicBlock *MBB = MI->getParent())
56 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000057 MachineRegisterInfo &MRI = MF->getRegInfo();
58 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000059 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000060 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000061 return;
62 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000063
Chris Lattner961e7422008-01-01 01:12:31 +000064 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000065 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000066}
67
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000068void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
69 const TargetRegisterInfo &TRI) {
70 assert(TargetRegisterInfo::isVirtualRegister(Reg));
71 if (SubIdx && getSubReg())
72 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
73 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000074 if (SubIdx)
75 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000076}
77
78void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
79 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
80 if (getSubReg()) {
81 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000082 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
83 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000084 setSubReg(0);
85 }
86 setReg(Reg);
87}
88
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000089/// Change a def to a use, or a use to a def.
90void MachineOperand::setIsDef(bool Val) {
91 assert(isReg() && "Wrong MachineOperand accessor");
92 assert((!Val || !isDebug()) && "Marking a debug operation as def");
93 if (IsDef == Val)
94 return;
95 // MRI may keep uses and defs in different list positions.
96 if (MachineInstr *MI = getParent())
97 if (MachineBasicBlock *MBB = MI->getParent())
98 if (MachineFunction *MF = MBB->getParent()) {
99 MachineRegisterInfo &MRI = MF->getRegInfo();
100 MRI.removeRegOperandFromUseList(this);
101 IsDef = Val;
102 MRI.addRegOperandToUseList(this);
103 return;
104 }
105 IsDef = Val;
106}
107
Chris Lattner961e7422008-01-01 01:12:31 +0000108/// ChangeToImmediate - Replace this operand with a new immediate operand of
109/// the specified value. If an operand is known to be an immediate already,
110/// the setImm method should be used.
111void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000112 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner961e7422008-01-01 01:12:31 +0000113 // If this operand is currently a register operand, and if this is in a
114 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000115 if (isReg() && isOnRegUseList())
116 if (MachineInstr *MI = getParent())
117 if (MachineBasicBlock *MBB = MI->getParent())
118 if (MachineFunction *MF = MBB->getParent())
119 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000120
Chris Lattner961e7422008-01-01 01:12:31 +0000121 OpKind = MO_Immediate;
122 Contents.ImmVal = ImmVal;
123}
124
125/// ChangeToRegister - Replace this operand with a new register operand of
126/// the specified value. If an operand is known to be an register already,
127/// the setReg method should be used.
128void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000129 bool isKill, bool isDead, bool isUndef,
130 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000131 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000132 if (MachineInstr *MI = getParent())
133 if (MachineBasicBlock *MBB = MI->getParent())
134 if (MachineFunction *MF = MBB->getParent())
135 RegInfo = &MF->getRegInfo();
136 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000137 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000138 bool WasReg = isReg();
139 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000140 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000141
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000142 // Change this to a register and set the reg#.
143 OpKind = MO_Register;
144 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000145 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000146 IsDef = isDef;
147 IsImp = isImp;
148 IsKill = isKill;
149 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000150 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000151 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000152 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000153 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000154 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000155 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000156 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000157 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000158 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000159
160 // If this operand is embedded in a function, add the operand to the
161 // register's use/def list.
162 if (RegInfo)
163 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000164}
165
Chris Lattner60055892007-12-30 21:56:09 +0000166/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000167/// operand. Note that this should stay in sync with the hash_value overload
168/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000169bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000170 if (getType() != Other.getType() ||
171 getTargetFlags() != Other.getTargetFlags())
172 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000173
Chris Lattner60055892007-12-30 21:56:09 +0000174 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000175 case MachineOperand::MO_Register:
176 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
177 getSubReg() == Other.getSubReg();
178 case MachineOperand::MO_Immediate:
179 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000180 case MachineOperand::MO_CImmediate:
181 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000182 case MachineOperand::MO_FPImmediate:
183 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000184 case MachineOperand::MO_MachineBasicBlock:
185 return getMBB() == Other.getMBB();
186 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000187 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000188 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000189 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000190 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000191 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000193 case MachineOperand::MO_GlobalAddress:
194 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
195 case MachineOperand::MO_ExternalSymbol:
196 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
197 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000198 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000199 return getBlockAddress() == Other.getBlockAddress() &&
200 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000201 case MachineOperand::MO_RegisterMask:
202 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000203 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000204 case MachineOperand::MO_MCSymbol:
205 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000206 case MachineOperand::MO_CFIIndex:
207 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000208 case MachineOperand::MO_Metadata:
209 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000210 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000211 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000212}
213
Chandler Carruth264854f2012-07-05 11:06:22 +0000214// Note: this must stay exactly in sync with isIdenticalTo above.
215hash_code llvm::hash_value(const MachineOperand &MO) {
216 switch (MO.getType()) {
217 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000218 // Register operands don't have target flags.
219 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000220 case MachineOperand::MO_Immediate:
221 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
222 case MachineOperand::MO_CImmediate:
223 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
224 case MachineOperand::MO_FPImmediate:
225 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
226 case MachineOperand::MO_MachineBasicBlock:
227 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
228 case MachineOperand::MO_FrameIndex:
229 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
230 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000231 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000232 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
233 MO.getOffset());
234 case MachineOperand::MO_JumpTableIndex:
235 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
236 case MachineOperand::MO_ExternalSymbol:
237 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
238 MO.getSymbolName());
239 case MachineOperand::MO_GlobalAddress:
240 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
241 MO.getOffset());
242 case MachineOperand::MO_BlockAddress:
243 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000244 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000245 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000246 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000247 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
248 case MachineOperand::MO_Metadata:
249 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
250 case MachineOperand::MO_MCSymbol:
251 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000252 case MachineOperand::MO_CFIIndex:
253 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruth264854f2012-07-05 11:06:22 +0000254 }
255 llvm_unreachable("Invalid machine operand type");
256}
257
Chris Lattner60055892007-12-30 21:56:09 +0000258/// print - Print the specified machine operand.
259///
Mon P Wangdfcc1ff2008-10-10 01:43:55 +0000260void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +0000261 // If the instruction is embedded into a basic block, we can find the
262 // target info for the instruction.
263 if (!TM)
264 if (const MachineInstr *MI = getParent())
265 if (const MachineBasicBlock *MBB = MI->getParent())
266 if (const MachineFunction *MF = MBB->getParent())
267 TM = &MF->getTarget();
Craig Topperc0196b12014-04-14 00:51:57 +0000268 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +0000269
Chris Lattner60055892007-12-30 21:56:09 +0000270 switch (getType()) {
271 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000272 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000273
Evan Cheng0dc101b2009-06-30 08:49:04 +0000274 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000275 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000276 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000277 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000278 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000279 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000280 if (isEarlyClobber())
281 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000282 if (isImplicit())
283 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000284 OS << "def";
285 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000286 // <def,read-undef> only makes sense when getSubReg() is set.
287 // Don't clutter the output otherwise.
288 if (isUndef() && getSubReg())
289 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000290 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000291 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000292 NeedComma = true;
293 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000294
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000295 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000296 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000297 OS << "kill";
298 NeedComma = true;
299 }
300 if (isDead()) {
301 if (NeedComma) OS << ',';
302 OS << "dead";
303 NeedComma = true;
304 }
305 if (isUndef() && isUse()) {
306 if (NeedComma) OS << ',';
307 OS << "undef";
308 NeedComma = true;
309 }
310 if (isInternalRead()) {
311 if (NeedComma) OS << ',';
312 OS << "internal";
313 NeedComma = true;
314 }
315 if (isTied()) {
316 if (NeedComma) OS << ',';
317 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000318 if (TiedTo != 15)
319 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000320 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000321 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000322 }
323 break;
324 case MachineOperand::MO_Immediate:
325 OS << getImm();
326 break;
Devang Patelf071d722011-06-24 20:46:11 +0000327 case MachineOperand::MO_CImmediate:
328 getCImm()->getValue().print(OS, false);
329 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000330 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000331 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000332 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000333 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000334 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000335 break;
Chris Lattner60055892007-12-30 21:56:09 +0000336 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000337 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000338 break;
339 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000340 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000341 break;
342 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000343 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000344 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000345 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000346 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000347 case MachineOperand::MO_TargetIndex:
348 OS << "<ti#" << getIndex();
349 if (getOffset()) OS << "+" << getOffset();
350 OS << '>';
351 break;
Chris Lattner60055892007-12-30 21:56:09 +0000352 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000353 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000354 break;
355 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000356 OS << "<ga:";
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000357 getGlobal()->printAsOperand(OS, /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000358 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000359 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000360 break;
361 case MachineOperand::MO_ExternalSymbol:
362 OS << "<es:" << getSymbolName();
363 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000364 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000365 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000366 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000367 OS << '<';
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000368 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000369 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000370 OS << '>';
371 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000372 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000373 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000374 break;
Juergen Ributzkae8294752013-12-14 06:53:06 +0000375 case MachineOperand::MO_RegisterLiveOut:
376 OS << "<regliveout>";
377 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000378 case MachineOperand::MO_Metadata:
379 OS << '<';
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000380 getMetadata()->printAsOperand(OS, /*PrintType=*/false);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000381 OS << '>';
382 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000383 case MachineOperand::MO_MCSymbol:
384 OS << "<MCSym=" << *getMCSymbol() << '>';
385 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000386 case MachineOperand::MO_CFIIndex:
387 OS << "<call frame instruction>";
388 break;
Chris Lattner60055892007-12-30 21:56:09 +0000389 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000390
Chris Lattnerfd682802009-06-24 17:54:48 +0000391 if (unsigned TF = getTargetFlags())
392 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000393}
394
395//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000396// MachineMemOperand Implementation
397//===----------------------------------------------------------------------===//
398
Chris Lattnerde93bb02010-09-21 05:39:30 +0000399/// getAddrSpace - Return the LLVM IR address space number that this pointer
400/// points into.
401unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000402 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
403 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000404}
405
Chris Lattner82fd06d2010-09-21 06:22:23 +0000406/// getConstantPool - Return a MachinePointerInfo record that refers to the
407/// constant pool.
408MachinePointerInfo MachinePointerInfo::getConstantPool() {
409 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
410}
411
412/// getFixedStack - Return a MachinePointerInfo record that refers to the
413/// the specified FrameIndex.
414MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
415 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
416}
417
Chris Lattner50287ea2010-09-21 06:43:24 +0000418MachinePointerInfo MachinePointerInfo::getJumpTable() {
419 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
420}
421
422MachinePointerInfo MachinePointerInfo::getGOT() {
423 return MachinePointerInfo(PseudoSourceValue::getGOT());
424}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000425
Chris Lattner886250c2010-09-21 18:51:21 +0000426MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
427 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
428}
429
Chris Lattner00ca0b82010-09-21 04:32:08 +0000430MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000431 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000432 const AAMDNodes &AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000433 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000434 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000435 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Hal Finkelcc39b672014-07-24 12:16:19 +0000436 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000437 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
438 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000439 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000440 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000441 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000442}
443
Dan Gohman2da2bed2008-08-20 15:58:01 +0000444/// Profile - Gather unique data for the object.
445///
446void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000447 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000448 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000449 ID.AddPointer(getOpaqueValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000450 ID.AddInteger(Flags);
451}
452
Dan Gohman48b185d2009-09-25 20:36:54 +0000453void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
454 // The Value and Offset may differ due to CSE. But the flags and size
455 // should be the same.
456 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
457 assert(MMO->getSize() == getSize() && "Size mismatch!");
458
459 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
460 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000461 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
462 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000463 // Also update the base and offset, because the new alignment may
464 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000465 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000466 }
467}
468
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000469/// getAlignment - Return the minimum known alignment in bytes of the
470/// actual memory reference.
471uint64_t MachineMemOperand::getAlignment() const {
472 return MinAlign(getBaseAlignment(), getOffset());
473}
474
Dan Gohman48b185d2009-09-25 20:36:54 +0000475raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
476 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000477 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000478
Dan Gohman48b185d2009-09-25 20:36:54 +0000479 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000480 OS << "Volatile ";
481
Dan Gohman48b185d2009-09-25 20:36:54 +0000482 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000483 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000484 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000485 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000486 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000487
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000488 // Print the address information.
489 OS << "[";
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000490 if (const Value *V = MMO.getValue())
491 V->printAsOperand(OS, /*PrintType=*/false);
492 else if (const PseudoSourceValue *PSV = MMO.getPseudoValue())
493 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000494 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000495 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000496
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000497 unsigned AS = MMO.getAddrSpace();
498 if (AS != 0)
499 OS << "(addrspace=" << AS << ')';
500
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000501 // If the alignment of the memory reference itself differs from the alignment
502 // of the base pointer, print the base alignment explicitly, next to the base
503 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000504 if (MMO.getBaseAlignment() != MMO.getAlignment())
505 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000506
Dan Gohman48b185d2009-09-25 20:36:54 +0000507 if (MMO.getOffset() != 0)
508 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000509 OS << "]";
510
511 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000512 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
513 MMO.getBaseAlignment() != MMO.getSize())
514 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000515
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000516 // Print TBAA info.
Hal Finkelcc39b672014-07-24 12:16:19 +0000517 if (const MDNode *TBAAInfo = MMO.getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000518 OS << "(tbaa=";
519 if (TBAAInfo->getNumOperands() > 0)
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000520 TBAAInfo->getOperand(0)->printAsOperand(OS, /*PrintType=*/false);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000521 else
522 OS << "<unknown>";
523 OS << ")";
524 }
525
Hal Finkel94146652014-07-24 14:25:39 +0000526 // Print AA scope info.
527 if (const MDNode *ScopeInfo = MMO.getAAInfo().Scope) {
528 OS << "(alias.scope=";
529 if (ScopeInfo->getNumOperands() > 0)
530 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
531 ScopeInfo->getOperand(i)->printAsOperand(OS, /*PrintType=*/false);
532 if (i != ie-1)
533 OS << ",";
534 }
535 else
536 OS << "<unknown>";
537 OS << ")";
538 }
539
540 // Print AA noalias scope info.
541 if (const MDNode *NoAliasInfo = MMO.getAAInfo().NoAlias) {
542 OS << "(noalias=";
543 if (NoAliasInfo->getNumOperands() > 0)
544 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
545 NoAliasInfo->getOperand(i)->printAsOperand(OS, /*PrintType=*/false);
546 if (i != ie-1)
547 OS << ",";
548 }
549 else
550 OS << "<unknown>";
551 OS << ")";
552 }
553
Bill Wendling9f638ab2011-04-29 23:45:22 +0000554 // Print nontemporal info.
555 if (MMO.isNonTemporal())
556 OS << "(nontemporal)";
557
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000558 return OS;
559}
560
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000561//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000562// MachineInstr Implementation
563//===----------------------------------------------------------------------===//
564
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000565void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000566 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000567 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000568 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000569 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000570 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000571 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000572}
573
Bob Wilson406f2702010-04-09 04:34:03 +0000574/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
575/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000576/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000577MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
578 const DebugLoc dl, bool NoImp)
Craig Topperc0196b12014-04-14 00:51:57 +0000579 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000580 Flags(0), AsmPrinterFlags(0),
Craig Topperc0196b12014-04-14 00:51:57 +0000581 NumMemRefs(0), MemRefs(nullptr), debugLoc(dl) {
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000582 // Reserve space for the expected number of operands.
583 if (unsigned NumOps = MCID->getNumOperands() +
584 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
585 CapOperands = OperandCapacity::get(NumOps);
586 Operands = MF.allocateOperandArray(CapOperands);
587 }
588
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000589 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000590 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000591}
592
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000593/// MachineInstr ctor - Copies MachineInstr arg exactly
594///
Evan Chenga7a20c42008-07-19 00:37:25 +0000595MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Craig Topperc0196b12014-04-14 00:51:57 +0000596 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000597 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000598 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000599 debugLoc(MI.getDebugLoc()) {
600 CapOperands = OperandCapacity::get(MI.getNumOperands());
601 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000602
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000603 // Copy operands.
Evan Chenga7a20c42008-07-19 00:37:25 +0000604 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000605 addOperand(MF, MI.getOperand(i));
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000606
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000607 // Copy all the sensible flags.
608 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000609}
610
Chris Lattner961e7422008-01-01 01:12:31 +0000611/// getRegInfo - If this instruction is embedded into a MachineFunction,
612/// return the MachineRegisterInfo object for the current function, otherwise
613/// return null.
614MachineRegisterInfo *MachineInstr::getRegInfo() {
615 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000616 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000617 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000618}
619
620/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
621/// this instruction from their respective use lists. This requires that the
622/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000623void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000624 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000625 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000626 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000627}
628
629/// AddRegOperandsToUseLists - Add all of the register operands in
630/// this instruction from their respective use lists. This requires that the
631/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000632void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000633 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000634 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000635 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000636}
637
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000638void MachineInstr::addOperand(const MachineOperand &Op) {
639 MachineBasicBlock *MBB = getParent();
640 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
641 MachineFunction *MF = MBB->getParent();
642 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
643 addOperand(*MF, Op);
644}
645
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000646/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
647/// ranges. If MRI is non-null also update use-def chains.
648static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
649 unsigned NumOps, MachineRegisterInfo *MRI) {
650 if (MRI)
651 return MRI->moveOperands(Dst, Src, NumOps);
652
653 // Here it would be convenient to call memmove, so that isn't allowed because
654 // MachineOperand has a constructor and so isn't a POD type.
655 if (Dst < Src)
656 for (unsigned i = 0; i != NumOps; ++i)
657 new (Dst + i) MachineOperand(Src[i]);
658 else
659 for (unsigned i = NumOps; i ; --i)
660 new (Dst + i - 1) MachineOperand(Src[i - 1]);
661}
662
Chris Lattner961e7422008-01-01 01:12:31 +0000663/// addOperand - Add the specified operand to the instruction. If it is an
664/// implicit operand, it is added to the end of the operand list. If it is
665/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000666/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000667void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000668 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000669
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000670 // Check if we're adding one of our existing operands.
671 if (&Op >= Operands && &Op < Operands + NumOperands) {
672 // This is unusual: MI->addOperand(MI->getOperand(i)).
673 // If adding Op requires reallocating or moving existing operands around,
674 // the Op reference could go stale. Support it by copying Op.
675 MachineOperand CopyOp(Op);
676 return addOperand(MF, CopyOp);
677 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000678
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000679 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000680 // the end, everything else goes before the implicit regs.
681 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000682 // FIXME: Allow mixed explicit and implicit operands on inline asm.
683 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
684 // implicit-defs, but they must not be moved around. See the FIXME in
685 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000686 unsigned OpNo = getNumOperands();
687 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000688 if (!isImpReg && !isInlineAsm()) {
689 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
690 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000691 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000692 }
693 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000694
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000695#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000696 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000697 // OpNo now points as the desired insertion point. Unless this is a variadic
698 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000699 // RegMask operands go between the explicit and implicit operands.
700 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000701 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000702 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000703#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000704
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000705 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000706
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000707 // Determine if the Operands array needs to be reallocated.
708 // Save the old capacity and operand array.
709 OperandCapacity OldCap = CapOperands;
710 MachineOperand *OldOperands = Operands;
711 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
712 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
713 Operands = MF.allocateOperandArray(CapOperands);
714 // Move the operands before the insertion point.
715 if (OpNo)
716 moveOperands(Operands, OldOperands, OpNo, MRI);
717 }
Chris Lattner961e7422008-01-01 01:12:31 +0000718
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000719 // Move the operands following the insertion point.
720 if (OpNo != NumOperands)
721 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
722 MRI);
723 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000724
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000725 // Deallocate the old operand array.
726 if (OldOperands != Operands && OldOperands)
727 MF.deallocateOperandArray(OldCap, OldOperands);
728
729 // Copy Op into place. It still needs to be inserted into the MRI use lists.
730 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
731 NewMO->ParentMI = this;
732
733 // When adding a register operand, tell MRI about it.
734 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000735 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000736 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000737 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000738 NewMO->TiedTo = 0;
739 // Add the new operand to MRI, but only for instructions in an MBB.
740 if (MRI)
741 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000742 // The MCID operand information isn't accurate until we start adding
743 // explicit operands. The implicit operands are added first, then the
744 // explicits are inserted before them.
745 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000746 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000747 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000748 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000749 if (DefIdx != -1)
750 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000751 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000752 // If the register operand is flagged as early, mark the operand as such.
753 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000754 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000755 }
Chris Lattner961e7422008-01-01 01:12:31 +0000756 }
757}
758
759/// RemoveOperand - Erase an operand from an instruction, leaving it with one
760/// fewer operand than it started with.
761///
762void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000763 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000764 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000765
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000766#ifndef NDEBUG
767 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000768 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000769 if (Operands[i].isReg())
770 assert(!Operands[i].isTied() && "Cannot move tied operands");
771#endif
772
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000773 MachineRegisterInfo *MRI = getRegInfo();
774 if (MRI && Operands[OpNo].isReg())
775 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000776
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000777 // Don't call the MachineOperand destructor. A lot of this code depends on
778 // MachineOperand having a trivial destructor anyway, and adding a call here
779 // wouldn't make it 'destructor-correct'.
780
781 if (unsigned N = NumOperands - 1 - OpNo)
782 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
783 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000784}
785
Dan Gohman48b185d2009-09-25 20:36:54 +0000786/// addMemOperand - Add a MachineMemOperand to the machine instruction.
787/// This function should be used only occasionally. The setMemRefs function
788/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000789void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000790 MachineMemOperand *MO) {
791 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000792 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000793
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000794 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000795 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000796
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000797 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000798 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000799 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000800}
Chris Lattner961e7422008-01-01 01:12:31 +0000801
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000802bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000803 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000804 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000805 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000806 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000807 return true;
808 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000809 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000810 return false;
811 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000812 // This was the last instruction in the bundle.
813 if (!MII->isBundledWithSucc())
814 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000815 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000816}
817
Evan Chenge9c46c22010-03-03 01:44:33 +0000818bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
819 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000820 // If opcodes or number of operands are not the same then the two
821 // instructions are obviously not identical.
822 if (Other->getOpcode() != getOpcode() ||
823 Other->getNumOperands() != getNumOperands())
824 return false;
825
Evan Cheng7fae11b2011-12-14 02:11:42 +0000826 if (isBundle()) {
827 // Both instructions are bundles, compare MIs inside the bundle.
828 MachineBasicBlock::const_instr_iterator I1 = *this;
829 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
830 MachineBasicBlock::const_instr_iterator I2 = *Other;
831 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
832 while (++I1 != E1 && I1->isInsideBundle()) {
833 ++I2;
834 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
835 return false;
836 }
837 }
838
Evan Cheng0f260e12010-03-03 21:54:14 +0000839 // Check operands to make sure they match.
840 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
841 const MachineOperand &MO = getOperand(i);
842 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000843 if (!MO.isReg()) {
844 if (!MO.isIdenticalTo(OMO))
845 return false;
846 continue;
847 }
848
Evan Cheng0f260e12010-03-03 21:54:14 +0000849 // Clients may or may not want to ignore defs when testing for equality.
850 // For example, machine CSE pass only cares about finding common
851 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000852 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000853 if (Check == IgnoreDefs)
854 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000855 else if (Check == IgnoreVRegDefs) {
856 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
857 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
858 if (MO.getReg() != OMO.getReg())
859 return false;
860 } else {
861 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000862 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000863 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
864 return false;
865 }
866 } else {
867 if (!MO.isIdenticalTo(OMO))
868 return false;
869 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
870 return false;
871 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000872 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000873 // If DebugLoc does not match then two dbg.values are not identical.
874 if (isDebugValue())
875 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
876 && getDebugLoc() != Other->getDebugLoc())
877 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000878 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000879}
880
Chris Lattnerbec79b42006-04-17 21:35:41 +0000881MachineInstr *MachineInstr::removeFromParent() {
882 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000883 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000884}
885
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000886MachineInstr *MachineInstr::removeFromBundle() {
887 assert(getParent() && "Not embedded in a basic block!");
888 return getParent()->remove_instr(this);
889}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000890
Dan Gohman3b460302008-07-07 23:14:23 +0000891void MachineInstr::eraseFromParent() {
892 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000893 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000894}
895
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000896void MachineInstr::eraseFromBundle() {
897 assert(getParent() && "Not embedded in a basic block!");
898 getParent()->erase_instr(this);
899}
Dan Gohman3b460302008-07-07 23:14:23 +0000900
Evan Cheng4d728b02007-05-15 01:26:09 +0000901/// getNumExplicitOperands - Returns the number of non-implicit operands.
902///
903unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000904 unsigned NumOperands = MCID->getNumOperands();
905 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000906 return NumOperands;
907
Dan Gohman37608532009-04-15 17:59:11 +0000908 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
909 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000910 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000911 NumOperands++;
912 }
913 return NumOperands;
914}
915
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000916void MachineInstr::bundleWithPred() {
917 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
918 setFlag(BundledPred);
919 MachineBasicBlock::instr_iterator Pred = this;
920 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000921 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000922 Pred->setFlag(BundledSucc);
923}
924
925void MachineInstr::bundleWithSucc() {
926 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
927 setFlag(BundledSucc);
928 MachineBasicBlock::instr_iterator Succ = this;
929 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000930 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000931 Succ->setFlag(BundledPred);
932}
933
934void MachineInstr::unbundleFromPred() {
935 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
936 clearFlag(BundledPred);
937 MachineBasicBlock::instr_iterator Pred = this;
938 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000939 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000940 Pred->clearFlag(BundledSucc);
941}
942
943void MachineInstr::unbundleFromSucc() {
944 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
945 clearFlag(BundledSucc);
946 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +0000947 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000948 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000949 Succ->clearFlag(BundledPred);
950}
951
Evan Cheng6eb516d2011-01-07 23:50:32 +0000952bool MachineInstr::isStackAligningInlineAsm() const {
953 if (isInlineAsm()) {
954 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
955 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
956 return true;
957 }
958 return false;
959}
Chris Lattner33f5af02006-10-20 22:39:59 +0000960
Chad Rosier994f4042012-09-05 21:00:58 +0000961InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
962 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
963 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000964 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000965}
966
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000967int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
968 unsigned *GroupNo) const {
969 assert(isInlineAsm() && "Expected an inline asm instruction");
970 assert(OpIdx < getNumOperands() && "OpIdx out of range");
971
972 // Ignore queries about the initial operands.
973 if (OpIdx < InlineAsm::MIOp_FirstOperand)
974 return -1;
975
976 unsigned Group = 0;
977 unsigned NumOps;
978 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
979 i += NumOps) {
980 const MachineOperand &FlagMO = getOperand(i);
981 // If we reach the implicit register operands, stop looking.
982 if (!FlagMO.isImm())
983 return -1;
984 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
985 if (i + NumOps > OpIdx) {
986 if (GroupNo)
987 *GroupNo = Group;
988 return i;
989 }
990 ++Group;
991 }
992 return -1;
993}
994
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +0000995const TargetRegisterClass*
996MachineInstr::getRegClassConstraint(unsigned OpIdx,
997 const TargetInstrInfo *TII,
998 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000999 assert(getParent() && "Can't have an MBB reference here!");
1000 assert(getParent()->getParent() && "Can't have an MF reference here!");
1001 const MachineFunction &MF = *getParent()->getParent();
1002
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001003 // Most opcodes have fixed constraints in their MCInstrDesc.
1004 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001005 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001006
1007 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001008 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001009
1010 // For tied uses on inline asm, get the constraint from the def.
1011 unsigned DefIdx;
1012 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1013 OpIdx = DefIdx;
1014
1015 // Inline asm stores register class constraints in the flag word.
1016 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1017 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001018 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001019
1020 unsigned Flag = getOperand(FlagIdx).getImm();
1021 unsigned RCID;
1022 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1023 return TRI->getRegClass(RCID);
1024
1025 // Assume that all registers in a memory operand are pointers.
1026 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001027 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001028
Craig Topperc0196b12014-04-14 00:51:57 +00001029 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001030}
1031
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001032const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1033 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1034 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1035 // Check every operands inside the bundle if we have
1036 // been asked to.
1037 if (ExploreBundle)
1038 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1039 ++OpndIt)
1040 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1041 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1042 else
1043 // Otherwise, just check the current operands.
1044 for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt)
1045 CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg,
1046 CurRC, TII, TRI);
1047 return CurRC;
1048}
1049
1050const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1051 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1052 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1053 assert(CurRC && "Invalid initial register class");
1054 // Check if Reg is constrained by some of its use/def from MI.
1055 const MachineOperand &MO = getOperand(OpIdx);
1056 if (!MO.isReg() || MO.getReg() != Reg)
1057 return CurRC;
1058 // If yes, accumulate the constraints through the operand.
1059 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1060}
1061
1062const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1063 unsigned OpIdx, const TargetRegisterClass *CurRC,
1064 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1065 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1066 const MachineOperand &MO = getOperand(OpIdx);
1067 assert(MO.isReg() &&
1068 "Cannot get register constraints for non-register operand");
1069 assert(CurRC && "Invalid initial register class");
1070 if (unsigned SubIdx = MO.getSubReg()) {
1071 if (OpRC)
1072 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1073 else
1074 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1075 } else if (OpRC)
1076 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1077 return CurRC;
1078}
1079
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001080/// Return the number of instructions inside the MI bundle, not counting the
1081/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001082unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001083 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001084 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001085 while (I->isBundledWithSucc())
1086 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001087 return Size;
1088}
1089
Evan Cheng910c8082007-04-26 19:00:32 +00001090/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001091/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001092/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001093int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1094 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001095 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001096 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001097 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001098 continue;
1099 unsigned MOReg = MO.getReg();
1100 if (!MOReg)
1101 continue;
1102 if (MOReg == Reg ||
1103 (TRI &&
1104 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1105 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1106 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001107 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001108 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001109 }
Evan Chengec3ac312007-03-26 22:37:45 +00001110 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001111}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001112
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001113/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1114/// indicating if this instruction reads or writes Reg. This also considers
1115/// partial defines.
1116std::pair<bool,bool>
1117MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1118 SmallVectorImpl<unsigned> *Ops) const {
1119 bool PartDef = false; // Partial redefine.
1120 bool FullDef = false; // Full define.
1121 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001122
1123 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1124 const MachineOperand &MO = getOperand(i);
1125 if (!MO.isReg() || MO.getReg() != Reg)
1126 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001127 if (Ops)
1128 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001129 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001130 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001131 else if (MO.getSubReg() && !MO.isUndef())
1132 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001133 PartDef = true;
1134 else
1135 FullDef = true;
1136 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001137 // A partial redefine uses Reg unless there is also a full define.
1138 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001139}
1140
Evan Cheng63254462008-03-05 00:59:57 +00001141/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001142/// the specified register or -1 if it is not found. If isDead is true, defs
1143/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1144/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001145int
1146MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1147 const TargetRegisterInfo *TRI) const {
1148 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001149 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001150 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001151 // Accept regmask operands when Overlap is set.
1152 // Ignore them when looking for a specific def operand (Overlap == false).
1153 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1154 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001155 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001156 continue;
1157 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001158 bool Found = (MOReg == Reg);
1159 if (!Found && TRI && isPhys &&
1160 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1161 if (Overlap)
1162 Found = TRI->regsOverlap(MOReg, Reg);
1163 else
1164 Found = TRI->isSubRegister(MOReg, Reg);
1165 }
1166 if (Found && (!isDead || MO.isDead()))
1167 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001168 }
Evan Cheng63254462008-03-05 00:59:57 +00001169 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001170}
Evan Cheng4d728b02007-05-15 01:26:09 +00001171
Evan Cheng5983bdb2007-05-29 18:35:22 +00001172/// findFirstPredOperandIdx() - Find the index of the first operand in the
1173/// operand list that is used to represent the predicate. It returns -1 if
1174/// none is found.
1175int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001176 // Don't call MCID.findFirstPredOperandIdx() because this variant
1177 // is sometimes called on an instruction that's not yet complete, and
1178 // so the number of operands is less than the MCID indicates. In
1179 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001180 const MCInstrDesc &MCID = getDesc();
1181 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001182 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001183 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001184 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001185 }
1186
Evan Cheng5983bdb2007-05-29 18:35:22 +00001187 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001188}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001189
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001190// MachineOperand::TiedTo is 4 bits wide.
1191const unsigned TiedMax = 15;
1192
1193/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1194///
1195/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1196/// field. TiedTo can have these values:
1197///
1198/// 0: Operand is not tied to anything.
1199/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1200/// TiedMax: Tied to an operand >= TiedMax-1.
1201///
1202/// The tied def must be one of the first TiedMax operands on a normal
1203/// instruction. INLINEASM instructions allow more tied defs.
1204///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001205void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001206 MachineOperand &DefMO = getOperand(DefIdx);
1207 MachineOperand &UseMO = getOperand(UseIdx);
1208 assert(DefMO.isDef() && "DefIdx must be a def operand");
1209 assert(UseMO.isUse() && "UseIdx must be a use operand");
1210 assert(!DefMO.isTied() && "Def is already tied to another use");
1211 assert(!UseMO.isTied() && "Use is already tied to another def");
1212
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001213 if (DefIdx < TiedMax)
1214 UseMO.TiedTo = DefIdx + 1;
1215 else {
1216 // Inline asm can use the group descriptors to find tied operands, but on
1217 // normal instruction, the tied def must be within the first TiedMax
1218 // operands.
1219 assert(isInlineAsm() && "DefIdx out of range");
1220 UseMO.TiedTo = TiedMax;
1221 }
1222
1223 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1224 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001225}
1226
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001227/// Given the index of a tied register operand, find the operand it is tied to.
1228/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1229/// which must exist.
1230unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001231 const MachineOperand &MO = getOperand(OpIdx);
1232 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001233
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001234 // Normally TiedTo is in range.
1235 if (MO.TiedTo < TiedMax)
1236 return MO.TiedTo - 1;
1237
1238 // Uses on normal instructions can be out of range.
1239 if (!isInlineAsm()) {
1240 // Normal tied defs must be in the 0..TiedMax-1 range.
1241 if (MO.isUse())
1242 return TiedMax - 1;
1243 // MO is a def. Search for the tied use.
1244 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1245 const MachineOperand &UseMO = getOperand(i);
1246 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1247 return i;
1248 }
1249 llvm_unreachable("Can't find tied use");
1250 }
1251
1252 // Now deal with inline asm by parsing the operand group descriptor flags.
1253 // Find the beginning of each operand group.
1254 SmallVector<unsigned, 8> GroupIdx;
1255 unsigned OpIdxGroup = ~0u;
1256 unsigned NumOps;
1257 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1258 i += NumOps) {
1259 const MachineOperand &FlagMO = getOperand(i);
1260 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1261 unsigned CurGroup = GroupIdx.size();
1262 GroupIdx.push_back(i);
1263 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1264 // OpIdx belongs to this operand group.
1265 if (OpIdx > i && OpIdx < i + NumOps)
1266 OpIdxGroup = CurGroup;
1267 unsigned TiedGroup;
1268 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1269 continue;
1270 // Operands in this group are tied to operands in TiedGroup which must be
1271 // earlier. Find the number of operands between the two groups.
1272 unsigned Delta = i - GroupIdx[TiedGroup];
1273
1274 // OpIdx is a use tied to TiedGroup.
1275 if (OpIdxGroup == CurGroup)
1276 return OpIdx - Delta;
1277
1278 // OpIdx is a def tied to this use group.
1279 if (OpIdxGroup == TiedGroup)
1280 return OpIdx + Delta;
1281 }
1282 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001283}
1284
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001285/// clearKillInfo - Clears kill flags on all operands.
1286///
1287void MachineInstr::clearKillInfo() {
1288 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1289 MachineOperand &MO = getOperand(i);
1290 if (MO.isReg() && MO.isUse())
1291 MO.setIsKill(false);
1292 }
1293}
1294
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001295void MachineInstr::substituteRegister(unsigned FromReg,
1296 unsigned ToReg,
1297 unsigned SubIdx,
1298 const TargetRegisterInfo &RegInfo) {
1299 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1300 if (SubIdx)
1301 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1302 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1303 MachineOperand &MO = getOperand(i);
1304 if (!MO.isReg() || MO.getReg() != FromReg)
1305 continue;
1306 MO.substPhysReg(ToReg, RegInfo);
1307 }
1308 } else {
1309 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1310 MachineOperand &MO = getOperand(i);
1311 if (!MO.isReg() || MO.getReg() != FromReg)
1312 continue;
1313 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1314 }
1315 }
1316}
1317
Evan Cheng7d98a482008-07-03 09:09:37 +00001318/// isSafeToMove - Return true if it is safe to move this instruction. If
1319/// SawStore is set to true, it means that there is a store (or call) between
1320/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001321bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001322 AliasAnalysis *AA,
1323 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001324 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001325 //
1326 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001327 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001328 // a load across an atomic load with Ordering > Monotonic.
1329 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001330 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001331 SawStore = true;
1332 return false;
1333 }
Evan Cheng0638c202011-01-07 21:08:26 +00001334
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001335 if (isPosition() || isDebugValue() || isTerminator() ||
1336 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001337 return false;
1338
1339 // See if this instruction does a load. If so, we have to guarantee that the
1340 // loaded value doesn't change between the load and the its intended
1341 // destination. The check for isInvariantLoad gives the targe the chance to
1342 // classify the load as always returning a constant, e.g. a constant pool
1343 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001344 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001345 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001346 // end of block, we can't move it.
1347 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001348
Evan Cheng399e1102008-03-13 00:44:09 +00001349 return true;
1350}
1351
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001352/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1353/// or volatile memory reference, or if the information describing the memory
1354/// reference is not available. Return false if it is known to have no ordered
1355/// memory references.
1356bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001357 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001358 if (!mayStore() &&
1359 !mayLoad() &&
1360 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001361 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001362 return false;
1363
1364 // Otherwise, if the instruction has no memory reference information,
1365 // conservatively assume it wasn't preserved.
1366 if (memoperands_empty())
1367 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001368
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001369 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001370 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001371 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001372 return true;
1373
1374 return false;
1375}
1376
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001377/// isInvariantLoad - Return true if this instruction is loading from a
1378/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001379/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001380/// of a function if it does not change. This should only return true of
1381/// *all* loads the instruction does are invariant (if it does multiple loads).
1382bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1383 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001384 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001385 return false;
1386
1387 // If the instruction has lost its memoperands, conservatively assume that
1388 // it may not be an invariant load.
1389 if (memoperands_empty())
1390 return false;
1391
1392 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1393
1394 for (mmo_iterator I = memoperands_begin(),
1395 E = memoperands_end(); I != E; ++I) {
1396 if ((*I)->isVolatile()) return false;
1397 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001398 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001399
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001400
1401 // A load from a constant PseudoSourceValue is invariant.
1402 if (const PseudoSourceValue *PSV = (*I)->getPseudoValue())
1403 if (PSV->isConstant(MFI))
1404 continue;
1405
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001406 if (const Value *V = (*I)->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001407 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001408 if (AA && AA->pointsToConstantMemory(
1409 AliasAnalysis::Location(V, (*I)->getSize(),
Hal Finkelcc39b672014-07-24 12:16:19 +00001410 (*I)->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001411 continue;
1412 }
1413
1414 // Otherwise assume conservatively.
1415 return false;
1416 }
1417
1418 // Everything checks out.
1419 return true;
1420}
1421
Evan Cheng71453822009-12-03 02:31:43 +00001422/// isConstantValuePHI - If the specified instruction is a PHI that always
1423/// merges together the same virtual register, return the register, otherwise
1424/// return 0.
1425unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001426 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001427 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001428 assert(getNumOperands() >= 3 &&
1429 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001430
1431 unsigned Reg = getOperand(1).getReg();
1432 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1433 if (getOperand(i).getReg() != Reg)
1434 return 0;
1435 return Reg;
1436}
1437
Evan Cheng6eb516d2011-01-07 23:50:32 +00001438bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001439 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001440 return true;
1441 if (isInlineAsm()) {
1442 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1443 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1444 return true;
1445 }
1446
1447 return false;
1448}
1449
Evan Chengb083c472010-04-08 20:02:37 +00001450/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1451///
1452bool MachineInstr::allDefsAreDead() const {
1453 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1454 const MachineOperand &MO = getOperand(i);
1455 if (!MO.isReg() || MO.isUse())
1456 continue;
1457 if (!MO.isDead())
1458 return false;
1459 }
1460 return true;
1461}
1462
Evan Cheng21eedfb2010-10-22 21:49:09 +00001463/// copyImplicitOps - Copy implicit register operands from specified
1464/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001465void MachineInstr::copyImplicitOps(MachineFunction &MF,
1466 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001467 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1468 i != e; ++i) {
1469 const MachineOperand &MO = MI->getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001470 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001471 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001472 }
1473}
1474
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001475void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001476#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001477 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001478#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001479}
1480
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001481static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelc7285182010-06-29 21:51:32 +00001482 raw_ostream &CommentOS) {
1483 const LLVMContext &Ctx = MF->getFunction()->getContext();
Zinovy Nisda925c02014-05-07 09:51:22 +00001484 DL.print(Ctx, CommentOS);
Devang Patelc7285182010-06-29 21:51:32 +00001485}
1486
Andrew Trickb36388a2013-01-25 07:45:25 +00001487void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1488 bool SkipOpers) const {
Dan Gohman2745d192009-11-09 19:38:45 +00001489 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001490 const MachineFunction *MF = nullptr;
1491 const MachineRegisterInfo *MRI = nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +00001492 if (const MachineBasicBlock *MBB = getParent()) {
1493 MF = MBB->getParent();
1494 if (!TM && MF)
1495 TM = &MF->getTarget();
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001496 if (MF)
1497 MRI = &MF->getRegInfo();
Dan Gohman2745d192009-11-09 19:38:45 +00001498 }
Dan Gohman34341e62009-10-31 20:19:03 +00001499
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001500 // Save a list of virtual registers.
1501 SmallVector<unsigned, 8> VirtRegs;
1502
Dan Gohman34341e62009-10-31 20:19:03 +00001503 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001504 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001505 for (; StartOp < e && getOperand(StartOp).isReg() &&
1506 getOperand(StartOp).isDef() &&
1507 !getOperand(StartOp).isImplicit();
1508 ++StartOp) {
1509 if (StartOp != 0) OS << ", ";
1510 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001511 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001512 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001513 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001514 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001515
Dan Gohman34341e62009-10-31 20:19:03 +00001516 if (StartOp != 0)
1517 OS << " = ";
1518
1519 // Print the opcode name.
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001520 if (TM && TM->getInstrInfo())
1521 OS << TM->getInstrInfo()->getName(getOpcode());
1522 else
1523 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001524
Andrew Trickb36388a2013-01-25 07:45:25 +00001525 if (SkipOpers)
1526 return;
1527
Dan Gohman34341e62009-10-31 20:19:03 +00001528 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001529 bool OmittedAnyCallClobbers = false;
1530 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001531 unsigned AsmDescOp = ~0u;
1532 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001533
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001534 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001535 // Print asm string.
1536 OS << " ";
1537 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1538
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001539 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001540 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1541 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1542 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001543 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1544 OS << " [mayload]";
1545 if (ExtraInfo & InlineAsm::Extra_MayStore)
1546 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001547 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1548 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001549 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001550 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001551 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001552 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001553
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001554 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001555 FirstOp = false;
1556 }
1557
1558
Chris Lattnerac6e9742002-10-30 01:55:38 +00001559 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001560 const MachineOperand &MO = getOperand(i);
1561
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001562 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001563 VirtRegs.push_back(MO.getReg());
1564
Dan Gohman2745d192009-11-09 19:38:45 +00001565 // Omit call-clobbered registers which aren't used anywhere. This makes
1566 // call instructions much less noisy on targets where calls clobber lots
1567 // of registers. Don't rely on MO.isDead() because we may be called before
1568 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001569 if (MF && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001570 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1571 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001572 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001573 const MachineRegisterInfo &MRI = MF->getRegInfo();
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001574 if (MRI.use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001575 bool HasAliasLive = false;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001576 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1577 AI.isValid(); ++AI) {
1578 unsigned AliasReg = *AI;
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001579 if (!MRI.use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001580 HasAliasLive = true;
1581 break;
1582 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001583 }
Dan Gohman2745d192009-11-09 19:38:45 +00001584 if (!HasAliasLive) {
1585 OmittedAnyCallClobbers = true;
1586 continue;
1587 }
1588 }
1589 }
1590 }
1591
1592 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001593 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001594 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001595 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1596 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001597 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001598 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001599 OS << "opt:";
1600 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001601 if (isDebugValue() && MO.isMetadata()) {
1602 // Pretty print DBG_VALUE instructions.
1603 const MDNode *MD = MO.getMetadata();
1604 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1605 OS << "!\"" << MDS->getString() << '\"';
1606 else
1607 MO.print(OS, TM);
Jakob Stoklund Olesenac0a2102010-07-04 23:24:23 +00001608 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1609 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001610 } else if (i == AsmDescOp && MO.isImm()) {
1611 // Pretty print the inline asm operand descriptor.
1612 OS << '$' << AsmOpCount++;
1613 unsigned Flag = MO.getImm();
1614 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001615 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1616 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1617 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1618 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1619 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1620 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1621 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001622 }
1623
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001624 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001625 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001626 if (TM)
1627 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1628 else
1629 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001630 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001631
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001632 unsigned TiedTo = 0;
1633 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001634 OS << " tiedto:$" << TiedTo;
1635
1636 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001637
1638 // Compute the index of the next operand descriptor.
1639 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001640 } else
1641 MO.print(OS, TM);
Dan Gohman2745d192009-11-09 19:38:45 +00001642 }
1643
1644 // Briefly indicate whether any call clobbers were omitted.
1645 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001646 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001647 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001648 }
Misha Brukman835702a2005-04-21 22:36:52 +00001649
Dan Gohman34341e62009-10-31 20:19:03 +00001650 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001651 const unsigned PrintableFlags = FrameSetup;
1652 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001653 if (!HaveSemi) OS << ";"; HaveSemi = true;
1654 OS << " flags: ";
1655
1656 if (Flags & FrameSetup)
1657 OS << "FrameSetup";
1658 }
1659
Dan Gohman3b460302008-07-07 23:14:23 +00001660 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001661 if (!HaveSemi) OS << ";"; HaveSemi = true;
1662
1663 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001664 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1665 i != e; ++i) {
1666 OS << **i;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001667 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001668 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001669 }
1670 }
1671
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001672 // Print the regclass of any virtual registers encountered.
1673 if (MRI && !VirtRegs.empty()) {
1674 if (!HaveSemi) OS << ";"; HaveSemi = true;
1675 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1676 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001677 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001678 for (unsigned j = i+1; j != VirtRegs.size();) {
1679 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1680 ++j;
1681 continue;
1682 }
1683 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001684 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001685 VirtRegs.erase(VirtRegs.begin()+j);
1686 }
1687 }
1688 }
1689
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001690 // Print debug location information.
Devang Pateld61b1d52011-08-04 20:44:26 +00001691 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
Arnaud A. de Grandmaisonc97727a2014-03-21 21:54:46 +00001692 if (!HaveSemi) OS << ";";
Devang Pateld61b1d52011-08-04 20:44:26 +00001693 DIVariable DV(getOperand(e - 1).getMetadata());
1694 OS << " line no:" << DV.getLineNumber();
1695 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1696 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
Zinovy Nisda925c02014-05-07 09:51:22 +00001697 if (!InlinedAtDL.isUnknown() && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001698 OS << " inlined @[ ";
1699 printDebugLoc(InlinedAtDL, MF, OS);
1700 OS << " ]";
1701 }
1702 }
1703 } else if (!debugLoc.isUnknown() && MF) {
Arnaud A. de Grandmaison75c9e6d2014-03-15 22:13:15 +00001704 if (!HaveSemi) OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00001705 OS << " dbg:";
Devang Patelc7285182010-06-29 21:51:32 +00001706 printDebugLoc(debugLoc, MF, OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001707 }
1708
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001709 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001710}
1711
Owen Anderson2a8a4852008-01-24 01:10:07 +00001712bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001713 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001714 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001715 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001716 bool hasAliases = isPhysReg &&
1717 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001718 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001719 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001720 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1721 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001722 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001723 continue;
1724 unsigned Reg = MO.getReg();
1725 if (!Reg)
1726 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001727
Evan Cheng6c177732008-04-16 09:41:59 +00001728 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001729 if (!Found) {
1730 if (MO.isKill())
1731 // The register is already marked kill.
1732 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001733 if (isPhysReg && isRegTiedToDefOperand(i))
1734 // Two-address uses of physregs must not be marked kill.
1735 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001736 MO.setIsKill();
1737 Found = true;
1738 }
1739 } else if (hasAliases && MO.isKill() &&
1740 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001741 // A super-register kill already exists.
1742 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001743 return true;
1744 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001745 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001746 }
1747 }
1748
Evan Cheng6c177732008-04-16 09:41:59 +00001749 // Trim unneeded kill operands.
1750 while (!DeadOps.empty()) {
1751 unsigned OpIdx = DeadOps.back();
1752 if (getOperand(OpIdx).isImplicit())
1753 RemoveOperand(OpIdx);
1754 else
1755 getOperand(OpIdx).setIsKill(false);
1756 DeadOps.pop_back();
1757 }
1758
Bill Wendling7921ad02008-03-03 22:14:33 +00001759 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001760 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001761 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001762 addOperand(MachineOperand::CreateReg(IncomingReg,
1763 false /*IsDef*/,
1764 true /*IsImp*/,
1765 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001766 return true;
1767 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001768 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001769}
1770
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001771void MachineInstr::clearRegisterKills(unsigned Reg,
1772 const TargetRegisterInfo *RegInfo) {
1773 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00001774 RegInfo = nullptr;
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001775 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1776 MachineOperand &MO = getOperand(i);
1777 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1778 continue;
1779 unsigned OpReg = MO.getReg();
1780 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1781 MO.setIsKill(false);
1782 }
1783}
1784
Matthias Braun1965bfa2013-10-10 21:28:38 +00001785bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001786 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001787 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001788 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001789 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001790 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001791 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001792 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001793 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1794 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001795 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001796 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001797 unsigned MOReg = MO.getReg();
1798 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001799 continue;
1800
Matthias Braun1965bfa2013-10-10 21:28:38 +00001801 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001802 MO.setIsDead();
1803 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001804 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001805 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001806 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001807 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001808 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001809 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001810 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001811 }
1812 }
1813
Evan Cheng6c177732008-04-16 09:41:59 +00001814 // Trim unneeded dead operands.
1815 while (!DeadOps.empty()) {
1816 unsigned OpIdx = DeadOps.back();
1817 if (getOperand(OpIdx).isImplicit())
1818 RemoveOperand(OpIdx);
1819 else
1820 getOperand(OpIdx).setIsDead(false);
1821 DeadOps.pop_back();
1822 }
1823
Dan Gohmanc7367b42008-09-03 15:56:16 +00001824 // If not found, this means an alias of one of the operands is dead. Add a
1825 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001826 if (Found || !AddIfNotFound)
1827 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001828
Matthias Braun1965bfa2013-10-10 21:28:38 +00001829 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001830 true /*IsDef*/,
1831 true /*IsImp*/,
1832 false /*IsKill*/,
1833 true /*IsDead*/));
1834 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001835}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001836
Matthias Braun1965bfa2013-10-10 21:28:38 +00001837void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001838 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001839 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1840 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001841 if (MO)
1842 return;
1843 } else {
1844 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1845 const MachineOperand &MO = getOperand(i);
Matthias Braun1965bfa2013-10-10 21:28:38 +00001846 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001847 MO.getSubReg() == 0)
1848 return;
1849 }
1850 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001851 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001852 true /*IsDef*/,
1853 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001854}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001855
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001856void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001857 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001858 bool HasRegMask = false;
Dan Gohman86936502010-06-18 23:28:01 +00001859 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1860 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001861 if (MO.isRegMask()) {
1862 HasRegMask = true;
1863 continue;
1864 }
Dan Gohman86936502010-06-18 23:28:01 +00001865 if (!MO.isReg() || !MO.isDef()) continue;
1866 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001867 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001868 bool Dead = true;
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001869 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1870 I != E; ++I)
Dan Gohman86936502010-06-18 23:28:01 +00001871 if (TRI.regsOverlap(*I, Reg)) {
1872 Dead = false;
1873 break;
1874 }
1875 // If there are no uses, including partial uses, the def is dead.
1876 if (Dead) MO.setIsDead();
1877 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001878
1879 // This is a call with a register mask operand.
1880 // Mask clobbers are always dead, so add defs for the non-dead defines.
1881 if (HasRegMask)
1882 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1883 I != E; ++I)
1884 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001885}
1886
Evan Cheng59d27fe2010-03-03 23:37:30 +00001887unsigned
1888MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001889 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001890 SmallVector<size_t, 8> HashComponents;
1891 HashComponents.reserve(MI->getNumOperands() + 1);
1892 HashComponents.push_back(MI->getOpcode());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001893 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1894 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruth264854f2012-07-05 11:06:22 +00001895 if (MO.isReg() && MO.isDef() &&
1896 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1897 continue; // Skip virtual register defs.
1898
1899 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001900 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001901 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001902}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001903
1904void MachineInstr::emitError(StringRef Msg) const {
1905 // Find the source location cookie.
1906 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00001907 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001908 for (unsigned i = getNumOperands(); i != 0; --i) {
1909 if (getOperand(i-1).isMetadata() &&
1910 (LocMD = getOperand(i-1).getMetadata()) &&
1911 LocMD->getNumOperands() != 0) {
1912 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1913 LocCookie = CI->getZExtValue();
1914 break;
1915 }
1916 }
1917 }
1918
1919 if (const MachineBasicBlock *MBB = getParent())
1920 if (const MachineFunction *MF = MBB->getParent())
1921 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1922 report_fatal_error(Msg);
1923}