Matt Arsenault | 8728c5f | 2017-08-07 14:58:04 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=FUNC -check-prefix=SI %s |
Matt Arsenault | 7aad8fd | 2017-01-24 22:02:15 +0000 | [diff] [blame] | 2 | ; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=FUNC -check-prefix=VI %s |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 3 | ; RUN: llc -march=r600 -mcpu=cypress -verify-machineinstrs < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s |
| 4 | |
| 5 | declare i32 @llvm.ctpop.i32(i32) nounwind readnone |
| 6 | declare <2 x i32> @llvm.ctpop.v2i32(<2 x i32>) nounwind readnone |
| 7 | declare <4 x i32> @llvm.ctpop.v4i32(<4 x i32>) nounwind readnone |
| 8 | declare <8 x i32> @llvm.ctpop.v8i32(<8 x i32>) nounwind readnone |
| 9 | declare <16 x i32> @llvm.ctpop.v16i32(<16 x i32>) nounwind readnone |
| 10 | |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 11 | declare i32 @llvm.r600.read.tidig.x() nounwind readnone |
| 12 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 13 | ; FUNC-LABEL: {{^}}s_ctpop_i32: |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 14 | ; GCN: s_load_dword [[SVAL:s[0-9]+]], |
| 15 | ; GCN: s_bcnt1_i32_b32 [[SRESULT:s[0-9]+]], [[SVAL]] |
| 16 | ; GCN: v_mov_b32_e32 [[VRESULT:v[0-9]+]], [[SRESULT]] |
| 17 | ; GCN: buffer_store_dword [[VRESULT]], |
| 18 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 19 | |
| 20 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 21 | define amdgpu_kernel void @s_ctpop_i32(i32 addrspace(1)* noalias %out, i32 %val) nounwind { |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 22 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 23 | store i32 %ctpop, i32 addrspace(1)* %out, align 4 |
| 24 | ret void |
| 25 | } |
| 26 | |
| 27 | ; XXX - Why 0 in register? |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 28 | ; FUNC-LABEL: {{^}}v_ctpop_i32: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 29 | ; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 30 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} [[RESULT:v[0-9]+]], [[VAL]], 0 |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 31 | ; GCN: buffer_store_dword [[RESULT]], |
| 32 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 33 | |
| 34 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 35 | define amdgpu_kernel void @v_ctpop_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 36 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 37 | %in.gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid |
| 38 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 39 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 40 | store i32 %ctpop, i32 addrspace(1)* %out, align 4 |
| 41 | ret void |
| 42 | } |
| 43 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 44 | ; FUNC-LABEL: {{^}}v_ctpop_add_chain_i32: |
Stanislav Mekhanoshin | 7fe9a5d | 2017-09-13 22:20:47 +0000 | [diff] [blame] | 45 | ; SI: buffer_load_dword [[VAL0:v[0-9]+]], |
| 46 | ; SI: buffer_load_dword [[VAL1:v[0-9]+]], |
| 47 | ; VI: flat_load_dword [[VAL1:v[0-9]+]], |
| 48 | ; VI: flat_load_dword [[VAL0:v[0-9]+]], |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 49 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} [[MIDRESULT:v[0-9]+]], [[VAL1]], 0 |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 50 | ; SI: v_bcnt_u32_b32_e32 [[RESULT:v[0-9]+]], [[VAL0]], [[MIDRESULT]] |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 51 | ; VI: v_bcnt_u32_b32 [[RESULT:v[0-9]+]], [[VAL0]], [[MIDRESULT]] |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 52 | ; GCN: buffer_store_dword [[RESULT]], |
| 53 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 54 | |
| 55 | ; EG: BCNT_INT |
| 56 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 57 | define amdgpu_kernel void @v_ctpop_add_chain_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in0, i32 addrspace(1)* noalias %in1) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 58 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 59 | %in0.gep = getelementptr i32, i32 addrspace(1)* %in0, i32 %tid |
| 60 | %in1.gep = getelementptr i32, i32 addrspace(1)* %in1, i32 %tid |
| 61 | %val0 = load i32, i32 addrspace(1)* %in0.gep, align 4 |
| 62 | %val1 = load i32, i32 addrspace(1)* %in1.gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 63 | %ctpop0 = call i32 @llvm.ctpop.i32(i32 %val0) nounwind readnone |
| 64 | %ctpop1 = call i32 @llvm.ctpop.i32(i32 %val1) nounwind readnone |
| 65 | %add = add i32 %ctpop0, %ctpop1 |
| 66 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 67 | ret void |
| 68 | } |
| 69 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 70 | ; FUNC-LABEL: {{^}}v_ctpop_add_sgpr_i32: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 71 | ; GCN: {{buffer|flat}}_load_dword [[VAL0:v[0-9]+]], |
Tom Stellard | a76bcc2 | 2016-03-28 16:10:13 +0000 | [diff] [blame] | 72 | ; GCN: s_waitcnt |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 73 | ; GCN-NEXT: v_bcnt_u32_b32{{(_e64)*}} [[RESULT:v[0-9]+]], [[VAL0]], s{{[0-9]+}} |
Changpeng Fang | 71369b3 | 2016-05-26 19:35:29 +0000 | [diff] [blame] | 74 | ; GCN: buffer_store_dword [[RESULT]], |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 75 | ; GCN: s_endpgm |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 76 | define amdgpu_kernel void @v_ctpop_add_sgpr_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in, i32 %sval) nounwind { |
| 77 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 78 | %in.gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid |
| 79 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
| 80 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 81 | %add = add i32 %ctpop, %sval |
Matt Arsenault | 49dd428 | 2014-09-15 17:15:02 +0000 | [diff] [blame] | 82 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 83 | ret void |
| 84 | } |
| 85 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 86 | ; FUNC-LABEL: {{^}}v_ctpop_v2i32: |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 87 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 88 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 89 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 90 | |
| 91 | ; EG: BCNT_INT |
| 92 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 93 | define amdgpu_kernel void @v_ctpop_v2i32(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %in) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 94 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 95 | %in.gep = getelementptr <2 x i32>, <2 x i32> addrspace(1)* %in, i32 %tid |
| 96 | %val = load <2 x i32>, <2 x i32> addrspace(1)* %in.gep, align 8 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 97 | %ctpop = call <2 x i32> @llvm.ctpop.v2i32(<2 x i32> %val) nounwind readnone |
| 98 | store <2 x i32> %ctpop, <2 x i32> addrspace(1)* %out, align 8 |
| 99 | ret void |
| 100 | } |
| 101 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 102 | ; FUNC-LABEL: {{^}}v_ctpop_v4i32: |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 103 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 104 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 105 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 106 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 107 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 108 | |
| 109 | ; EG: BCNT_INT |
| 110 | ; EG: BCNT_INT |
| 111 | ; EG: BCNT_INT |
| 112 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 113 | define amdgpu_kernel void @v_ctpop_v4i32(<4 x i32> addrspace(1)* noalias %out, <4 x i32> addrspace(1)* noalias %in) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 114 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 115 | %in.gep = getelementptr <4 x i32>, <4 x i32> addrspace(1)* %in, i32 %tid |
| 116 | %val = load <4 x i32>, <4 x i32> addrspace(1)* %in.gep, align 16 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 117 | %ctpop = call <4 x i32> @llvm.ctpop.v4i32(<4 x i32> %val) nounwind readnone |
| 118 | store <4 x i32> %ctpop, <4 x i32> addrspace(1)* %out, align 16 |
| 119 | ret void |
| 120 | } |
| 121 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 122 | ; FUNC-LABEL: {{^}}v_ctpop_v8i32: |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 123 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 124 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 125 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 126 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 127 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 128 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 129 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 130 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 131 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 132 | |
| 133 | ; EG: BCNT_INT |
| 134 | ; EG: BCNT_INT |
| 135 | ; EG: BCNT_INT |
| 136 | ; EG: BCNT_INT |
| 137 | ; EG: BCNT_INT |
| 138 | ; EG: BCNT_INT |
| 139 | ; EG: BCNT_INT |
| 140 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 141 | define amdgpu_kernel void @v_ctpop_v8i32(<8 x i32> addrspace(1)* noalias %out, <8 x i32> addrspace(1)* noalias %in) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 142 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 143 | %in.gep = getelementptr <8 x i32>, <8 x i32> addrspace(1)* %in, i32 %tid |
| 144 | %val = load <8 x i32>, <8 x i32> addrspace(1)* %in.gep, align 32 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 145 | %ctpop = call <8 x i32> @llvm.ctpop.v8i32(<8 x i32> %val) nounwind readnone |
| 146 | store <8 x i32> %ctpop, <8 x i32> addrspace(1)* %out, align 32 |
| 147 | ret void |
| 148 | } |
| 149 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 150 | ; FUNC-LABEL: {{^}}v_ctpop_v16i32: |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 151 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 152 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 153 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 154 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 155 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 156 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 157 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 158 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 159 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 160 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 161 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 162 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 163 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 164 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 165 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
| 166 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 167 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 168 | |
| 169 | ; EG: BCNT_INT |
| 170 | ; EG: BCNT_INT |
| 171 | ; EG: BCNT_INT |
| 172 | ; EG: BCNT_INT |
| 173 | ; EG: BCNT_INT |
| 174 | ; EG: BCNT_INT |
| 175 | ; EG: BCNT_INT |
| 176 | ; EG: BCNT_INT |
| 177 | ; EG: BCNT_INT |
| 178 | ; EG: BCNT_INT |
| 179 | ; EG: BCNT_INT |
| 180 | ; EG: BCNT_INT |
| 181 | ; EG: BCNT_INT |
| 182 | ; EG: BCNT_INT |
| 183 | ; EG: BCNT_INT |
| 184 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 185 | define amdgpu_kernel void @v_ctpop_v16i32(<16 x i32> addrspace(1)* noalias %out, <16 x i32> addrspace(1)* noalias %in) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 186 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 187 | %in.gep = getelementptr <16 x i32>, <16 x i32> addrspace(1)* %in, i32 %tid |
| 188 | %val = load <16 x i32>, <16 x i32> addrspace(1)* %in.gep, align 32 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 189 | %ctpop = call <16 x i32> @llvm.ctpop.v16i32(<16 x i32> %val) nounwind readnone |
| 190 | store <16 x i32> %ctpop, <16 x i32> addrspace(1)* %out, align 32 |
| 191 | ret void |
| 192 | } |
| 193 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 194 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_inline_constant: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 195 | ; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 196 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} [[RESULT:v[0-9]+]], [[VAL]], 4 |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 197 | ; GCN: buffer_store_dword [[RESULT]], |
| 198 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 199 | |
| 200 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 201 | define amdgpu_kernel void @v_ctpop_i32_add_inline_constant(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 202 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 203 | %in.gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid |
| 204 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 205 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 206 | %add = add i32 %ctpop, 4 |
| 207 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 208 | ret void |
| 209 | } |
| 210 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 211 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_inline_constant_inv: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 212 | ; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 213 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} [[RESULT:v[0-9]+]], [[VAL]], 4 |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 214 | ; GCN: buffer_store_dword [[RESULT]], |
| 215 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 216 | |
| 217 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 218 | define amdgpu_kernel void @v_ctpop_i32_add_inline_constant_inv(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 219 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 220 | %in.gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid |
| 221 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 222 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 223 | %add = add i32 4, %ctpop |
| 224 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 225 | ret void |
| 226 | } |
| 227 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 228 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_literal: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 229 | ; GCN-DAG: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Changpeng Fang | 71369b3 | 2016-05-26 19:35:29 +0000 | [diff] [blame] | 230 | ; GCN-DAG: v_mov_b32_e32 [[LIT:v[0-9]+]], 0x1869f |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 231 | ; SI: v_bcnt_u32_b32_e32 [[RESULT:v[0-9]+]], [[VAL]], [[LIT]] |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 232 | ; VI: v_bcnt_u32_b32 [[RESULT:v[0-9]+]], [[VAL]], [[LIT]] |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 233 | ; GCN: buffer_store_dword [[RESULT]], |
| 234 | ; GCN: s_endpgm |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 235 | define amdgpu_kernel void @v_ctpop_i32_add_literal(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 236 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 237 | %in.gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid |
| 238 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 239 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 240 | %add = add i32 %ctpop, 99999 |
| 241 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 242 | ret void |
| 243 | } |
| 244 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 245 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_var: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 246 | ; GCN-DAG: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 247 | ; GCN-DAG: s_load_dword [[VAR:s[0-9]+]], |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 248 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} [[RESULT:v[0-9]+]], [[VAL]], [[VAR]] |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 249 | ; GCN: buffer_store_dword [[RESULT]], |
| 250 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 251 | |
| 252 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 253 | define amdgpu_kernel void @v_ctpop_i32_add_var(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in, i32 %const) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 254 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 255 | %in.gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid |
| 256 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 257 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 258 | %add = add i32 %ctpop, %const |
| 259 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 260 | ret void |
| 261 | } |
| 262 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 263 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_var_inv: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 264 | ; GCN-DAG: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 265 | ; GCN-DAG: s_load_dword [[VAR:s[0-9]+]], |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 266 | ; GCN: v_bcnt_u32_b32{{(_e64)*}} [[RESULT:v[0-9]+]], [[VAL]], [[VAR]] |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 267 | ; GCN: buffer_store_dword [[RESULT]], |
| 268 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 269 | |
| 270 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 271 | define amdgpu_kernel void @v_ctpop_i32_add_var_inv(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in, i32 %const) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 272 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 273 | %in.gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid |
| 274 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 275 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
| 276 | %add = add i32 %const, %ctpop |
| 277 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 278 | ret void |
| 279 | } |
| 280 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 281 | ; FUNC-LABEL: {{^}}v_ctpop_i32_add_vvar_inv: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 282 | ; SI: buffer_load_dword [[VAR:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], 0 addr64 |
| 283 | ; SI: buffer_load_dword [[VAL:v[0-9]+]], v[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], 0 addr64 |
| 284 | ; SI: v_bcnt_u32_b32_e32 [[RESULT:v[0-9]+]], [[VAR]], [[VAL]] |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 285 | ; VI: flat_load_dword [[VAR:v[0-9]+]], v[{{[0-9]+:[0-9]+}}] |
Stanislav Mekhanoshin | 7fe9a5d | 2017-09-13 22:20:47 +0000 | [diff] [blame] | 286 | ; VI: flat_load_dword [[VAL:v[0-9]+]], v[{{[0-9]+:[0-9]+}}] |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 287 | ; VI: v_bcnt_u32_b32 [[RESULT:v[0-9]+]], [[VAL]], [[VAR]] |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 288 | ; GCN: buffer_store_dword [[RESULT]], |
| 289 | ; GCN: s_endpgm |
Matt Arsenault | 6042506 | 2014-06-10 19:18:28 +0000 | [diff] [blame] | 290 | |
| 291 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 292 | define amdgpu_kernel void @v_ctpop_i32_add_vvar_inv(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %in, i32 addrspace(1)* noalias %constptr) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 293 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 294 | %in.gep = getelementptr i32, i32 addrspace(1)* %in, i32 %tid |
| 295 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 296 | %ctpop = call i32 @llvm.ctpop.i32(i32 %val) nounwind readnone |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 297 | %gep = getelementptr i32, i32 addrspace(1)* %constptr, i32 %tid |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 298 | %const = load i32, i32 addrspace(1)* %gep, align 4 |
Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 299 | %add = add i32 %const, %ctpop |
| 300 | store i32 %add, i32 addrspace(1)* %out, align 4 |
| 301 | ret void |
| 302 | } |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 303 | |
| 304 | ; FIXME: We currently disallow SALU instructions in all branches, |
| 305 | ; but there are some cases when the should be allowed. |
| 306 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 307 | ; FUNC-LABEL: {{^}}ctpop_i32_in_br: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 308 | ; SI: s_load_dword [[VAL:s[0-9]+]], s[{{[0-9]+:[0-9]+}}], 0xd |
Marek Olsak | fa6607d | 2015-02-11 14:26:46 +0000 | [diff] [blame] | 309 | ; VI: s_load_dword [[VAL:s[0-9]+]], s[{{[0-9]+:[0-9]+}}], 0x34 |
| 310 | ; GCN: s_bcnt1_i32_b32 [[SRESULT:s[0-9]+]], [[VAL]] |
| 311 | ; GCN: v_mov_b32_e32 [[RESULT]], [[SRESULT]] |
| 312 | ; GCN: buffer_store_dword [[RESULT]], |
| 313 | ; GCN: s_endpgm |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 314 | ; EG: BCNT_INT |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 315 | define amdgpu_kernel void @ctpop_i32_in_br(i32 addrspace(1)* %out, i32 addrspace(1)* %in, i32 %ctpop_arg, i32 %cond) { |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 316 | entry: |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 317 | %tmp0 = icmp eq i32 %cond, 0 |
| 318 | br i1 %tmp0, label %if, label %else |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 319 | |
| 320 | if: |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 321 | %tmp2 = call i32 @llvm.ctpop.i32(i32 %ctpop_arg) |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 322 | br label %endif |
| 323 | |
| 324 | else: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 325 | %tmp3 = getelementptr i32, i32 addrspace(1)* %in, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 326 | %tmp4 = load i32, i32 addrspace(1)* %tmp3 |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 327 | br label %endif |
| 328 | |
| 329 | endif: |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 330 | %tmp5 = phi i32 [%tmp2, %if], [%tmp4, %else] |
| 331 | store i32 %tmp5, i32 addrspace(1)* %out |
Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 332 | ret void |
| 333 | } |