blob: c2548b781a6dc529f3661aefc7cefae7d0e7b121 [file] [log] [blame]
Alex Bradbury6758ecb2017-09-17 14:27:35 +00001//===-- RISCVBaseInfo.h - Top level definitions for RISCV MC ----*- C++ -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury6758ecb2017-09-17 14:27:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains small standalone enum definitions for the RISCV target
10// useful for the compiler back-end and the MC libraries.
11//
12//===----------------------------------------------------------------------===//
13#ifndef LLVM_LIB_TARGET_RISCV_MCTARGETDESC_RISCVBASEINFO_H
14#define LLVM_LIB_TARGET_RISCV_MCTARGETDESC_RISCVBASEINFO_H
15
Ana Pazos9d6c5532018-10-04 21:50:54 +000016#include "MCTargetDesc/RISCVMCTargetDesc.h"
Alex Bradbury0d6cf902017-12-07 10:26:05 +000017#include "llvm/ADT/StringRef.h"
18#include "llvm/ADT/StringSwitch.h"
Ana Pazos9d6c5532018-10-04 21:50:54 +000019#include "llvm/MC/SubtargetFeature.h"
Alex Bradbury6758ecb2017-09-17 14:27:35 +000020
21namespace llvm {
22
23// RISCVII - This namespace holds all of the target specific flags that
24// instruction info tracks. All definitions must match RISCVInstrFormats.td.
25namespace RISCVII {
26enum {
27 InstFormatPseudo = 0,
28 InstFormatR = 1,
Alex Bradbury0d6cf902017-12-07 10:26:05 +000029 InstFormatR4 = 2,
30 InstFormatI = 3,
31 InstFormatS = 4,
32 InstFormatB = 5,
33 InstFormatU = 6,
34 InstFormatJ = 7,
Alex Bradbury9f6aec42017-12-07 12:50:32 +000035 InstFormatCR = 8,
36 InstFormatCI = 9,
37 InstFormatCSS = 10,
38 InstFormatCIW = 11,
39 InstFormatCL = 12,
40 InstFormatCS = 13,
Alex Bradburyb4a64ce2018-11-16 10:33:23 +000041 InstFormatCA = 14,
42 InstFormatCB = 15,
43 InstFormatCJ = 16,
44 InstFormatOther = 17,
Alex Bradbury6758ecb2017-09-17 14:27:35 +000045
Alex Bradbury9f6aec42017-12-07 12:50:32 +000046 InstFormatMask = 31
Alex Bradbury6758ecb2017-09-17 14:27:35 +000047};
Alex Bradbury9d3f1252017-09-28 08:26:24 +000048
Alex Bradbury6758ecb2017-09-17 14:27:35 +000049enum {
50 MO_None,
51 MO_LO,
52 MO_HI,
Alex Bradburyda20f5c2019-04-01 14:42:56 +000053 MO_PCREL_LO,
Alex Bradbury6758ecb2017-09-17 14:27:35 +000054 MO_PCREL_HI,
55};
56} // namespace RISCVII
57
58// Describes the predecessor/successor bits used in the FENCE instruction.
59namespace RISCVFenceField {
60enum FenceField {
61 I = 8,
62 O = 4,
63 R = 2,
64 W = 1
65};
66}
Alex Bradbury0d6cf902017-12-07 10:26:05 +000067
68// Describes the supported floating point rounding mode encodings.
69namespace RISCVFPRndMode {
70enum RoundingMode {
71 RNE = 0,
72 RTZ = 1,
73 RDN = 2,
74 RUP = 3,
75 RMM = 4,
76 DYN = 7,
77 Invalid
78};
79
80inline static StringRef roundingModeToString(RoundingMode RndMode) {
81 switch (RndMode) {
82 default:
83 llvm_unreachable("Unknown floating point rounding mode");
84 case RISCVFPRndMode::RNE:
85 return "rne";
86 case RISCVFPRndMode::RTZ:
87 return "rtz";
88 case RISCVFPRndMode::RDN:
89 return "rdn";
90 case RISCVFPRndMode::RUP:
91 return "rup";
92 case RISCVFPRndMode::RMM:
93 return "rmm";
94 case RISCVFPRndMode::DYN:
95 return "dyn";
96 }
97}
98
99inline static RoundingMode stringToRoundingMode(StringRef Str) {
100 return StringSwitch<RoundingMode>(Str)
101 .Case("rne", RISCVFPRndMode::RNE)
102 .Case("rtz", RISCVFPRndMode::RTZ)
103 .Case("rdn", RISCVFPRndMode::RDN)
104 .Case("rup", RISCVFPRndMode::RUP)
105 .Case("rmm", RISCVFPRndMode::RMM)
106 .Case("dyn", RISCVFPRndMode::DYN)
107 .Default(RISCVFPRndMode::Invalid);
108}
Ana Pazosb2ed11a2018-09-07 18:43:43 +0000109
110inline static bool isValidRoundingMode(unsigned Mode) {
111 switch (Mode) {
112 default:
113 return false;
114 case RISCVFPRndMode::RNE:
115 case RISCVFPRndMode::RTZ:
116 case RISCVFPRndMode::RDN:
117 case RISCVFPRndMode::RUP:
118 case RISCVFPRndMode::RMM:
119 case RISCVFPRndMode::DYN:
120 return true;
121 }
122}
Alex Bradbury0d6cf902017-12-07 10:26:05 +0000123} // namespace RISCVFPRndMode
Ana Pazos9d6c5532018-10-04 21:50:54 +0000124
125namespace RISCVSysReg {
126struct SysReg {
127 const char *Name;
128 unsigned Encoding;
129 // FIXME: add these additional fields when needed.
130 // Privilege Access: Read, Write, Read-Only.
131 // unsigned ReadWrite;
132 // Privilege Mode: User, System or Machine.
133 // unsigned Mode;
134 // Check field name.
135 // unsigned Extra;
136 // Register number without the privilege bits.
137 // unsigned Number;
138 FeatureBitset FeaturesRequired;
139 bool isRV32Only;
140
141 bool haveRequiredFeatures(FeatureBitset ActiveFeatures) const {
142 // Not in 32-bit mode.
143 if (isRV32Only && ActiveFeatures[RISCV::Feature64Bit])
144 return false;
145 // No required feature associated with the system register.
146 if (FeaturesRequired.none())
147 return true;
148 return (FeaturesRequired & ActiveFeatures) == FeaturesRequired;
149 }
150};
151
152#define GET_SysRegsList_DECL
153#include "RISCVGenSystemOperands.inc"
154} // end namespace RISCVSysReg
155
Alex Bradburyfea49572019-03-09 09:28:06 +0000156namespace RISCVABI {
157
158enum ABI {
159 ABI_ILP32,
160 ABI_ILP32F,
161 ABI_ILP32D,
162 ABI_ILP32E,
163 ABI_LP64,
164 ABI_LP64F,
165 ABI_LP64D,
166 ABI_Unknown
167};
168
169// Returns the target ABI, or else a StringError if the requested ABIName is
170// not supported for the given TT and FeatureBits combination.
171ABI computeTargetABI(const Triple &TT, FeatureBitset FeatureBits,
172 StringRef ABIName);
173
174} // namespace RISCVABI
175
Alex Bradburydab1f6f2019-03-22 11:21:40 +0000176namespace RISCVFeatures {
177
178// Validates if the given combination of features are valid for the target
179// triple. Exits with report_fatal_error if not.
180void validate(const Triple &TT, const FeatureBitset &FeatureBits);
181
182} // namespace RISCVFeatures
183
Alex Bradbury6758ecb2017-09-17 14:27:35 +0000184} // namespace llvm
185
186#endif