blob: 5218c78458612505056f978861c42d0887c77f7d [file] [log] [blame]
Matt Arsenault3f71c0e2017-11-29 00:55:57 +00001; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,MOVREL,PREGFX9 %s
2; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,MOVREL,PREGFX9 %s
3; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -amdgpu-vgpr-index-mode -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,IDXMODE,PREGFX9 %s
4; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=gfx900 -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,IDXMODE,GFX9 %s
Tom Stellardeef2ad92013-08-05 22:45:56 +00005
6; Tests for indirect addressing on SI, which is implemented using dynamic
7; indexing of vectors.
8
Matt Arsenault93401f42016-10-07 03:55:04 +00009; GCN-LABEL: {{^}}extract_w_offset:
10; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
11; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 4.0
12; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x40400000
13; GCN-DAG: v_mov_b32_e32 [[BASEREG:v[0-9]+]], 2.0
14; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 1.0
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000015
16; MOVREL-DAG: s_mov_b32 m0, [[IN]]
17; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, [[BASEREG]]
18
19; IDXMODE: s_set_gpr_idx_on [[IN]], src0{{$}}
20; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, [[BASEREG]]
21; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000022define amdgpu_kernel void @extract_w_offset(float addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +000023entry:
Matt Arsenault28419272015-10-07 00:42:51 +000024 %idx = add i32 %in, 1
25 %elt = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %idx
26 store float %elt, float addrspace(1)* %out
27 ret void
28}
29
30; XXX: Could do v_or_b32 directly
Matt Arsenault93401f42016-10-07 03:55:04 +000031; GCN-LABEL: {{^}}extract_w_offset_salu_use_vector:
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000032; MOVREL: s_mov_b32 m0
Matt Arsenault93401f42016-10-07 03:55:04 +000033; GCN-DAG: s_or_b32
34; GCN-DAG: s_or_b32
35; GCN-DAG: s_or_b32
36; GCN-DAG: s_or_b32
37; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
38; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
39; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
40; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, s{{[0-9]+}}
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000041
42; MOVREL: v_movrels_b32_e32
43
44; IDXMODE: s_set_gpr_idx_on s{{[0-9]+}}, src0{{$}}
45; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
46; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000047define amdgpu_kernel void @extract_w_offset_salu_use_vector(i32 addrspace(1)* %out, i32 %in, <4 x i32> %or.val) {
Matt Arsenault28419272015-10-07 00:42:51 +000048entry:
49 %idx = add i32 %in, 1
50 %vec = or <4 x i32> %or.val, <i32 1, i32 2, i32 3, i32 4>
51 %elt = extractelement <4 x i32> %vec, i32 %idx
52 store i32 %elt, i32 addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +000053 ret void
54}
55
Matt Arsenault93401f42016-10-07 03:55:04 +000056; GCN-LABEL: {{^}}extract_wo_offset:
57; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
58; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 4.0
59; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x40400000
60; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 2.0
61; GCN-DAG: v_mov_b32_e32 [[BASEREG:v[0-9]+]], 1.0
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000062
63; MOVREL-DAG: s_mov_b32 m0, [[IN]]
64; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, [[BASEREG]]
65
66; IDXMODE: s_set_gpr_idx_on [[IN]], src0{{$}}
67; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, [[BASEREG]]
68; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000069define amdgpu_kernel void @extract_wo_offset(float addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +000070entry:
Matt Arsenault28419272015-10-07 00:42:51 +000071 %elt = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %in
72 store float %elt, float addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +000073 ret void
74}
75
Matt Arsenault93401f42016-10-07 03:55:04 +000076; GCN-LABEL: {{^}}extract_neg_offset_sgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +000077; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000078; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
79; MOVREL: v_movrels_b32_e32 v{{[0-9]}}, v0
80
81; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
Matthias Braun325cd2c2016-11-11 01:34:21 +000082; IDXMODE: v_mov_b32_e32 v2, 2
83; IDXMODE: v_mov_b32_e32 v3, 3
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000084; IDXMODE-NEXT: s_set_gpr_idx_on [[ADD_IDX]], src0{{$}}
85; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
86; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000087define amdgpu_kernel void @extract_neg_offset_sgpr(i32 addrspace(1)* %out, i32 %offset) {
Tom Stellard8b0182a2015-04-23 20:32:01 +000088entry:
89 %index = add i32 %offset, -512
90 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
91 store i32 %value, i32 addrspace(1)* %out
92 ret void
93}
94
Matt Arsenault93401f42016-10-07 03:55:04 +000095; GCN-LABEL: {{^}}extract_neg_offset_sgpr_loaded:
Matt Arsenault28419272015-10-07 00:42:51 +000096; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +000097; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
98; MOVREL: v_movrels_b32_e32 v{{[0-9]}}, v0
99
100; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
Matthias Braun325cd2c2016-11-11 01:34:21 +0000101; IDXMODE: v_mov_b32_e32 v0,
Konstantin Zhuravlyov0a1a7b62016-11-17 16:41:49 +0000102; IDXMODE: v_mov_b32_e32 v1,
103; IDXMODE: v_mov_b32_e32 v2,
104; IDXMODE: v_mov_b32_e32 v3,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000105; IDXMODE-NEXT: s_set_gpr_idx_on [[ADD_IDX]], src0{{$}}
106; IDXMODE-NEXT: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
107; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000108define amdgpu_kernel void @extract_neg_offset_sgpr_loaded(i32 addrspace(1)* %out, <4 x i32> %vec0, <4 x i32> %vec1, i32 %offset) {
Matt Arsenault28419272015-10-07 00:42:51 +0000109entry:
110 %index = add i32 %offset, -512
111 %or = or <4 x i32> %vec0, %vec1
112 %value = extractelement <4 x i32> %or, i32 %index
113 store i32 %value, i32 addrspace(1)* %out
114 ret void
115}
116
Matt Arsenault93401f42016-10-07 03:55:04 +0000117; GCN-LABEL: {{^}}extract_neg_offset_vgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000118; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000119
120; FIXME: The waitcnt for the argument load can go after the loop
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000121; IDXMODE: s_set_gpr_idx_on 0, src0
Matt Arsenault93401f42016-10-07 03:55:04 +0000122; GCN: s_mov_b64 s{{\[[0-9]+:[0-9]+\]}}, exec
Mark Searles70359ac2017-06-02 14:19:25 +0000123; GCN: [[LOOPBB:BB[0-9]+_[0-9]+]]:
Matt Arsenault93401f42016-10-07 03:55:04 +0000124; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]], v{{[0-9]+}}
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000125
126; MOVREL: s_add_i32 m0, [[READLANE]], 0xfffffe0
127; MOVREL: s_and_saveexec_b64 vcc, vcc
128; MOVREL: v_movrels_b32_e32 [[RESULT:v[0-9]+]], v1
129
130; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00
131; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
132; IDXMODE: s_and_saveexec_b64 vcc, vcc
133; IDXMODE: v_mov_b32_e32 [[RESULT:v[0-9]+]], v1
134
Matt Arsenault93401f42016-10-07 03:55:04 +0000135; GCN: s_cbranch_execnz
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000136
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000137; IDXMODE: s_set_gpr_idx_off
Matt Arsenault93401f42016-10-07 03:55:04 +0000138; GCN: buffer_store_dword [[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000139define amdgpu_kernel void @extract_neg_offset_vgpr(i32 addrspace(1)* %out) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000140entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000141 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000142 %index = add i32 %id, -512
143 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
144 store i32 %value, i32 addrspace(1)* %out
145 ret void
146}
147
Matt Arsenault93401f42016-10-07 03:55:04 +0000148; GCN-LABEL: {{^}}extract_undef_offset_sgpr:
Philip Reames3580c902017-12-30 18:42:37 +0000149; undefined behavior, but shouldn't crash compiler
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000150define amdgpu_kernel void @extract_undef_offset_sgpr(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
Matt Arsenault21a46252016-06-27 19:57:44 +0000151entry:
152 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
153 %value = extractelement <4 x i32> %ld, i32 undef
154 store i32 %value, i32 addrspace(1)* %out
155 ret void
156}
157
Matt Arsenault93401f42016-10-07 03:55:04 +0000158; GCN-LABEL: {{^}}insert_undef_offset_sgpr_vector_src:
Philip Reames3580c902017-12-30 18:42:37 +0000159; undefined behavior, but shouldn't crash compiler
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000160define amdgpu_kernel void @insert_undef_offset_sgpr_vector_src(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
Matt Arsenault21a46252016-06-27 19:57:44 +0000161entry:
162 %ld = load <4 x i32>, <4 x i32> addrspace(1)* %in
163 %value = insertelement <4 x i32> %ld, i32 5, i32 undef
164 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
165 ret void
166}
167
Matt Arsenault93401f42016-10-07 03:55:04 +0000168; GCN-LABEL: {{^}}insert_w_offset:
169; GCN-DAG: s_load_dword [[IN:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000170; MOVREL-DAG: s_mov_b32 m0, [[IN]]
Matt Arsenault93401f42016-10-07 03:55:04 +0000171; GCN-DAG: v_mov_b32_e32 v[[ELT0:[0-9]+]], 1.0
172; GCN-DAG: v_mov_b32_e32 v[[ELT1:[0-9]+]], 2.0
173; GCN-DAG: v_mov_b32_e32 v[[ELT2:[0-9]+]], 0x40400000
174; GCN-DAG: v_mov_b32_e32 v[[ELT3:[0-9]+]], 4.0
175; GCN-DAG: v_mov_b32_e32 v[[INS:[0-9]+]], 0x40a00000
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000176
177; MOVREL: v_movreld_b32_e32 v[[ELT1]], v[[INS]]
178; MOVREL: buffer_store_dwordx4 v{{\[}}[[ELT0]]:[[ELT3]]{{\]}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000179define amdgpu_kernel void @insert_w_offset(<4 x float> addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +0000180entry:
181 %0 = add i32 %in, 1
182 %1 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %0
Matt Arsenaultf403df32016-08-26 06:31:32 +0000183 store <4 x float> %1, <4 x float> addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +0000184 ret void
185}
186
Matt Arsenault93401f42016-10-07 03:55:04 +0000187; GCN-LABEL: {{^}}insert_wo_offset:
188; GCN: s_load_dword [[IN:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000189
190; MOVREL: s_mov_b32 m0, [[IN]]
191; MOVREL: v_movreld_b32_e32 v[[ELT0:[0-9]+]]
192
193; IDXMODE: s_set_gpr_idx_on [[IN]], dst
194; IDXMODE-NEXT: v_mov_b32_e32 v[[ELT0:[0-9]+]], v{{[0-9]+}}
195; IDXMODE-NEXT: s_set_gpr_idx_off
196
Matt Arsenault93401f42016-10-07 03:55:04 +0000197; GCN: buffer_store_dwordx4 v{{\[}}[[ELT0]]:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000198define amdgpu_kernel void @insert_wo_offset(<4 x float> addrspace(1)* %out, i32 %in) {
Tom Stellardeef2ad92013-08-05 22:45:56 +0000199entry:
200 %0 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %in
Matt Arsenaultf403df32016-08-26 06:31:32 +0000201 store <4 x float> %0, <4 x float> addrspace(1)* %out
Tom Stellardeef2ad92013-08-05 22:45:56 +0000202 ret void
203}
Tom Stellard8b0182a2015-04-23 20:32:01 +0000204
Matt Arsenault93401f42016-10-07 03:55:04 +0000205; GCN-LABEL: {{^}}insert_neg_offset_sgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000206; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000207; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
208; MOVREL: v_movreld_b32_e32 v0, 5
209
210; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
211; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], dst
212; IDXMODE-NEXT: v_mov_b32_e32 v0, 5
213; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000214define amdgpu_kernel void @insert_neg_offset_sgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, i32 %offset) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000215entry:
216 %index = add i32 %offset, -512
217 %value = insertelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 5, i32 %index
218 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
219 ret void
220}
221
Matt Arsenault28419272015-10-07 00:42:51 +0000222; The vector indexed into is originally loaded into an SGPR rather
223; than built with a reg_sequence
224
Matt Arsenault93401f42016-10-07 03:55:04 +0000225; GCN-LABEL: {{^}}insert_neg_offset_sgpr_loadreg:
Matt Arsenault28419272015-10-07 00:42:51 +0000226; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000227; MOVREL: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
228; MOVREL: v_movreld_b32_e32 v0, 5
229
230; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
231; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], dst
232; IDXMODE-NEXT: v_mov_b32_e32 v0, 5
233; IDXMODE-NEXT: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000234define amdgpu_kernel void @insert_neg_offset_sgpr_loadreg(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, <4 x i32> %vec, i32 %offset) {
Matt Arsenault28419272015-10-07 00:42:51 +0000235entry:
236 %index = add i32 %offset, -512
237 %value = insertelement <4 x i32> %vec, i32 5, i32 %index
238 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
239 ret void
240}
241
Matt Arsenault93401f42016-10-07 03:55:04 +0000242; GCN-LABEL: {{^}}insert_neg_offset_vgpr:
Tom Stellard8b0182a2015-04-23 20:32:01 +0000243; The offset depends on the register that holds the first element of the vector.
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000244
Matt Arsenault93401f42016-10-07 03:55:04 +0000245; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], 1{{$}}
246; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], 2{{$}}
247; GCN-DAG: v_mov_b32_e32 [[VEC_ELT2:v[0-9]+]], 3{{$}}
248; GCN-DAG: v_mov_b32_e32 [[VEC_ELT3:v[0-9]+]], 4{{$}}
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000249
Matt Arsenault93401f42016-10-07 03:55:04 +0000250; GCN: s_mov_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], exec
Matt Arsenault93401f42016-10-07 03:55:04 +0000251; GCN: [[LOOPBB:BB[0-9]+_[0-9]+]]:
252; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]]
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000253
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000254; MOVREL: s_add_i32 m0, [[READLANE]], 0xfffffe00
255; MOVREL: s_and_saveexec_b64 vcc, vcc
256; MOVREL: v_movreld_b32_e32 [[VEC_ELT0]], 5
257
258; IDXMODE: s_addk_i32 [[ADD_IDX:s[0-9]+]], 0xfe00{{$}}
259; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
260; IDXMODE: s_and_saveexec_b64 vcc, vcc
261; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, 5
262
263; GCN: s_cbranch_execnz [[LOOPBB]]
Matt Arsenault93401f42016-10-07 03:55:04 +0000264; GCN: s_mov_b64 exec, [[SAVEEXEC]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000265
266; IDXMODE: s_set_gpr_idx_off
267
Matt Arsenault93401f42016-10-07 03:55:04 +0000268; GCN: buffer_store_dword
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000269define amdgpu_kernel void @insert_neg_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000270entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000271 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000272 %index = add i32 %id, -512
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000273 %value = insertelement <4 x i32> <i32 1, i32 2, i32 3, i32 4>, i32 5, i32 %index
Tom Stellard8b0182a2015-04-23 20:32:01 +0000274 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
275 ret void
276}
277
Matt Arsenault93401f42016-10-07 03:55:04 +0000278; GCN-LABEL: {{^}}insert_neg_inline_offset_vgpr:
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000279
Matt Arsenault93401f42016-10-07 03:55:04 +0000280; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], 1{{$}}
281; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], 2{{$}}
282; GCN-DAG: v_mov_b32_e32 [[VEC_ELT2:v[0-9]+]], 3{{$}}
283; GCN-DAG: v_mov_b32_e32 [[VEC_ELT3:v[0-9]+]], 4{{$}}
284; GCN-DAG: v_mov_b32_e32 [[VAL:v[0-9]+]], 0x1f4{{$}}
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000285
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000286; IDXMODE: s_set_gpr_idx_on 0, dst
287
Matt Arsenault93401f42016-10-07 03:55:04 +0000288; GCN: s_mov_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], exec
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000289
Tom Stellard8b0182a2015-04-23 20:32:01 +0000290; The offset depends on the register that holds the first element of the vector.
Matt Arsenault93401f42016-10-07 03:55:04 +0000291; GCN: v_readfirstlane_b32 [[READLANE:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000292
293; MOVREL: s_add_i32 m0, [[READLANE]], -16
294; MOVREL: v_movreld_b32_e32 [[VEC_ELT0]], [[VAL]]
295
296; IDXMODE: s_add_i32 [[ADD_IDX:s[0-9]+]], [[READLANE]], -16
297; IDXMODE: s_set_gpr_idx_idx [[ADD_IDX]]
298; IDXMODE: v_mov_b32_e32 [[VEC_ELT0]], [[VAL]]
299
Matt Arsenault93401f42016-10-07 03:55:04 +0000300; GCN: s_cbranch_execnz
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000301
302; IDXMODE: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000303define amdgpu_kernel void @insert_neg_inline_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
Tom Stellard8b0182a2015-04-23 20:32:01 +0000304entry:
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000305 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
Tom Stellard8b0182a2015-04-23 20:32:01 +0000306 %index = add i32 %id, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000307 %value = insertelement <4 x i32> <i32 1, i32 2, i32 3, i32 4>, i32 500, i32 %index
Tom Stellard8b0182a2015-04-23 20:32:01 +0000308 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
309 ret void
310}
311
Matt Arsenault9babdf42016-06-22 20:15:28 +0000312; When the block is split to insert the loop, make sure any other
313; places that need to be expanded in the same block are also handled.
314
Matt Arsenault93401f42016-10-07 03:55:04 +0000315; GCN-LABEL: {{^}}extract_vgpr_offset_multiple_in_block:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000316
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000317; FIXME: Why is vector copied in between?
318
Matt Arsenault4e309b02017-07-29 01:03:53 +0000319; GCN-DAG: {{buffer|flat|global}}_load_dword [[IDX0:v[0-9]+]]
Matt Arsenault93401f42016-10-07 03:55:04 +0000320; GCN-DAG: s_mov_b32 [[S_ELT1:s[0-9]+]], 9
321; GCN-DAG: s_mov_b32 [[S_ELT0:s[0-9]+]], 7
322; GCN-DAG: v_mov_b32_e32 [[VEC_ELT0:v[0-9]+]], [[S_ELT0]]
323; GCN-DAG: v_mov_b32_e32 [[VEC_ELT1:v[0-9]+]], [[S_ELT1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000324
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000325; IDXMODE: s_set_gpr_idx_on 0, src0
326
Matt Arsenault93401f42016-10-07 03:55:04 +0000327; GCN: s_mov_b64 [[MASK:s\[[0-9]+:[0-9]+\]]], exec
Matt Arsenault9babdf42016-06-22 20:15:28 +0000328
Matt Arsenault93401f42016-10-07 03:55:04 +0000329; GCN: [[LOOP0:BB[0-9]+_[0-9]+]]:
Mark Searles70359ac2017-06-02 14:19:25 +0000330; GCN-NEXT: s_waitcnt vmcnt(0)
Matt Arsenault93401f42016-10-07 03:55:04 +0000331; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
332; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000333
334; MOVREL: s_mov_b32 m0, [[READLANE]]
335; MOVREL: s_and_saveexec_b64 vcc, vcc
336; MOVREL: v_movrels_b32_e32 [[MOVREL0:v[0-9]+]], [[VEC_ELT0]]
337
338; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
339; IDXMODE: s_and_saveexec_b64 vcc, vcc
340; IDXMODE: v_mov_b32_e32 [[MOVREL0:v[0-9]+]], [[VEC_ELT0]]
341
Matt Arsenault93401f42016-10-07 03:55:04 +0000342; GCN-NEXT: s_xor_b64 exec, exec, vcc
343; GCN-NEXT: s_cbranch_execnz [[LOOP0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000344
345; FIXME: Redundant copy
Matt Arsenault93401f42016-10-07 03:55:04 +0000346; GCN: s_mov_b64 exec, [[MASK]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000347; IDXMODE: s_set_gpr_idx_off
348
Matt Arsenault93401f42016-10-07 03:55:04 +0000349; GCN: v_mov_b32_e32 [[VEC_ELT1_2:v[0-9]+]], [[S_ELT1]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000350
351; IDXMODE: s_set_gpr_idx_on 0, src0
Matt Arsenault93401f42016-10-07 03:55:04 +0000352; GCN: s_mov_b64 [[MASK2:s\[[0-9]+:[0-9]+\]]], exec
Matt Arsenault9babdf42016-06-22 20:15:28 +0000353
Matt Arsenault93401f42016-10-07 03:55:04 +0000354; GCN: [[LOOP1:BB[0-9]+_[0-9]+]]:
355; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
356; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000357
358; MOVREL: s_mov_b32 m0, [[READLANE]]
359; MOVREL: s_and_saveexec_b64 vcc, vcc
360; MOVREL-NEXT: v_movrels_b32_e32 [[MOVREL1:v[0-9]+]], [[VEC_ELT1_2]]
361
362; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
363; IDXMODE: s_and_saveexec_b64 vcc, vcc
364; IDXMODE-NEXT: v_mov_b32_e32 [[MOVREL1:v[0-9]+]], [[VEC_ELT1_2]]
365
Matt Arsenault93401f42016-10-07 03:55:04 +0000366; GCN-NEXT: s_xor_b64 exec, exec, vcc
367; GCN: s_cbranch_execnz [[LOOP1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000368
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000369; IDXMODE: s_set_gpr_idx_off
370
Matt Arsenault93401f42016-10-07 03:55:04 +0000371; GCN: buffer_store_dword [[MOVREL0]]
372; GCN: buffer_store_dword [[MOVREL1]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000373define amdgpu_kernel void @extract_vgpr_offset_multiple_in_block(i32 addrspace(1)* %out0, i32 addrspace(1)* %out1, i32 addrspace(1)* %in) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000374entry:
375 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
376 %id.ext = zext i32 %id to i64
377 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
378 %idx0 = load volatile i32, i32 addrspace(1)* %gep
379 %idx1 = add i32 %idx0, 1
380 %val0 = extractelement <4 x i32> <i32 7, i32 9, i32 11, i32 13>, i32 %idx0
Matt Arsenault3c7581b2017-06-08 19:03:20 +0000381 %live.out.reg = call i32 asm sideeffect "s_mov_b32 $0, 17", "={s4}" ()
Matt Arsenault9babdf42016-06-22 20:15:28 +0000382 %val1 = extractelement <4 x i32> <i32 7, i32 9, i32 11, i32 13>, i32 %idx1
383 store volatile i32 %val0, i32 addrspace(1)* %out0
384 store volatile i32 %val1, i32 addrspace(1)* %out0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000385 %cmp = icmp eq i32 %id, 0
386 br i1 %cmp, label %bb1, label %bb2
387
388bb1:
389 store volatile i32 %live.out.reg, i32 addrspace(1)* undef
390 br label %bb2
391
392bb2:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000393 ret void
394}
395
Matt Arsenault93401f42016-10-07 03:55:04 +0000396; GCN-LABEL: {{^}}insert_vgpr_offset_multiple_in_block:
397; GCN-DAG: s_load_dwordx4 s{{\[}}[[S_ELT0:[0-9]+]]:[[S_ELT3:[0-9]+]]{{\]}}
Matt Arsenault4e309b02017-07-29 01:03:53 +0000398; GCN-DAG: {{buffer|flat|global}}_load_dword [[IDX0:v[0-9]+]]
Matt Arsenault93401f42016-10-07 03:55:04 +0000399; GCN-DAG: v_mov_b32 [[INS0:v[0-9]+]], 62
Matt Arsenault9babdf42016-06-22 20:15:28 +0000400
Matt Arsenault93401f42016-10-07 03:55:04 +0000401; GCN-DAG: v_mov_b32_e32 v[[VEC_ELT3:[0-9]+]], s[[S_ELT3]]
402; GCN: v_mov_b32_e32 v[[VEC_ELT2:[0-9]+]], s{{[0-9]+}}
403; GCN: v_mov_b32_e32 v[[VEC_ELT1:[0-9]+]], s{{[0-9]+}}
404; GCN: v_mov_b32_e32 v[[VEC_ELT0:[0-9]+]], s[[S_ELT0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000405
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000406; IDXMODE: s_set_gpr_idx_on 0, dst
407
Matt Arsenault93401f42016-10-07 03:55:04 +0000408; GCN: [[LOOP0:BB[0-9]+_[0-9]+]]:
Mark Searles70359ac2017-06-02 14:19:25 +0000409; GCN-NEXT: s_waitcnt vmcnt(0)
Matt Arsenault93401f42016-10-07 03:55:04 +0000410; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
411; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000412
413; MOVREL: s_mov_b32 m0, [[READLANE]]
414; MOVREL: s_and_saveexec_b64 vcc, vcc
415; MOVREL-NEXT: v_movreld_b32_e32 v[[VEC_ELT0]], [[INS0]]
416
417; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
418; IDXMODE: s_and_saveexec_b64 vcc, vcc
419; IDXMODE-NEXT: v_mov_b32_e32 v[[VEC_ELT0]], [[INS0]]
420
Matt Arsenault93401f42016-10-07 03:55:04 +0000421; GCN-NEXT: s_xor_b64 exec, exec, vcc
422; GCN: s_cbranch_execnz [[LOOP0]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000423
424; FIXME: Redundant copy
Matt Arsenault93401f42016-10-07 03:55:04 +0000425; GCN: s_mov_b64 exec, [[MASK:s\[[0-9]+:[0-9]+\]]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000426; IDXMODE: s_set_gpr_idx_off
427
428; IDXMODE: s_set_gpr_idx_on 0, dst
Matt Arsenault93401f42016-10-07 03:55:04 +0000429; GCN: s_mov_b64 [[MASK]], exec
Matt Arsenault9babdf42016-06-22 20:15:28 +0000430
Matt Arsenault93401f42016-10-07 03:55:04 +0000431; GCN: [[LOOP1:BB[0-9]+_[0-9]+]]:
432; GCN-NEXT: v_readfirstlane_b32 [[READLANE:s[0-9]+]], [[IDX0]]
433; GCN: v_cmp_eq_u32_e32 vcc, [[READLANE]], [[IDX0]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000434
435; MOVREL: s_mov_b32 m0, [[READLANE]]
436; MOVREL: s_and_saveexec_b64 vcc, vcc
437; MOVREL-NEXT: v_movreld_b32_e32 v[[VEC_ELT1]], 63
438
439; IDXMODE: s_set_gpr_idx_idx [[READLANE]]
440; IDXMODE: s_and_saveexec_b64 vcc, vcc
441; IDXMODE-NEXT: v_mov_b32_e32 v[[VEC_ELT1]], 63
442
Matt Arsenault93401f42016-10-07 03:55:04 +0000443; GCN-NEXT: s_xor_b64 exec, exec, vcc
444; GCN: s_cbranch_execnz [[LOOP1]]
Matt Arsenault9babdf42016-06-22 20:15:28 +0000445
Matt Arsenault93401f42016-10-07 03:55:04 +0000446; GCN: buffer_store_dwordx4 v{{\[}}[[VEC_ELT0]]:
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000447
Matt Arsenault93401f42016-10-07 03:55:04 +0000448; GCN: buffer_store_dword [[INS0]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000449define amdgpu_kernel void @insert_vgpr_offset_multiple_in_block(<4 x i32> addrspace(1)* %out0, <4 x i32> addrspace(1)* %out1, i32 addrspace(1)* %in, <4 x i32> %vec0) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000450entry:
451 %id = call i32 @llvm.amdgcn.workitem.id.x() #1
452 %id.ext = zext i32 %id to i64
453 %gep = getelementptr inbounds i32, i32 addrspace(1)* %in, i64 %id.ext
454 %idx0 = load volatile i32, i32 addrspace(1)* %gep
455 %idx1 = add i32 %idx0, 1
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000456 %live.out.val = call i32 asm sideeffect "v_mov_b32 $0, 62", "=v"()
457 %vec1 = insertelement <4 x i32> %vec0, i32 %live.out.val, i32 %idx0
Matt Arsenault9babdf42016-06-22 20:15:28 +0000458 %vec2 = insertelement <4 x i32> %vec1, i32 63, i32 %idx1
459 store volatile <4 x i32> %vec2, <4 x i32> addrspace(1)* %out0
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000460 %cmp = icmp eq i32 %id, 0
461 br i1 %cmp, label %bb1, label %bb2
462
463bb1:
464 store volatile i32 %live.out.val, i32 addrspace(1)* undef
465 br label %bb2
466
467bb2:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000468 ret void
469}
470
Matt Arsenault9babdf42016-06-22 20:15:28 +0000471
Matt Arsenault93401f42016-10-07 03:55:04 +0000472; GCN-LABEL: {{^}}insert_adjacent_blocks:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000473define amdgpu_kernel void @insert_adjacent_blocks(i32 %arg, float %val0) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000474bb:
475 %tmp = icmp eq i32 %arg, 0
476 br i1 %tmp, label %bb1, label %bb4
477
478bb1: ; preds = %bb
479 %tmp2 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
480 %tmp3 = insertelement <4 x float> %tmp2, float %val0, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000481 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp3) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000482 br label %bb7
483
484bb4: ; preds = %bb
485 %tmp5 = load volatile <4 x float>, <4 x float> addrspace(1)* undef
486 %tmp6 = insertelement <4 x float> %tmp5, float %val0, i32 undef
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000487 call void asm sideeffect "; reg use $0", "v"(<4 x float> %tmp6) #0 ; Prevent block optimize out
Matt Arsenault9babdf42016-06-22 20:15:28 +0000488 br label %bb7
489
490bb7: ; preds = %bb4, %bb1
491 %tmp8 = phi <4 x float> [ %tmp3, %bb1 ], [ %tmp6, %bb4 ]
492 store volatile <4 x float> %tmp8, <4 x float> addrspace(1)* undef
493 ret void
494}
495
496; FIXME: Should be able to fold zero input to movreld to inline imm?
497
Matt Arsenault93401f42016-10-07 03:55:04 +0000498; GCN-LABEL: {{^}}multi_same_block:
Matt Arsenault9babdf42016-06-22 20:15:28 +0000499
Matt Arsenault93401f42016-10-07 03:55:04 +0000500; GCN-DAG: v_mov_b32_e32 v[[VEC0_ELT0:[0-9]+]], 0x41880000
501; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41900000
502; GCN-DAG: v_mov_b32_e32 v[[VEC0_ELT2:[0-9]+]], 0x41980000
503; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a00000
504; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a80000
505; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41b00000
506; GCN-DAG: s_load_dword [[ARG:s[0-9]+]]
Matthias Braun325cd2c2016-11-11 01:34:21 +0000507; IDXMODE-DAG: s_add_i32 [[ARG_ADD:s[0-9]+]], [[ARG]], -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000508
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000509; MOVREL-DAG: s_add_i32 m0, [[ARG]], -16
510; MOVREL: v_movreld_b32_e32 v[[VEC0_ELT0]], 4.0
Matt Arsenault93401f42016-10-07 03:55:04 +0000511; GCN-NOT: m0
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000512
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000513; IDXMODE: s_set_gpr_idx_on [[ARG_ADD]], dst
514; IDXMODE: v_mov_b32_e32 v[[VEC0_ELT0]], 4.0
515; IDXMODE: s_set_gpr_idx_off
516
Matt Arsenault93401f42016-10-07 03:55:04 +0000517; GCN: v_mov_b32_e32 v[[VEC0_ELT2]], 0x4188cccd
518; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x4190cccd
519; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x4198cccd
520; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a0cccd
521; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41a8cccd
522; GCN-DAG: v_mov_b32_e32 v{{[0-9]+}}, 0x41b0cccd
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000523
524; MOVREL: v_movreld_b32_e32 v[[VEC0_ELT2]], -4.0
525
526; IDXMODE: s_set_gpr_idx_on [[ARG_ADD]], dst
527; IDXMODE: v_mov_b32_e32 v[[VEC0_ELT2]], -4.0
528; IDXMODE: s_set_gpr_idx_off
Matt Arsenault9babdf42016-06-22 20:15:28 +0000529
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000530; PREGFX9: s_mov_b32 m0, -1
531; GFX9-NOT: s_mov_b32 m0
Matt Arsenault93401f42016-10-07 03:55:04 +0000532; GCN: ds_write_b32
533; GCN: ds_write_b32
534; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000535define amdgpu_kernel void @multi_same_block(i32 %arg) #0 {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000536bb:
537 %tmp1 = add i32 %arg, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000538 %tmp2 = insertelement <6 x float> <float 1.700000e+01, float 1.800000e+01, float 1.900000e+01, float 2.000000e+01, float 2.100000e+01, float 2.200000e+01>, float 4.000000e+00, i32 %tmp1
Matt Arsenault9babdf42016-06-22 20:15:28 +0000539 %tmp3 = add i32 %arg, -16
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000540 %tmp4 = insertelement <6 x float> <float 0x40311999A0000000, float 0x40321999A0000000, float 0x40331999A0000000, float 0x40341999A0000000, float 0x40351999A0000000, float 0x40361999A0000000>, float -4.0, i32 %tmp3
Matt Arsenault9babdf42016-06-22 20:15:28 +0000541 %tmp5 = bitcast <6 x float> %tmp2 to <6 x i32>
542 %tmp6 = extractelement <6 x i32> %tmp5, i32 1
543 %tmp7 = bitcast <6 x float> %tmp4 to <6 x i32>
544 %tmp8 = extractelement <6 x i32> %tmp7, i32 5
545 store volatile i32 %tmp6, i32 addrspace(3)* undef, align 4
546 store volatile i32 %tmp8, i32 addrspace(3)* undef, align 4
547 ret void
548}
549
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000550; offset puts outside of superegister bounaries, so clamp to 1st element.
Matt Arsenault93401f42016-10-07 03:55:04 +0000551; GCN-LABEL: {{^}}extract_largest_inbounds_offset:
552; GCN-DAG: buffer_load_dwordx4 v{{\[}}[[LO_ELT:[0-9]+]]:[[HI_ELT:[0-9]+]]{{\]}}
553; GCN-DAG: s_load_dword [[IDX:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000554; MOVREL: s_mov_b32 m0, [[IDX]]
555; MOVREL: v_movrels_b32_e32 [[EXTRACT:v[0-9]+]], v[[HI_ELT]]
556
557; IDXMODE: s_set_gpr_idx_on [[IDX]], src0
558; IDXMODE: v_mov_b32_e32 [[EXTRACT:v[0-9]+]], v[[HI_ELT]]
559; IDXMODE: s_set_gpr_idx_off
560
Matt Arsenault93401f42016-10-07 03:55:04 +0000561; GCN: buffer_store_dword [[EXTRACT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000562define amdgpu_kernel void @extract_largest_inbounds_offset(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx) {
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000563entry:
564 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
565 %offset = add i32 %idx, 3
566 %value = extractelement <4 x i32> %ld, i32 %offset
567 store i32 %value, i32 addrspace(1)* %out
568 ret void
569}
570
Matt Arsenault93401f42016-10-07 03:55:04 +0000571; GCN-LABEL: {{^}}extract_out_of_bounds_offset:
572; GCN-DAG: buffer_load_dwordx4 v{{\[}}[[LO_ELT:[0-9]+]]:[[HI_ELT:[0-9]+]]{{\]}}
573; GCN-DAG: s_load_dword [[IDX:s[0-9]+]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000574; MOVREL: s_add_i32 m0, [[IDX]], 4
575; MOVREL: v_movrels_b32_e32 [[EXTRACT:v[0-9]+]], v[[LO_ELT]]
576
577; IDXMODE: s_add_i32 [[ADD_IDX:s[0-9]+]], [[IDX]], 4
578; IDXMODE: s_set_gpr_idx_on [[ADD_IDX]], src0
579; IDXMODE: v_mov_b32_e32 [[EXTRACT:v[0-9]+]], v[[LO_ELT]]
580; IDXMODE: s_set_gpr_idx_off
581
Matt Arsenault93401f42016-10-07 03:55:04 +0000582; GCN: buffer_store_dword [[EXTRACT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000583define amdgpu_kernel void @extract_out_of_bounds_offset(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx) {
Matt Arsenaultb4d95032016-06-28 01:09:00 +0000584entry:
585 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
586 %offset = add i32 %idx, 4
587 %value = extractelement <4 x i32> %ld, i32 %offset
588 store i32 %value, i32 addrspace(1)* %out
589 ret void
590}
591
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000592; Test that the or is folded into the base address register instead of
593; added to m0
594
Matt Arsenault93401f42016-10-07 03:55:04 +0000595; GCN-LABEL: {{^}}extractelement_v4i32_or_index:
596; GCN: s_load_dword [[IDX_IN:s[0-9]+]]
597; GCN: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
598; GCN-NOT: [[IDX_SHL]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000599
600; MOVREL: s_mov_b32 m0, [[IDX_SHL]]
601; MOVREL: v_movrels_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
602
603; IDXMODE: s_set_gpr_idx_on [[IDX_SHL]], src0
604; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
605; IDXMODE: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000606define amdgpu_kernel void @extractelement_v4i32_or_index(i32 addrspace(1)* %out, <4 x i32> addrspace(1)* %in, i32 %idx.in) {
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000607entry:
608 %ld = load volatile <4 x i32>, <4 x i32> addrspace(1)* %in
609 %idx.shl = shl i32 %idx.in, 2
610 %idx = or i32 %idx.shl, 1
611 %value = extractelement <4 x i32> %ld, i32 %idx
612 store i32 %value, i32 addrspace(1)* %out
613 ret void
614}
615
Matt Arsenault93401f42016-10-07 03:55:04 +0000616; GCN-LABEL: {{^}}insertelement_v4f32_or_index:
617; GCN: s_load_dword [[IDX_IN:s[0-9]+]]
618; GCN: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
619; GCN-NOT: [[IDX_SHL]]
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000620
621; MOVREL: s_mov_b32 m0, [[IDX_SHL]]
622; MOVREL: v_movreld_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
623
624; IDXMODE: s_set_gpr_idx_on [[IDX_SHL]], dst
625; IDXMODE: v_mov_b32_e32 v{{[0-9]+}}, v{{[0-9]+}}
626; IDXMODE: s_set_gpr_idx_off
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000627define amdgpu_kernel void @insertelement_v4f32_or_index(<4 x float> addrspace(1)* %out, <4 x float> %a, i32 %idx.in) nounwind {
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000628 %idx.shl = shl i32 %idx.in, 2
629 %idx = or i32 %idx.shl, 1
630 %vecins = insertelement <4 x float> %a, float 5.000000e+00, i32 %idx
631 store <4 x float> %vecins, <4 x float> addrspace(1)* %out, align 16
632 ret void
633}
634
Matt Arsenault93401f42016-10-07 03:55:04 +0000635; GCN-LABEL: {{^}}broken_phi_bb:
636; GCN: v_mov_b32_e32 [[PHIREG:v[0-9]+]], 8
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000637
Matt Arsenault93401f42016-10-07 03:55:04 +0000638; GCN: s_branch [[BB2:BB[0-9]+_[0-9]+]]
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000639
Matt Arsenault93401f42016-10-07 03:55:04 +0000640; GCN: {{^BB[0-9]+_[0-9]+}}:
641; GCN: s_mov_b64 exec,
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000642; IDXMODE: s_set_gpr_idx_off
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000643
Matt Arsenault93401f42016-10-07 03:55:04 +0000644; GCN: [[BB2]]:
645; GCN: v_cmp_le_i32_e32 vcc, s{{[0-9]+}}, [[PHIREG]]
646; GCN: buffer_load_dword
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000647
Matt Arsenault93401f42016-10-07 03:55:04 +0000648; GCN: [[REGLOOP:BB[0-9]+_[0-9]+]]:
Matt Arsenaultd486d3f2016-10-12 18:49:05 +0000649; MOVREL: v_movreld_b32_e32
650
651; IDXMODE: s_set_gpr_idx_idx
652; IDXMODE: v_mov_b32_e32
Matt Arsenault93401f42016-10-07 03:55:04 +0000653; GCN: s_cbranch_execnz [[REGLOOP]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000654define amdgpu_kernel void @broken_phi_bb(i32 %arg, i32 %arg1) #0 {
Matt Arsenaultf0ba86a2016-07-21 09:40:57 +0000655bb:
656 br label %bb2
657
658bb2: ; preds = %bb4, %bb
659 %tmp = phi i32 [ 8, %bb ], [ %tmp7, %bb4 ]
660 %tmp3 = icmp slt i32 %tmp, %arg
661 br i1 %tmp3, label %bb4, label %bb8
662
663bb4: ; preds = %bb2
664 %vgpr = load volatile i32, i32 addrspace(1)* undef
665 %tmp5 = insertelement <8 x i32> undef, i32 undef, i32 %vgpr
666 %tmp6 = insertelement <8 x i32> %tmp5, i32 %arg1, i32 %vgpr
667 %tmp7 = extractelement <8 x i32> %tmp6, i32 0
668 br label %bb2
669
670bb8: ; preds = %bb2
671 ret void
672}
673
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000674declare i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000675declare void @llvm.amdgcn.s.barrier() #2
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000676
Matt Arsenault9babdf42016-06-22 20:15:28 +0000677attributes #0 = { nounwind }
Tom Stellard8b0182a2015-04-23 20:32:01 +0000678attributes #1 = { nounwind readnone }
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000679attributes #2 = { nounwind convergent }