blob: 4eb3b2cb51504e293c7bc80153092f32c3f8a948 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Craig Topper188ed9d2012-03-17 07:33:42 +000018#include "ARM.h"
Rafael Espindolafa0df552007-11-05 23:12:20 +000019#include "ARMSubtarget.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "llvm/Target/TargetLowering.h"
Evan Chengdf907f42010-07-23 22:39:59 +000021#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000022#include "llvm/CodeGen/FastISel.h"
Evan Cheng10043e22007-01-19 07:51:42 +000023#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000024#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng10043e22007-01-19 07:51:42 +000025#include <vector>
26
27namespace llvm {
28 class ARMConstantPoolValue;
Evan Cheng10043e22007-01-19 07:51:42 +000029
30 namespace ARMISD {
31 // ARM Specific DAG Nodes
32 enum NodeType {
Jim Grosbach91fa7812009-05-13 22:32:43 +000033 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000034 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Cheng10043e22007-01-19 07:51:42 +000035
36 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
37 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Cheng2f2435d2011-01-21 18:55:51 +000038 WrapperDYN, // WrapperDYN - A wrapper node for TargetGlobalAddress in
39 // DYN mode.
Evan Chengdfce83c2011-01-17 08:03:18 +000040 WrapperPIC, // WrapperPIC - A wrapper node for TargetGlobalAddress in
41 // PIC mode.
Evan Cheng10043e22007-01-19 07:51:42 +000042 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach91fa7812009-05-13 22:32:43 +000043
Manman Ren9f911162012-06-01 02:44:42 +000044 // Add pseudo op to model memcpy for struct byval.
45 COPY_STRUCT_BYVAL,
46
Evan Cheng10043e22007-01-19 07:51:42 +000047 CALL, // Function call.
Evan Chengc3c949b42007-06-19 21:05:09 +000048 CALL_PRED, // Function call that's predicable.
Evan Cheng10043e22007-01-19 07:51:42 +000049 CALL_NOLINK, // Function call with branch not branch-and-link.
50 tCALL, // Thumb function call.
51 BRCOND, // Conditional branch.
52 BR_JT, // Jumptable branch.
Evan Chengc6d70ae2009-07-29 02:18:14 +000053 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Cheng10043e22007-01-19 07:51:42 +000054 RET_FLAG, // Return with a flag operand.
55
56 PIC_ADD, // Add with a PC operand and a PIC label.
57
58 CMP, // ARM compare instructions.
Bill Wendling4b796472012-06-11 08:07:26 +000059 CMN, // ARM CMN instructions.
David Goodwindbf11ba2009-06-29 15:33:01 +000060 CMPZ, // ARM compare that sets only Z flag.
Evan Cheng10043e22007-01-19 07:51:42 +000061 CMPFP, // ARM VFP compare instruction, sets FPSCR.
62 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
63 FMSTAT, // ARM fmstat instruction.
Evan Chenge87681c2012-02-23 01:19:06 +000064
Evan Cheng10043e22007-01-19 07:51:42 +000065 CMOV, // ARM conditional move instructions.
Jim Grosbach91fa7812009-05-13 22:32:43 +000066
Evan Cheng0cc4ad92010-07-13 19:27:42 +000067 BCC_i64,
68
Jim Grosbach8546ec92010-01-18 19:58:49 +000069 RBIT, // ARM bitreverse instruction
70
Bob Wilsone4191e72010-03-19 22:51:32 +000071 FTOSI, // FP to sint within a FP register.
72 FTOUI, // FP to uint within a FP register.
73 SITOF, // sint to FP within a FP register.
74 UITOF, // uint to FP within a FP register.
75
Evan Cheng10043e22007-01-19 07:51:42 +000076 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
77 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
78 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach91fa7812009-05-13 22:32:43 +000079
Evan Chenge8916542011-08-30 01:34:54 +000080 ADDC, // Add with carry
81 ADDE, // Add using carry
82 SUBC, // Sub with carry
83 SUBE, // Sub using carry
84
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000085 VMOVRRD, // double to two gprs.
86 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000087
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000088 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
89 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbachaeca45d2009-05-12 23:59:14 +000090
Dale Johannesend679ff72010-06-03 21:09:53 +000091 TC_RETURN, // Tail call return pseudo.
92
Bob Wilson2e076c42009-06-22 23:27:02 +000093 THREAD_POINTER,
94
Evan Chengb972e562009-08-07 00:34:42 +000095 DYN_ALLOC, // Dynamic allocation on the stack.
96
Bob Wilson7ed59712010-10-30 00:54:37 +000097 MEMBARRIER, // Memory barrier (DMB)
98 MEMBARRIER_MCR, // Memory barrier (MCR)
Evan Cheng8740ee32010-11-03 06:34:55 +000099
100 PRELOAD, // Preload
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000101
Bob Wilson2e076c42009-06-22 23:27:02 +0000102 VCEQ, // Vector compare equal.
Owen Andersonc7baee32010-11-08 23:21:22 +0000103 VCEQZ, // Vector compare equal to zero.
Bob Wilson2e076c42009-06-22 23:27:02 +0000104 VCGE, // Vector compare greater than or equal.
Owen Andersonc7baee32010-11-08 23:21:22 +0000105 VCGEZ, // Vector compare greater than or equal to zero.
106 VCLEZ, // Vector compare less than or equal to zero.
Bob Wilson2e076c42009-06-22 23:27:02 +0000107 VCGEU, // Vector compare unsigned greater than or equal.
108 VCGT, // Vector compare greater than.
Owen Andersonc7baee32010-11-08 23:21:22 +0000109 VCGTZ, // Vector compare greater than zero.
110 VCLTZ, // Vector compare less than zero.
Bob Wilson2e076c42009-06-22 23:27:02 +0000111 VCGTU, // Vector compare unsigned greater than.
112 VTST, // Vector test bits.
113
114 // Vector shift by immediate:
115 VSHL, // ...left
116 VSHRs, // ...right (signed)
117 VSHRu, // ...right (unsigned)
118 VSHLLs, // ...left long (signed)
119 VSHLLu, // ...left long (unsigned)
120 VSHLLi, // ...left long (with maximum shift count)
121 VSHRN, // ...right narrow
122
123 // Vector rounding shift by immediate:
124 VRSHRs, // ...right (signed)
125 VRSHRu, // ...right (unsigned)
126 VRSHRN, // ...right narrow
127
128 // Vector saturating shift by immediate:
129 VQSHLs, // ...left (signed)
130 VQSHLu, // ...left (unsigned)
131 VQSHLsu, // ...left (signed to unsigned)
132 VQSHRNs, // ...right narrow (signed)
133 VQSHRNu, // ...right narrow (unsigned)
134 VQSHRNsu, // ...right narrow (signed to unsigned)
135
136 // Vector saturating rounding shift by immediate:
137 VQRSHRNs, // ...right narrow (signed)
138 VQRSHRNu, // ...right narrow (unsigned)
139 VQRSHRNsu, // ...right narrow (signed to unsigned)
140
141 // Vector shift and insert:
142 VSLI, // ...left
143 VSRI, // ...right
144
145 // Vector get lane (VMOV scalar to ARM core register)
146 // (These are used for 8- and 16-bit element types only.)
147 VGETLANEu, // zero-extend vector extract element
148 VGETLANEs, // sign-extend vector extract element
149
Bob Wilsonbad47f62010-07-14 06:31:50 +0000150 // Vector move immediate and move negated immediate:
Bob Wilsona3f19012010-07-13 21:16:48 +0000151 VMOVIMM,
Bob Wilsonbad47f62010-07-14 06:31:50 +0000152 VMVNIMM,
153
Evan Cheng7ca4b6e2011-11-15 02:12:34 +0000154 // Vector move f32 immediate:
155 VMOVFPIMM,
156
Bob Wilsonbad47f62010-07-14 06:31:50 +0000157 // Vector duplicate:
Bob Wilsoneb54d512009-08-14 05:13:08 +0000158 VDUP,
Bob Wilsoncce31f62009-08-14 05:08:32 +0000159 VDUPLANE,
Bob Wilsonf45dee32009-08-04 00:36:16 +0000160
Bob Wilsonea3a4022009-08-12 22:31:50 +0000161 // Vector shuffles:
Bob Wilson32cd8552009-08-19 17:03:43 +0000162 VEXT, // extract
Bob Wilsonea3a4022009-08-12 22:31:50 +0000163 VREV64, // reverse elements within 64-bit doublewords
164 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov9a232f42009-08-21 12:41:24 +0000165 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsona7062312009-08-21 20:54:19 +0000166 VZIP, // zip (interleave)
167 VUZP, // unzip (deinterleave)
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000168 VTRN, // transpose
Bill Wendlinge1fd78f2011-03-14 23:02:38 +0000169 VTBL1, // 1-register shuffle with mask
170 VTBL2, // 2-register shuffle with mask
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000171
Bob Wilson38ab35a2010-09-01 23:50:19 +0000172 // Vector multiply long:
173 VMULLs, // ...signed
174 VMULLu, // ...unsigned
175
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000176 UMLAL, // 64bit Unsigned Accumulate Multiply
177 SMLAL, // 64bit Signed Accumulate Multiply
178
Bob Wilsond8a9a042010-06-04 00:04:02 +0000179 // Operands of the standard BUILD_VECTOR node are not legalized, which
180 // is fine if BUILD_VECTORs are always lowered to shuffles or other
181 // operations, but for ARM some BUILD_VECTORs are legal as-is and their
182 // operands need to be legalized. Define an ARM-specific version of
183 // BUILD_VECTOR for this purpose.
184 BUILD_VECTOR,
185
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000186 // Floating-point max and min:
187 FMAX,
Jim Grosbach11013ed2010-07-16 23:05:05 +0000188 FMIN,
189
190 // Bit-field insert
Owen Anderson07473072010-11-03 22:44:51 +0000191 BFI,
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000192
Owen Anderson07473072010-11-03 22:44:51 +0000193 // Vector OR with immediate
Owen Anderson30c48922010-11-05 19:27:46 +0000194 VORRIMM,
195 // Vector AND with NOT of immediate
Bob Wilson2d790df2010-11-28 06:51:26 +0000196 VBICIMM,
197
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000198 // Vector bitwise select
199 VBSL,
200
Bob Wilson2d790df2010-11-28 06:51:26 +0000201 // Vector load N-element structure to all lanes:
202 VLD2DUP = ISD::FIRST_TARGET_MEMORY_OPCODE,
203 VLD3DUP,
Bob Wilson06fce872011-02-07 17:43:21 +0000204 VLD4DUP,
205
206 // NEON loads with post-increment base updates:
207 VLD1_UPD,
208 VLD2_UPD,
209 VLD3_UPD,
210 VLD4_UPD,
211 VLD2LN_UPD,
212 VLD3LN_UPD,
213 VLD4LN_UPD,
214 VLD2DUP_UPD,
215 VLD3DUP_UPD,
216 VLD4DUP_UPD,
217
218 // NEON stores with post-increment base updates:
219 VST1_UPD,
220 VST2_UPD,
221 VST3_UPD,
222 VST4_UPD,
223 VST2LN_UPD,
224 VST3LN_UPD,
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +0000225 VST4LN_UPD,
226
227 // 64-bit atomic ops (value split into two registers)
228 ATOMADD64_DAG,
229 ATOMSUB64_DAG,
230 ATOMOR64_DAG,
231 ATOMXOR64_DAG,
232 ATOMAND64_DAG,
233 ATOMNAND64_DAG,
234 ATOMSWAP64_DAG,
235 ATOMCMPXCHG64_DAG
Evan Cheng10043e22007-01-19 07:51:42 +0000236 };
237 }
238
Bob Wilson2e076c42009-06-22 23:27:02 +0000239 /// Define some predicates that are used for node matching.
240 namespace ARM {
Jim Grosbach11013ed2010-07-16 23:05:05 +0000241 bool isBitFieldInvertedMask(unsigned v);
Bob Wilson2e076c42009-06-22 23:27:02 +0000242 }
243
Bob Wilsondd0e2362009-05-20 16:30:25 +0000244 //===--------------------------------------------------------------------===//
Dale Johannesen8447d342007-03-20 00:30:56 +0000245 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach91fa7812009-05-13 22:32:43 +0000246
Evan Cheng10043e22007-01-19 07:51:42 +0000247 class ARMTargetLowering : public TargetLowering {
Evan Cheng10043e22007-01-19 07:51:42 +0000248 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000249 explicit ARMTargetLowering(TargetMachine &TM);
Evan Cheng10043e22007-01-19 07:51:42 +0000250
Jim Grosbach8d3ba732010-07-19 17:20:38 +0000251 virtual unsigned getJumpTableEncoding(void) const;
252
Dan Gohman21cea8a2010-04-17 15:26:15 +0000253 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000254
255 /// ReplaceNodeResults - Replace the results of node with an illegal result
256 /// type with new values built out of custom code.
257 ///
258 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000259 SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000260
Evan Cheng10043e22007-01-19 07:51:42 +0000261 virtual const char *getTargetNodeName(unsigned Opcode) const;
262
Nadav Rotem9d832022012-09-02 12:10:19 +0000263 virtual bool isSelectSupported(SelectSupportKind Kind) const {
264 // ARM does not support scalar condition selects on vectors.
265 return (Kind != ScalarCondVectorVal);
266 }
267
Duncan Sandsf2641e12011-09-06 19:07:46 +0000268 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
269 virtual EVT getSetCCResultType(EVT VT) const;
270
Dan Gohman25c16532010-05-01 00:01:06 +0000271 virtual MachineBasicBlock *
272 EmitInstrWithCustomInserter(MachineInstr *MI,
273 MachineBasicBlock *MBB) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000274
Evan Chenge6fba772011-08-30 19:09:48 +0000275 virtual void
276 AdjustInstrPostInstrSelection(MachineInstr *MI, SDNode *Node) const;
277
Evan Chengf863e3f2011-07-13 00:42:17 +0000278 SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const;
Evan Chengd42641c2011-02-02 01:06:55 +0000279 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
280
281 bool isDesirableToTransformToIntegerOp(unsigned Opc, EVT VT) const;
282
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000283 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
284 /// unaligned memory accesses. of the specified type.
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000285 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
286
Lang Hames9929c422011-11-02 22:52:45 +0000287 virtual EVT getOptimalMemOpType(uint64_t Size,
288 unsigned DstAlign, unsigned SrcAlign,
Lang Hames1f4603d2011-11-02 23:37:04 +0000289 bool IsZeroVal,
Lang Hames9929c422011-11-02 22:52:45 +0000290 bool MemcpyStrSrc,
291 MachineFunction &MF) const;
292
Chris Lattner1eb94d92007-03-30 23:15:24 +0000293 /// isLegalAddressingMode - Return true if the addressing mode represented
294 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000295 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Evan Chengdc49a8d2009-08-14 20:09:37 +0000296 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach91fa7812009-05-13 22:32:43 +0000297
Evan Cheng3d3c24a2009-11-11 19:05:52 +0000298 /// isLegalICmpImmediate - Return true if the specified immediate is legal
Jim Grosbach84511e12010-06-02 21:53:11 +0000299 /// icmp immediate, that is the target has icmp instructions which can
300 /// compare a register against the immediate without having to materialize
301 /// the immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +0000302 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng3d3c24a2009-11-11 19:05:52 +0000303
Dan Gohman6136e942011-05-03 00:46:49 +0000304 /// isLegalAddImmediate - Return true if the specified immediate is legal
305 /// add immediate, that is the target has add instructions which can
306 /// add a register and the immediate without having to materialize
307 /// the immediate into a register.
308 virtual bool isLegalAddImmediate(int64_t Imm) const;
309
Evan Cheng10043e22007-01-19 07:51:42 +0000310 /// getPreIndexedAddressParts - returns true by value, base pointer and
311 /// offset pointer and addressing mode by reference if the node's address
312 /// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000313 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
314 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +0000315 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +0000316 SelectionDAG &DAG) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000317
318 /// getPostIndexedAddressParts - returns true by value, base pointer and
319 /// offset pointer and addressing mode by reference if this node can be
320 /// combined with a load / store to form a post-indexed load / store.
321 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000322 SDValue &Base, SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +0000323 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +0000324 SelectionDAG &DAG) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000325
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000326 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Jim Grosbach91fa7812009-05-13 22:32:43 +0000327 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000328 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000329 const SelectionDAG &DAG,
Evan Cheng10043e22007-01-19 07:51:42 +0000330 unsigned Depth) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000331
332
Evan Cheng078b0b02011-01-08 01:24:27 +0000333 virtual bool ExpandInlineAsm(CallInst *CI) const;
334
Chris Lattnerd6855142007-03-25 02:14:49 +0000335 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompsone8360b72010-10-29 17:29:13 +0000336
337 /// Examine constraint string and operand type and determine a weight value.
338 /// The operand object must already have been set up with the operand type.
339 ConstraintWeight getSingleConstraintMatchWeight(
340 AsmOperandInfo &info, const char *constraint) const;
341
Jim Grosbach91fa7812009-05-13 22:32:43 +0000342 std::pair<unsigned, const TargetRegisterClass*>
Evan Cheng10043e22007-01-19 07:51:42 +0000343 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000344 EVT VT) const;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000345
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +0000346 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
347 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
348 /// true it means one of the asm constraint of the inline asm instruction
349 /// being processed is 'm'.
350 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000351 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +0000352 std::vector<SDValue> &Ops,
353 SelectionDAG &DAG) const;
Jim Grosbach91fa7812009-05-13 22:32:43 +0000354
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000355 const ARMSubtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000356 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000357 }
358
Evan Cheng4cad68e2010-05-15 02:18:07 +0000359 /// getRegClassFor - Return the register class that should be used for the
360 /// specified value type.
Craig Topper760b1342012-02-22 05:59:10 +0000361 virtual const TargetRegisterClass *getRegClassFor(EVT VT) const;
Evan Cheng4cad68e2010-05-15 02:18:07 +0000362
Anton Korobeynikov19edda02010-07-24 21:52:08 +0000363 /// getMaximalGlobalOffset - Returns the maximal possible offset which can
364 /// be used for loads / stores from the global.
365 virtual unsigned getMaximalGlobalOffset() const;
366
Eric Christopher84bdfd82010-07-21 22:26:11 +0000367 /// createFastISel - This method returns a target specific FastISel object,
368 /// or null if the target does not support "fast" ISel.
Bob Wilson3e6fa462012-08-03 04:06:28 +0000369 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
370 const TargetLibraryInfo *libInfo) const;
Eric Christopher84bdfd82010-07-21 22:26:11 +0000371
Evan Cheng4401f882010-05-20 23:26:43 +0000372 Sched::Preference getSchedulingPreference(SDNode *N) const;
373
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +0000374 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov29a44df2009-09-23 19:04:09 +0000375 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng4a609f3c2009-10-28 01:44:26 +0000376
377 /// isFPImmLegal - Returns true if the target can instruction select the
378 /// specified FP immediate natively. If false, the legalizer will
379 /// materialize the FP immediate as a load from a constant pool.
380 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
381
Bob Wilson5549d492010-09-21 17:56:22 +0000382 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
383 const CallInst &I,
384 unsigned Intrinsic) const;
Evan Cheng10f99a32010-07-19 22:15:08 +0000385 protected:
Evan Chenga77f3d32010-07-21 06:09:07 +0000386 std::pair<const TargetRegisterClass*, uint8_t>
387 findRepresentativeClass(EVT VT) const;
Evan Cheng10f99a32010-07-19 22:15:08 +0000388
Evan Cheng10043e22007-01-19 07:51:42 +0000389 private:
390 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
391 /// make the right decision when generating code for different targets.
392 const ARMSubtarget *Subtarget;
393
Evan Chengdf907f42010-07-23 22:39:59 +0000394 const TargetRegisterInfo *RegInfo;
395
Evan Chengbf407072010-09-10 01:29:16 +0000396 const InstrItineraryData *Itins;
397
Bob Wilson844d6c82009-07-13 18:11:36 +0000398 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Cheng10043e22007-01-19 07:51:42 +0000399 ///
400 unsigned ARMPCLabelIndex;
401
Craig Topper4fa625f2012-08-12 03:16:37 +0000402 void addTypeForNEON(MVT VT, MVT PromotedLdStVT, MVT PromotedBitwiseVT);
403 void addDRTypeForNEON(MVT VT);
404 void addQRTypeForNEON(MVT VT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000405
406 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000407 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +0000408 SDValue Chain, SDValue &Arg,
409 RegsToPassVector &RegsToPass,
410 CCValAssign &VA, CCValAssign &NextVA,
411 SDValue &StackPtr,
412 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000413 ISD::ArgFlagsTy Flags) const;
Bob Wilson2e076c42009-06-22 23:27:02 +0000414 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000415 SDValue &Root, SelectionDAG &DAG,
416 DebugLoc dl) const;
Bob Wilson2e076c42009-06-22 23:27:02 +0000417
Jim Grosbach84511e12010-06-02 21:53:11 +0000418 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return,
419 bool isVarArg) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000420 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
421 DebugLoc dl, SelectionDAG &DAG,
422 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000423 ISD::ArgFlagsTy Flags) const;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000424 SDValue LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000425 SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbacha570d052010-02-08 23:22:00 +0000426 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000427 const ARMSubtarget *Subtarget) const;
428 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
429 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
430 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
431 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000432 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000433 SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000434 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +0000435 SelectionDAG &DAG,
436 TLSModel::Model model) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000437 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
438 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling6a981312010-08-11 08:43:16 +0000439 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000440 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
441 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng25f93642010-07-08 02:08:50 +0000442 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng168ced92010-05-22 01:47:14 +0000443 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000444 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000445 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
446 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Nate Begemanb69b1822010-08-03 21:31:55 +0000447 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000448 SDValue LowerConstantFP(SDValue Op, SelectionDAG &DAG,
449 const ARMSubtarget *ST) const;
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000450 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Bob Wilson6f2b8962011-01-07 21:37:30 +0000451 const ARMSubtarget *ST) const;
452
453 SDValue ReconstructShuffle(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola18a831d2007-10-19 14:35:17 +0000454
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000455 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000456 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000457 const SmallVectorImpl<ISD::InputArg> &Ins,
458 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000459 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000460
461 virtual SDValue
462 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000463 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000464 const SmallVectorImpl<ISD::InputArg> &Ins,
465 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000466 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000467
Stuart Hastings45fe3c32011-04-20 16:47:52 +0000468 void VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +0000469 DebugLoc dl, SDValue &Chain,
470 const Value *OrigArg,
471 unsigned OffsetFromOrigArg,
Stepan Dyatkovskiydab80432012-10-19 08:23:06 +0000472 unsigned ArgOffset,
473 bool ForceMutable = false)
Stuart Hastings45fe3c32011-04-20 16:47:52 +0000474 const;
475
476 void computeRegArea(CCState &CCInfo, MachineFunction &MF,
477 unsigned &VARegSize, unsigned &VARegSaveSize) const;
478
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000479 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000480 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000481 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000482
Stuart Hastings67c5c3e2011-02-28 17:17:53 +0000483 /// HandleByVal - Target-specific cleanup for ByVal support.
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +0000484 virtual void HandleByVal(CCState *, unsigned &, unsigned) const;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +0000485
Dale Johannesend679ff72010-06-03 21:09:53 +0000486 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
487 /// for tail call optimization. Targets which want to do tail call
488 /// optimization should implement this function.
489 bool IsEligibleForTailCallOptimization(SDValue Callee,
490 CallingConv::ID CalleeCC,
491 bool isVarArg,
492 bool isCalleeStructRet,
493 bool isCallerStructRet,
494 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000495 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +0000496 const SmallVectorImpl<ISD::InputArg> &Ins,
497 SelectionDAG& DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000498 virtual SDValue
499 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000500 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000501 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000502 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000503 DebugLoc dl, SelectionDAG &DAG) const;
Evan Cheng15b80e42009-11-12 07:13:11 +0000504
Evan Chengf8bad082012-04-10 01:51:00 +0000505 virtual bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const;
Evan Chengd4b08732010-11-30 23:55:39 +0000506
Evan Cheng0663f232011-03-21 01:19:09 +0000507 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
508
Evan Cheng15b80e42009-11-12 07:13:11 +0000509 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000510 SDValue &ARMcc, SelectionDAG &DAG, DebugLoc dl) const;
511 SDValue getVFPCmp(SDValue LHS, SDValue RHS,
512 SelectionDAG &DAG, DebugLoc dl) const;
Bob Wilson45acbd02011-03-08 01:17:20 +0000513 SDValue duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const;
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000514
515 SDValue OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000516
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +0000517 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
518 MachineBasicBlock *BB,
519 unsigned Size) const;
520 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
521 MachineBasicBlock *BB,
522 unsigned Size,
523 unsigned BinOpcode) const;
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +0000524 MachineBasicBlock *EmitAtomicBinary64(MachineInstr *MI,
525 MachineBasicBlock *BB,
526 unsigned Op1,
527 unsigned Op2,
Eli Friedman1ccecbb2011-08-31 17:52:22 +0000528 bool NeedsCarry = false,
529 bool IsCmpxchg = false) const;
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000530 MachineBasicBlock * EmitAtomicBinaryMinMax(MachineInstr *MI,
531 MachineBasicBlock *BB,
532 unsigned Size,
533 bool signExtend,
534 ARMCC::CondCodes Cond) const;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000535
Bill Wendling030b58e2011-10-06 22:18:16 +0000536 void SetupEntryBlockForSjLj(MachineInstr *MI,
537 MachineBasicBlock *MBB,
538 MachineBasicBlock *DispatchBB, int FI) const;
539
Bill Wendling374ee192011-10-03 21:25:38 +0000540 MachineBasicBlock *EmitSjLjDispatchBlock(MachineInstr *MI,
541 MachineBasicBlock *MBB) const;
542
Andrew Trick0ed57782011-04-23 03:55:32 +0000543 bool RemapAddSubWithFlags(MachineInstr *MI, MachineBasicBlock *BB) const;
Manman Rene8735522012-06-01 19:33:18 +0000544
545 MachineBasicBlock *EmitStructByval(MachineInstr *MI,
546 MachineBasicBlock *MBB) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000547 };
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000548
Owen Andersona4076922010-11-05 21:57:54 +0000549 enum NEONModImmType {
550 VMOVModImm,
551 VMVNModImm,
552 OtherModImm
553 };
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000554
555
Eric Christopher84bdfd82010-07-21 22:26:11 +0000556 namespace ARM {
Bob Wilson3e6fa462012-08-03 04:06:28 +0000557 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
558 const TargetLibraryInfo *libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000559 }
Evan Cheng10043e22007-01-19 07:51:42 +0000560}
561
562#endif // ARMISELLOWERING_H