blob: ea727e6e82fb2d8ad2ac84bbe41881a157035c8a [file] [log] [blame]
Chris Lattnera08186a2009-06-19 00:47:59 +00001//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file includes code for rendering MCInst instances as AT&T-style
11// assembly.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1cbd3de2009-09-13 19:30:11 +000015#include "X86ATTInstPrinter.h"
Michael Liao425c0db2012-09-26 05:13:44 +000016#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng3ddfbd32011-07-06 22:01:53 +000017#include "MCTargetDesc/X86MCTargetDesc.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "X86InstComments.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000019#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbar73da11e2009-08-31 08:08:38 +000020#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000022#include "llvm/MC/MCInstrInfo.h"
Benjamin Kramer682de392012-03-30 23:13:40 +000023#include "llvm/MC/MCRegisterInfo.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000024#include "llvm/Support/ErrorHandling.h"
Chris Lattner482bf692010-02-10 00:10:18 +000025#include "llvm/Support/Format.h"
David Greenea31f96c2009-07-14 20:18:05 +000026#include "llvm/Support/FormattedStream.h"
Bill Wendlingbc3f7902011-04-07 21:20:06 +000027#include <map>
Chris Lattnera08186a2009-06-19 00:47:59 +000028using namespace llvm;
29
Chandler Carruth84e68b22014-04-22 02:41:26 +000030#define DEBUG_TYPE "asm-printer"
31
Chris Lattner8d284c72009-06-19 23:59:57 +000032// Include the auto-generated portion of the assembly writer.
Bill Wendlingbc3f7902011-04-07 21:20:06 +000033#define PRINT_ALIAS_INSTR
Chris Lattner8d284c72009-06-19 23:59:57 +000034#include "X86GenAsmWriter.inc"
Bill Wendlingbc3f7902011-04-07 21:20:06 +000035
Akira Hatanakaba511fd2015-03-28 04:25:41 +000036void X86ATTInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
37 OS << markup("<reg:") << '%' << getRegisterName(RegNo) << markup(">");
Rafael Espindola08600bc2011-05-30 20:20:15 +000038}
39
Owen Andersona0c3b972011-09-15 23:38:46 +000040void X86ATTInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
Akira Hatanakab46d0232015-03-27 20:36:02 +000041 StringRef Annot, const MCSubtargetInfo &STI) {
Michael Liao425c0db2012-09-26 05:13:44 +000042 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
43 uint64_t TSFlags = Desc.TSFlags;
44
Chandler Carruth23173112014-09-03 22:46:44 +000045 // If verbose assembly is enabled, we can print some informative comments.
46 if (CommentStream)
47 HasCustomInstComment =
48 EmitAnyX86InstComments(MI, *CommentStream, getRegisterName);
49
Michael Liao425c0db2012-09-26 05:13:44 +000050 if (TSFlags & X86II::LOCK)
Rafael Espindola2fb84012015-05-26 18:35:10 +000051 OS << "\tlock\t";
Michael Liao425c0db2012-09-26 05:13:44 +000052
Pavel Chupine6617fc2014-09-09 11:54:12 +000053 // Output CALLpcrel32 as "callq" in 64-bit mode.
54 // In Intel annotation it's always emitted as "call".
55 //
56 // TODO: Probably this hack should be redesigned via InstAlias in
57 // InstrInfo.td as soon as Requires clause is supported properly
58 // for InstAlias.
59 if (MI->getOpcode() == X86::CALLpcrel32 &&
Michael Kupersteindb0712f2015-05-26 10:47:10 +000060 (STI.getFeatureBits()[X86::Mode64Bit])) {
Pavel Chupine6617fc2014-09-09 11:54:12 +000061 OS << "\tcallq\t";
62 printPCRelImm(MI, 0, OS);
63 }
Eric Christopher2e3fbaa2011-04-18 21:28:11 +000064 // Try to print any aliases first.
Pavel Chupine6617fc2014-09-09 11:54:12 +000065 else if (!printAliasInstr(MI, OS))
Bill Wendling7e07d6f2011-04-14 01:11:51 +000066 printInstruction(MI, OS);
Craig Topper75a5ba72013-07-31 02:00:15 +000067
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000068 // Next always print the annotation.
69 printAnnotation(OS, Annot);
Chris Lattner76c564b2010-04-04 04:47:45 +000070}
Bill Wendlingbc3f7902011-04-07 21:20:06 +000071
Craig Topper6772eac2015-01-28 10:09:52 +000072void X86ATTInstPrinter::printSSEAVXCC(const MCInst *MI, unsigned Op,
73 raw_ostream &O) {
74 int64_t Imm = MI->getOperand(Op).getImm();
Craig Topperf1c20162012-10-09 05:26:13 +000075 switch (Imm) {
Akira Hatanaka5f117812015-03-28 04:40:43 +000076 default: llvm_unreachable("Invalid ssecc/avxcc argument!");
77 case 0: O << "eq"; break;
78 case 1: O << "lt"; break;
79 case 2: O << "le"; break;
80 case 3: O << "unord"; break;
81 case 4: O << "neq"; break;
82 case 5: O << "nlt"; break;
83 case 6: O << "nle"; break;
84 case 7: O << "ord"; break;
85 case 8: O << "eq_uq"; break;
86 case 9: O << "nge"; break;
87 case 0xa: O << "ngt"; break;
88 case 0xb: O << "false"; break;
89 case 0xc: O << "neq_oq"; break;
90 case 0xd: O << "ge"; break;
91 case 0xe: O << "gt"; break;
92 case 0xf: O << "true"; break;
93 case 0x10: O << "eq_os"; break;
94 case 0x11: O << "lt_oq"; break;
95 case 0x12: O << "le_oq"; break;
96 case 0x13: O << "unord_s"; break;
97 case 0x14: O << "neq_us"; break;
98 case 0x15: O << "nlt_uq"; break;
99 case 0x16: O << "nle_uq"; break;
100 case 0x17: O << "ord_s"; break;
101 case 0x18: O << "eq_us"; break;
102 case 0x19: O << "nge_uq"; break;
103 case 0x1a: O << "ngt_uq"; break;
104 case 0x1b: O << "false_os"; break;
105 case 0x1c: O << "neq_os"; break;
106 case 0x1d: O << "ge_oq"; break;
107 case 0x1e: O << "gt_oq"; break;
108 case 0x1f: O << "true_us"; break;
Chris Lattner8d284c72009-06-19 23:59:57 +0000109 }
110}
111
Craig Topper916708f2015-02-13 07:42:25 +0000112void X86ATTInstPrinter::printXOPCC(const MCInst *MI, unsigned Op,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000113 raw_ostream &O) {
Craig Topper916708f2015-02-13 07:42:25 +0000114 int64_t Imm = MI->getOperand(Op).getImm();
115 switch (Imm) {
Akira Hatanaka5f117812015-03-28 04:40:43 +0000116 default: llvm_unreachable("Invalid xopcc argument!");
117 case 0: O << "lt"; break;
118 case 1: O << "le"; break;
119 case 2: O << "gt"; break;
120 case 3: O << "ge"; break;
121 case 4: O << "eq"; break;
122 case 5: O << "neq"; break;
123 case 6: O << "false"; break;
124 case 7: O << "true"; break;
Craig Topper916708f2015-02-13 07:42:25 +0000125 }
126}
127
128void X86ATTInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op,
Akira Hatanaka5f117812015-03-28 04:40:43 +0000129 raw_ostream &O) {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000130 int64_t Imm = MI->getOperand(Op).getImm() & 0x3;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000131 switch (Imm) {
Akira Hatanaka5f117812015-03-28 04:40:43 +0000132 case 0: O << "{rn-sae}"; break;
133 case 1: O << "{rd-sae}"; break;
134 case 2: O << "{ru-sae}"; break;
135 case 3: O << "{rz-sae}"; break;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000136 }
137}
Chad Rosier38e05a92012-09-10 22:50:57 +0000138/// printPCRelImm - This is used to print an immediate value that ends up
Chris Lattner6211d7b2009-12-22 00:44:05 +0000139/// being encoded as a pc-relative value (e.g. for jumps and calls). These
140/// print slightly differently than normal immediates. For example, a $ is not
141/// emitted.
Chad Rosier38e05a92012-09-10 22:50:57 +0000142void X86ATTInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo,
143 raw_ostream &O) {
Chris Lattner9c211962009-06-20 19:34:09 +0000144 const MCOperand &Op = MI->getOperand(OpNo);
Chris Lattner9c211962009-06-20 19:34:09 +0000145 if (Op.isImm())
Kevin Enderby168ffb32012-12-05 18:13:19 +0000146 O << formatImm(Op.getImm());
Chris Lattneraa398f52009-09-14 01:34:40 +0000147 else {
148 assert(Op.isExpr() && "unknown pcrel immediate operand");
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000149 // If a symbolic branch target was added as a constant expression then print
150 // that address in hex.
151 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
152 int64_t Address;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000153 if (BranchTarget && BranchTarget->evaluateAsAbsolute(Address)) {
Daniel Maleaa3d42452013-08-01 21:18:16 +0000154 O << formatHex((uint64_t)Address);
Michael Liao5bf95782014-12-04 05:20:33 +0000155 } else {
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000156 // Otherwise, just print the expression.
Matt Arsenault8b643552015-06-09 00:31:39 +0000157 Op.getExpr()->print(O, &MAI);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000158 }
Chris Lattneraa398f52009-09-14 01:34:40 +0000159 }
Chris Lattner9c211962009-06-20 19:34:09 +0000160}
161
Chris Lattner76c564b2010-04-04 04:47:45 +0000162void X86ATTInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
163 raw_ostream &O) {
Chris Lattner46820152009-06-20 00:49:26 +0000164 const MCOperand &Op = MI->getOperand(OpNo);
165 if (Op.isReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000166 printRegName(O, Op.getReg());
Chris Lattner46820152009-06-20 00:49:26 +0000167 } else if (Op.isImm()) {
Kevin Enderby5b03f722011-09-02 20:01:23 +0000168 // Print X86 immediates as signed values.
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000169 O << markup("<imm:") << '$' << formatImm((int64_t)Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000170 << markup(">");
Craig Topper75a5ba72013-07-31 02:00:15 +0000171
Chandler Carruth23173112014-09-03 22:46:44 +0000172 // If there are no instruction-specific comments, add a comment clarifying
173 // the hex value of the immediate operand when it isn't in the range
174 // [-256,255].
175 if (CommentStream && !HasCustomInstComment &&
176 (Op.getImm() > 255 || Op.getImm() < -256))
Benjamin Kramerf3da5292011-11-05 08:57:40 +0000177 *CommentStream << format("imm = 0x%" PRIX64 "\n", (uint64_t)Op.getImm());
Craig Topper75a5ba72013-07-31 02:00:15 +0000178
Chris Lattneraa398f52009-09-14 01:34:40 +0000179 } else {
180 assert(Op.isExpr() && "unknown operand kind in printOperand");
Matt Arsenault8b643552015-06-09 00:31:39 +0000181 O << markup("<imm:") << '$';
182 Op.getExpr()->print(O, &MAI);
183 O << markup(">");
Chris Lattner46820152009-06-20 00:49:26 +0000184 }
Chris Lattner8d284c72009-06-19 23:59:57 +0000185}
186
Chris Lattnerf4693072010-07-08 23:46:44 +0000187void X86ATTInstPrinter::printMemReference(const MCInst *MI, unsigned Op,
188 raw_ostream &O) {
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000189 const MCOperand &BaseReg = MI->getOperand(Op + X86::AddrBaseReg);
190 const MCOperand &IndexReg = MI->getOperand(Op + X86::AddrIndexReg);
191 const MCOperand &DispSpec = MI->getOperand(Op + X86::AddrDisp);
192 const MCOperand &SegReg = MI->getOperand(Op + X86::AddrSegmentReg);
Craig Topper75a5ba72013-07-31 02:00:15 +0000193
Kevin Enderbydccdac62012-10-23 22:52:52 +0000194 O << markup("<mem:");
Kevin Enderby62183c42012-10-22 22:31:46 +0000195
Chris Lattnerf4693072010-07-08 23:46:44 +0000196 // If this has a segment register, print it.
197 if (SegReg.getReg()) {
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000198 printOperand(MI, Op + X86::AddrSegmentReg, O);
Chris Lattnerf4693072010-07-08 23:46:44 +0000199 O << ':';
200 }
Craig Topper75a5ba72013-07-31 02:00:15 +0000201
Chris Lattner46820152009-06-20 00:49:26 +0000202 if (DispSpec.isImm()) {
203 int64_t DispVal = DispSpec.getImm();
204 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg()))
Kevin Enderby168ffb32012-12-05 18:13:19 +0000205 O << formatImm(DispVal);
Chris Lattner46820152009-06-20 00:49:26 +0000206 } else {
Chris Lattner24083062009-09-09 00:40:31 +0000207 assert(DispSpec.isExpr() && "non-immediate displacement for LEA?");
Matt Arsenault8b643552015-06-09 00:31:39 +0000208 DispSpec.getExpr()->print(O, &MAI);
Chris Lattner46820152009-06-20 00:49:26 +0000209 }
Craig Topper75a5ba72013-07-31 02:00:15 +0000210
Chris Lattner46820152009-06-20 00:49:26 +0000211 if (IndexReg.getReg() || BaseReg.getReg()) {
Chris Lattner46820152009-06-20 00:49:26 +0000212 O << '(';
213 if (BaseReg.getReg())
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000214 printOperand(MI, Op + X86::AddrBaseReg, O);
Craig Topper75a5ba72013-07-31 02:00:15 +0000215
Chris Lattner46820152009-06-20 00:49:26 +0000216 if (IndexReg.getReg()) {
217 O << ',';
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000218 printOperand(MI, Op + X86::AddrIndexReg, O);
219 unsigned ScaleVal = MI->getOperand(Op + X86::AddrScaleAmt).getImm();
Kevin Enderby62183c42012-10-22 22:31:46 +0000220 if (ScaleVal != 1) {
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000221 O << ',' << markup("<imm:") << ScaleVal // never printed in hex.
Craig Topper75a5ba72013-07-31 02:00:15 +0000222 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000223 }
Chris Lattner46820152009-06-20 00:49:26 +0000224 }
225 O << ')';
226 }
Kevin Enderby62183c42012-10-22 22:31:46 +0000227
Kevin Enderbydccdac62012-10-23 22:52:52 +0000228 O << markup(">");
Chris Lattner8d284c72009-06-19 23:59:57 +0000229}
Craig Topper18854172013-08-25 22:23:38 +0000230
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000231void X86ATTInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op,
232 raw_ostream &O) {
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000233 const MCOperand &SegReg = MI->getOperand(Op + 1);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000234
235 O << markup("<mem:");
236
237 // If this has a segment register, print it.
238 if (SegReg.getReg()) {
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000239 printOperand(MI, Op + 1, O);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000240 O << ':';
241 }
242
243 O << "(";
244 printOperand(MI, Op, O);
245 O << ")";
246
247 O << markup(">");
248}
249
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000250void X86ATTInstPrinter::printDstIdx(const MCInst *MI, unsigned Op,
251 raw_ostream &O) {
252 O << markup("<mem:");
253
254 O << "%es:(";
255 printOperand(MI, Op, O);
256 O << ")";
257
258 O << markup(">");
259}
260
Craig Topper18854172013-08-25 22:23:38 +0000261void X86ATTInstPrinter::printMemOffset(const MCInst *MI, unsigned Op,
262 raw_ostream &O) {
263 const MCOperand &DispSpec = MI->getOperand(Op);
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000264 const MCOperand &SegReg = MI->getOperand(Op + 1);
Craig Topper18854172013-08-25 22:23:38 +0000265
266 O << markup("<mem:");
267
Craig Topper35da3d12014-01-16 07:36:58 +0000268 // If this has a segment register, print it.
269 if (SegReg.getReg()) {
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000270 printOperand(MI, Op + 1, O);
Craig Topper35da3d12014-01-16 07:36:58 +0000271 O << ':';
272 }
273
Craig Topper18854172013-08-25 22:23:38 +0000274 if (DispSpec.isImm()) {
275 O << formatImm(DispSpec.getImm());
276 } else {
277 assert(DispSpec.isExpr() && "non-immediate displacement?");
Matt Arsenault8b643552015-06-09 00:31:39 +0000278 DispSpec.getExpr()->print(O, &MAI);
Craig Topper18854172013-08-25 22:23:38 +0000279 }
280
281 O << markup(">");
282}
Craig Topper0271d102015-01-23 08:00:59 +0000283
284void X86ATTInstPrinter::printU8Imm(const MCInst *MI, unsigned Op,
285 raw_ostream &O) {
Akira Hatanakaba511fd2015-03-28 04:25:41 +0000286 O << markup("<imm:") << '$' << formatImm(MI->getOperand(Op).getImm() & 0xff)
Craig Topper0271d102015-01-23 08:00:59 +0000287 << markup(">");
288}