blob: 4424c91eaa7fee1a04884d72d8844d2b050d214c [file] [log] [blame]
Evan Cheng54b68e32011-07-01 20:45:01 +00001//===-- MCSubtargetInfo.cpp - Subtarget Information -----------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000011#include "llvm/ADT/StringRef.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000012#include "llvm/ADT/Triple.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000013#include "llvm/MC/MCInstrItineraries.h"
14#include "llvm/MC/SubtargetFeature.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000015#include "llvm/Support/raw_ostream.h"
16#include <algorithm>
17
18using namespace llvm;
19
Andrew Trick87255e32012-07-07 04:00:00 +000020MCSchedModel MCSchedModel::DefaultSchedModel; // For unknown processors.
21
Craig Topper0e6c5b62012-10-03 06:47:18 +000022/// InitMCProcessorInfo - Set or change the CPU (optionally supplemented
Andrew Trickba7b9212012-09-18 05:33:15 +000023/// with feature string). Recompute feature bits and scheduling model.
24void
25MCSubtargetInfo::InitMCProcessorInfo(StringRef CPU, StringRef FS) {
26 SubtargetFeatures Features(FS);
Eric Christopherdc5072d2014-05-06 20:23:04 +000027 FeatureBits = Features.getFeatureBits(CPU, ProcDesc, ProcFeatures);
Craig Toppera8442342013-09-18 05:54:09 +000028 InitCPUSchedModel(CPU);
29}
30
31void
32MCSubtargetInfo::InitCPUSchedModel(StringRef CPU) {
Andrew Trickba7b9212012-09-18 05:33:15 +000033 if (!CPU.empty())
34 CPUSchedModel = getSchedModelForCPU(CPU);
35 else
36 CPUSchedModel = &MCSchedModel::DefaultSchedModel;
37}
38
Evan Chengc5e6d2f2011-07-11 03:57:24 +000039void
40MCSubtargetInfo::InitMCSubtargetInfo(StringRef TT, StringRef CPU, StringRef FS,
Eric Christopherdc5072d2014-05-06 20:23:04 +000041 ArrayRef<SubtargetFeatureKV> PF,
42 ArrayRef<SubtargetFeatureKV> PD,
Andrew Trick87255e32012-07-07 04:00:00 +000043 const SubtargetInfoKV *ProcSched,
Andrew Trickab722bd2012-09-18 03:18:56 +000044 const MCWriteProcResEntry *WPR,
45 const MCWriteLatencyEntry *WL,
46 const MCReadAdvanceEntry *RA,
Evan Chengc5e6d2f2011-07-11 03:57:24 +000047 const InstrStage *IS,
48 const unsigned *OC,
Eric Christopherdc5072d2014-05-06 20:23:04 +000049 const unsigned *FP) {
Evan Chengc5e6d2f2011-07-11 03:57:24 +000050 TargetTriple = TT;
Evan Cheng1a72add62011-07-07 07:07:08 +000051 ProcFeatures = PF;
52 ProcDesc = PD;
Andrew Trickac36af42012-09-14 20:26:41 +000053 ProcSchedModels = ProcSched;
Andrew Trickab722bd2012-09-18 03:18:56 +000054 WriteProcResTable = WPR;
55 WriteLatencyTable = WL;
56 ReadAdvanceTable = RA;
57
Evan Cheng1a72add62011-07-07 07:07:08 +000058 Stages = IS;
59 OperandCycles = OC;
Andrew Trick030e2f82012-07-07 03:59:48 +000060 ForwardingPaths = FP;
Evan Cheng1a72add62011-07-07 07:07:08 +000061
Andrew Trickba7b9212012-09-18 05:33:15 +000062 InitMCProcessorInfo(CPU, FS);
Evan Cheng1a72add62011-07-07 07:07:08 +000063}
64
Evan Cheng91111d22011-07-09 05:47:46 +000065/// ToggleFeature - Toggle a feature and returns the re-computed feature
66/// bits. This version does not change the implied bits.
67uint64_t MCSubtargetInfo::ToggleFeature(uint64_t FB) {
68 FeatureBits ^= FB;
69 return FeatureBits;
70}
71
72/// ToggleFeature - Toggle a feature and returns the re-computed feature
73/// bits. This version will also change all implied bits.
74uint64_t MCSubtargetInfo::ToggleFeature(StringRef FS) {
75 SubtargetFeatures Features;
Eric Christopherdc5072d2014-05-06 20:23:04 +000076 FeatureBits = Features.ToggleFeature(FeatureBits, FS, ProcFeatures);
Evan Cheng91111d22011-07-09 05:47:46 +000077 return FeatureBits;
78}
79
80
Roman Divacky77198de2012-09-05 21:43:57 +000081const MCSchedModel *
Andrew Trick87255e32012-07-07 04:00:00 +000082MCSubtargetInfo::getSchedModelForCPU(StringRef CPU) const {
Andrew Trickac36af42012-09-14 20:26:41 +000083 assert(ProcSchedModels && "Processor machine model not available!");
Evan Cheng54b68e32011-07-01 20:45:01 +000084
Eric Christopherdc5072d2014-05-06 20:23:04 +000085 unsigned NumProcs = ProcDesc.size();
Evan Cheng54b68e32011-07-01 20:45:01 +000086#ifndef NDEBUG
87 for (size_t i = 1; i < NumProcs; i++) {
Andrew Trickac36af42012-09-14 20:26:41 +000088 assert(strcmp(ProcSchedModels[i - 1].Key, ProcSchedModels[i].Key) < 0 &&
Andrew Trick87255e32012-07-07 04:00:00 +000089 "Processor machine model table is not sorted");
Evan Cheng54b68e32011-07-01 20:45:01 +000090 }
91#endif
92
93 // Find entry
Artyom Skroboveab75152014-01-25 16:56:18 +000094 const SubtargetInfoKV *Found =
95 std::lower_bound(ProcSchedModels, ProcSchedModels+NumProcs, CPU);
96 if (Found == ProcSchedModels+NumProcs || StringRef(Found->Key) != CPU) {
97 errs() << "'" << CPU
98 << "' is not a recognized processor for this target"
99 << " (ignoring processor)\n";
Andrew Trick87255e32012-07-07 04:00:00 +0000100 return &MCSchedModel::DefaultSchedModel;
Artyom Skroboveab75152014-01-25 16:56:18 +0000101 }
Andrew Trick87255e32012-07-07 04:00:00 +0000102 assert(Found->Value && "Missing processor SchedModel value");
Roman Divacky77198de2012-09-05 21:43:57 +0000103 return (const MCSchedModel *)Found->Value;
Andrew Trick87255e32012-07-07 04:00:00 +0000104}
Evan Cheng54b68e32011-07-01 20:45:01 +0000105
Andrew Trick87255e32012-07-07 04:00:00 +0000106InstrItineraryData
107MCSubtargetInfo::getInstrItineraryForCPU(StringRef CPU) const {
Roman Divacky77198de2012-09-05 21:43:57 +0000108 const MCSchedModel *SchedModel = getSchedModelForCPU(CPU);
Andrew Trick87255e32012-07-07 04:00:00 +0000109 return InstrItineraryData(SchedModel, Stages, OperandCycles, ForwardingPaths);
Evan Cheng54b68e32011-07-01 20:45:01 +0000110}
Andrew Trickd2a19da2012-09-14 20:26:46 +0000111
112/// Initialize an InstrItineraryData instance.
113void MCSubtargetInfo::initInstrItins(InstrItineraryData &InstrItins) const {
114 InstrItins =
Andrew Trick6e6d5972012-09-18 04:03:34 +0000115 InstrItineraryData(CPUSchedModel, Stages, OperandCycles, ForwardingPaths);
Andrew Trickd2a19da2012-09-14 20:26:46 +0000116}