Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 1 | //===-- MCSubtargetInfo.cpp - Subtarget Information -----------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "llvm/MC/MCSubtargetInfo.h" |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 11 | #include "llvm/ADT/StringRef.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 12 | #include "llvm/ADT/Triple.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 13 | #include "llvm/MC/MCInstrItineraries.h" |
| 14 | #include "llvm/MC/SubtargetFeature.h" |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 15 | #include "llvm/Support/raw_ostream.h" |
| 16 | #include <algorithm> |
| 17 | |
| 18 | using namespace llvm; |
| 19 | |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 20 | MCSchedModel MCSchedModel::DefaultSchedModel; // For unknown processors. |
| 21 | |
Craig Topper | 0e6c5b6 | 2012-10-03 06:47:18 +0000 | [diff] [blame] | 22 | /// InitMCProcessorInfo - Set or change the CPU (optionally supplemented |
Andrew Trick | ba7b921 | 2012-09-18 05:33:15 +0000 | [diff] [blame] | 23 | /// with feature string). Recompute feature bits and scheduling model. |
| 24 | void |
| 25 | MCSubtargetInfo::InitMCProcessorInfo(StringRef CPU, StringRef FS) { |
| 26 | SubtargetFeatures Features(FS); |
Eric Christopher | dc5072d | 2014-05-06 20:23:04 +0000 | [diff] [blame^] | 27 | FeatureBits = Features.getFeatureBits(CPU, ProcDesc, ProcFeatures); |
Craig Topper | a844234 | 2013-09-18 05:54:09 +0000 | [diff] [blame] | 28 | InitCPUSchedModel(CPU); |
| 29 | } |
| 30 | |
| 31 | void |
| 32 | MCSubtargetInfo::InitCPUSchedModel(StringRef CPU) { |
Andrew Trick | ba7b921 | 2012-09-18 05:33:15 +0000 | [diff] [blame] | 33 | if (!CPU.empty()) |
| 34 | CPUSchedModel = getSchedModelForCPU(CPU); |
| 35 | else |
| 36 | CPUSchedModel = &MCSchedModel::DefaultSchedModel; |
| 37 | } |
| 38 | |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 39 | void |
| 40 | MCSubtargetInfo::InitMCSubtargetInfo(StringRef TT, StringRef CPU, StringRef FS, |
Eric Christopher | dc5072d | 2014-05-06 20:23:04 +0000 | [diff] [blame^] | 41 | ArrayRef<SubtargetFeatureKV> PF, |
| 42 | ArrayRef<SubtargetFeatureKV> PD, |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 43 | const SubtargetInfoKV *ProcSched, |
Andrew Trick | ab722bd | 2012-09-18 03:18:56 +0000 | [diff] [blame] | 44 | const MCWriteProcResEntry *WPR, |
| 45 | const MCWriteLatencyEntry *WL, |
| 46 | const MCReadAdvanceEntry *RA, |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 47 | const InstrStage *IS, |
| 48 | const unsigned *OC, |
Eric Christopher | dc5072d | 2014-05-06 20:23:04 +0000 | [diff] [blame^] | 49 | const unsigned *FP) { |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 50 | TargetTriple = TT; |
Evan Cheng | 1a72add6 | 2011-07-07 07:07:08 +0000 | [diff] [blame] | 51 | ProcFeatures = PF; |
| 52 | ProcDesc = PD; |
Andrew Trick | ac36af4 | 2012-09-14 20:26:41 +0000 | [diff] [blame] | 53 | ProcSchedModels = ProcSched; |
Andrew Trick | ab722bd | 2012-09-18 03:18:56 +0000 | [diff] [blame] | 54 | WriteProcResTable = WPR; |
| 55 | WriteLatencyTable = WL; |
| 56 | ReadAdvanceTable = RA; |
| 57 | |
Evan Cheng | 1a72add6 | 2011-07-07 07:07:08 +0000 | [diff] [blame] | 58 | Stages = IS; |
| 59 | OperandCycles = OC; |
Andrew Trick | 030e2f8 | 2012-07-07 03:59:48 +0000 | [diff] [blame] | 60 | ForwardingPaths = FP; |
Evan Cheng | 1a72add6 | 2011-07-07 07:07:08 +0000 | [diff] [blame] | 61 | |
Andrew Trick | ba7b921 | 2012-09-18 05:33:15 +0000 | [diff] [blame] | 62 | InitMCProcessorInfo(CPU, FS); |
Evan Cheng | 1a72add6 | 2011-07-07 07:07:08 +0000 | [diff] [blame] | 63 | } |
| 64 | |
Evan Cheng | 91111d2 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 65 | /// ToggleFeature - Toggle a feature and returns the re-computed feature |
| 66 | /// bits. This version does not change the implied bits. |
| 67 | uint64_t MCSubtargetInfo::ToggleFeature(uint64_t FB) { |
| 68 | FeatureBits ^= FB; |
| 69 | return FeatureBits; |
| 70 | } |
| 71 | |
| 72 | /// ToggleFeature - Toggle a feature and returns the re-computed feature |
| 73 | /// bits. This version will also change all implied bits. |
| 74 | uint64_t MCSubtargetInfo::ToggleFeature(StringRef FS) { |
| 75 | SubtargetFeatures Features; |
Eric Christopher | dc5072d | 2014-05-06 20:23:04 +0000 | [diff] [blame^] | 76 | FeatureBits = Features.ToggleFeature(FeatureBits, FS, ProcFeatures); |
Evan Cheng | 91111d2 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 77 | return FeatureBits; |
| 78 | } |
| 79 | |
| 80 | |
Roman Divacky | 77198de | 2012-09-05 21:43:57 +0000 | [diff] [blame] | 81 | const MCSchedModel * |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 82 | MCSubtargetInfo::getSchedModelForCPU(StringRef CPU) const { |
Andrew Trick | ac36af4 | 2012-09-14 20:26:41 +0000 | [diff] [blame] | 83 | assert(ProcSchedModels && "Processor machine model not available!"); |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 84 | |
Eric Christopher | dc5072d | 2014-05-06 20:23:04 +0000 | [diff] [blame^] | 85 | unsigned NumProcs = ProcDesc.size(); |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 86 | #ifndef NDEBUG |
| 87 | for (size_t i = 1; i < NumProcs; i++) { |
Andrew Trick | ac36af4 | 2012-09-14 20:26:41 +0000 | [diff] [blame] | 88 | assert(strcmp(ProcSchedModels[i - 1].Key, ProcSchedModels[i].Key) < 0 && |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 89 | "Processor machine model table is not sorted"); |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 90 | } |
| 91 | #endif |
| 92 | |
| 93 | // Find entry |
Artyom Skrobov | eab7515 | 2014-01-25 16:56:18 +0000 | [diff] [blame] | 94 | const SubtargetInfoKV *Found = |
| 95 | std::lower_bound(ProcSchedModels, ProcSchedModels+NumProcs, CPU); |
| 96 | if (Found == ProcSchedModels+NumProcs || StringRef(Found->Key) != CPU) { |
| 97 | errs() << "'" << CPU |
| 98 | << "' is not a recognized processor for this target" |
| 99 | << " (ignoring processor)\n"; |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 100 | return &MCSchedModel::DefaultSchedModel; |
Artyom Skrobov | eab7515 | 2014-01-25 16:56:18 +0000 | [diff] [blame] | 101 | } |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 102 | assert(Found->Value && "Missing processor SchedModel value"); |
Roman Divacky | 77198de | 2012-09-05 21:43:57 +0000 | [diff] [blame] | 103 | return (const MCSchedModel *)Found->Value; |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 104 | } |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 105 | |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 106 | InstrItineraryData |
| 107 | MCSubtargetInfo::getInstrItineraryForCPU(StringRef CPU) const { |
Roman Divacky | 77198de | 2012-09-05 21:43:57 +0000 | [diff] [blame] | 108 | const MCSchedModel *SchedModel = getSchedModelForCPU(CPU); |
Andrew Trick | 87255e3 | 2012-07-07 04:00:00 +0000 | [diff] [blame] | 109 | return InstrItineraryData(SchedModel, Stages, OperandCycles, ForwardingPaths); |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 110 | } |
Andrew Trick | d2a19da | 2012-09-14 20:26:46 +0000 | [diff] [blame] | 111 | |
| 112 | /// Initialize an InstrItineraryData instance. |
| 113 | void MCSubtargetInfo::initInstrItins(InstrItineraryData &InstrItins) const { |
| 114 | InstrItins = |
Andrew Trick | 6e6d597 | 2012-09-18 04:03:34 +0000 | [diff] [blame] | 115 | InstrItineraryData(CPUSchedModel, Stages, OperandCycles, ForwardingPaths); |
Andrew Trick | d2a19da | 2012-09-14 20:26:46 +0000 | [diff] [blame] | 116 | } |