blob: 5016c0f171ae4cf52d234b69fbeee54951387531 [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
41def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
42def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
43def X86pshufb : SDNode<"X86ISD::PSHUFB",
44 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisSameAs<0,2>]>>;
Nate Begeman97b72c92010-12-17 22:55:37 +000046def X86pandn : SDNode<"X86ISD::PANDN",
47 SDTypeProfile<1, 2, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
48 SDTCisSameAs<0,2>]>>;
49def X86psignb : SDNode<"X86ISD::PSIGNB",
50 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
51 SDTCisSameAs<0,2>]>>;
52def X86psignw : SDNode<"X86ISD::PSIGNW",
53 SDTypeProfile<1, 2, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
54 SDTCisSameAs<0,2>]>>;
55def X86psignd : SDNode<"X86ISD::PSIGND",
56 SDTypeProfile<1, 2, [SDTCisVT<0, v4i32>, SDTCisSameAs<0,1>,
57 SDTCisSameAs<0,2>]>>;
Nate Begeman4b9db072010-12-20 22:04:24 +000058def X86pblendv : SDNode<"X86ISD::PBLENDVB",
59 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
60 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>>;
David Greene03264ef2010-07-12 23:41:28 +000061def X86pextrb : SDNode<"X86ISD::PEXTRB",
62 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
63def X86pextrw : SDNode<"X86ISD::PEXTRW",
64 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
65def X86pinsrb : SDNode<"X86ISD::PINSRB",
66 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
67 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
68def X86pinsrw : SDNode<"X86ISD::PINSRW",
69 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
70 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
71def X86insrtps : SDNode<"X86ISD::INSERTPS",
72 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
73 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
74def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
75 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
76def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000077 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
79def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
80def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
81def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
82def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
83def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
84def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
85def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
86def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
87def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
88def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
89def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
90
91def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000092 SDTCisVec<1>,
93 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000094def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000095def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000096
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +000097// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
98// translated into one of the target nodes below during lowering.
99// Note: this is a work in progress...
100def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
101def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
102 SDTCisSameAs<0,2>]>;
103
104def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
105 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
106def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
107 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
108
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000109def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
110
111def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
112def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
113def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
114
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000115def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
116def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
117
118def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
119def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
120def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
121
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000122def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
123def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
124
125def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000126def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000127def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000128def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
129
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000130def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
131def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000132
133def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
134def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
135def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
136def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
137
138def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
139def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
140def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
141def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
142
143def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
144def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
145def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
146def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
147
David Greene03264ef2010-07-12 23:41:28 +0000148//===----------------------------------------------------------------------===//
149// SSE Complex Patterns
150//===----------------------------------------------------------------------===//
151
152// These are 'extloads' from a scalar to the low element of a vector, zeroing
153// the top elements. These are used for the SSE 'ss' and 'sd' instruction
154// forms.
155def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000156 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
157 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000158def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000159 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
160 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000161
162def ssmem : Operand<v4f32> {
163 let PrintMethod = "printf32mem";
164 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
165 let ParserMatchClass = X86MemAsmOperand;
166}
167def sdmem : Operand<v2f64> {
168 let PrintMethod = "printf64mem";
169 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
170 let ParserMatchClass = X86MemAsmOperand;
171}
172
173//===----------------------------------------------------------------------===//
174// SSE pattern fragments
175//===----------------------------------------------------------------------===//
176
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000177// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000178def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
179def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
180def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
181def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
182
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000183// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000184def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
185def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
186def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
187def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
188
189// Like 'store', but always requires vector alignment.
190def alignedstore : PatFrag<(ops node:$val, node:$ptr),
191 (store node:$val, node:$ptr), [{
192 return cast<StoreSDNode>(N)->getAlignment() >= 16;
193}]>;
194
195// Like 'load', but always requires vector alignment.
196def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
197 return cast<LoadSDNode>(N)->getAlignment() >= 16;
198}]>;
199
200def alignedloadfsf32 : PatFrag<(ops node:$ptr),
201 (f32 (alignedload node:$ptr))>;
202def alignedloadfsf64 : PatFrag<(ops node:$ptr),
203 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000204
205// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000206def alignedloadv4f32 : PatFrag<(ops node:$ptr),
207 (v4f32 (alignedload node:$ptr))>;
208def alignedloadv2f64 : PatFrag<(ops node:$ptr),
209 (v2f64 (alignedload node:$ptr))>;
210def alignedloadv4i32 : PatFrag<(ops node:$ptr),
211 (v4i32 (alignedload node:$ptr))>;
212def alignedloadv2i64 : PatFrag<(ops node:$ptr),
213 (v2i64 (alignedload node:$ptr))>;
214
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000215// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000216def alignedloadv8f32 : PatFrag<(ops node:$ptr),
217 (v8f32 (alignedload node:$ptr))>;
218def alignedloadv4f64 : PatFrag<(ops node:$ptr),
219 (v4f64 (alignedload node:$ptr))>;
220def alignedloadv8i32 : PatFrag<(ops node:$ptr),
221 (v8i32 (alignedload node:$ptr))>;
222def alignedloadv4i64 : PatFrag<(ops node:$ptr),
223 (v4i64 (alignedload node:$ptr))>;
224
225// Like 'load', but uses special alignment checks suitable for use in
226// memory operands in most SSE instructions, which are required to
227// be naturally aligned on some targets but not on others. If the subtarget
228// allows unaligned accesses, match any load, though this may require
229// setting a feature bit in the processor (on startup, for example).
230// Opteron 10h and later implement such a feature.
231def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
232 return Subtarget->hasVectorUAMem()
233 || cast<LoadSDNode>(N)->getAlignment() >= 16;
234}]>;
235
236def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
237def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000238
239// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000240def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
241def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
242def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
243def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000244def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000245def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
246
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000247// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000248def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000249def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
250def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000251def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
252def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000253
254// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
255// 16-byte boundary.
256// FIXME: 8 byte alignment for mmx reads is not required
257def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
258 return cast<LoadSDNode>(N)->getAlignment() >= 8;
259}]>;
260
Dale Johannesendd224d22010-09-30 23:57:10 +0000261def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000262
263// MOVNT Support
264// Like 'store', but requires the non-temporal bit to be set
265def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
266 (st node:$val, node:$ptr), [{
267 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
268 return ST->isNonTemporal();
269 return false;
270}]>;
271
272def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
273 (st node:$val, node:$ptr), [{
274 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
275 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
276 ST->getAddressingMode() == ISD::UNINDEXED &&
277 ST->getAlignment() >= 16;
278 return false;
279}]>;
280
281def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
282 (st node:$val, node:$ptr), [{
283 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
284 return ST->isNonTemporal() &&
285 ST->getAlignment() < 16;
286 return false;
287}]>;
288
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000289// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000290def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
291def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
292def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
293def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
294def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
295def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
296
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000297// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000298def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
299
David Greene03264ef2010-07-12 23:41:28 +0000300def vzmovl_v2i64 : PatFrag<(ops node:$src),
301 (bitconvert (v2i64 (X86vzmovl
302 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
303def vzmovl_v4i32 : PatFrag<(ops node:$src),
304 (bitconvert (v4i32 (X86vzmovl
305 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
306
307def vzload_v2i64 : PatFrag<(ops node:$src),
308 (bitconvert (v2i64 (X86vzload node:$src)))>;
309
310
311def fp32imm0 : PatLeaf<(f32 fpimm), [{
312 return N->isExactlyValue(+0.0);
313}]>;
314
315// BYTE_imm - Transform bit immediates into byte immediates.
316def BYTE_imm : SDNodeXForm<imm, [{
317 // Transformation function: imm >> 3
318 return getI32Imm(N->getZExtValue() >> 3);
319}]>;
320
321// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
322// SHUFP* etc. imm.
323def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
324 return getI8Imm(X86::getShuffleSHUFImmediate(N));
325}]>;
326
327// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
328// PSHUFHW imm.
329def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
330 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
331}]>;
332
333// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
334// PSHUFLW imm.
335def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
336 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
337}]>;
338
339// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
340// a PALIGNR imm.
341def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
342 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
343}]>;
344
David Greenec4da1102011-02-03 15:50:00 +0000345// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
346// to VEXTRACTF128 imm.
347def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
348 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
349}]>;
350
David Greene653f1ee2011-02-04 16:08:29 +0000351// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
352// VINSERTF128 imm.
353def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
354 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
355}]>;
356
David Greene03264ef2010-07-12 23:41:28 +0000357def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
358 (vector_shuffle node:$lhs, node:$rhs), [{
359 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
360 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
361}]>;
362
363def movddup : PatFrag<(ops node:$lhs, node:$rhs),
364 (vector_shuffle node:$lhs, node:$rhs), [{
365 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
366}]>;
367
368def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
369 (vector_shuffle node:$lhs, node:$rhs), [{
370 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
371}]>;
372
373def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
374 (vector_shuffle node:$lhs, node:$rhs), [{
375 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
376}]>;
377
378def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
379 (vector_shuffle node:$lhs, node:$rhs), [{
380 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
381}]>;
382
383def movlp : PatFrag<(ops node:$lhs, node:$rhs),
384 (vector_shuffle node:$lhs, node:$rhs), [{
385 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
386}]>;
387
388def movl : PatFrag<(ops node:$lhs, node:$rhs),
389 (vector_shuffle node:$lhs, node:$rhs), [{
390 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
391}]>;
392
393def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
394 (vector_shuffle node:$lhs, node:$rhs), [{
395 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
396}]>;
397
398def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
399 (vector_shuffle node:$lhs, node:$rhs), [{
400 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
401}]>;
402
403def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
404 (vector_shuffle node:$lhs, node:$rhs), [{
405 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
406}]>;
407
408def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
409 (vector_shuffle node:$lhs, node:$rhs), [{
410 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
411}]>;
412
413def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
414 (vector_shuffle node:$lhs, node:$rhs), [{
415 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
416}]>;
417
418def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
419 (vector_shuffle node:$lhs, node:$rhs), [{
420 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
421}]>;
422
423def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
424 (vector_shuffle node:$lhs, node:$rhs), [{
425 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
426}], SHUFFLE_get_shuf_imm>;
427
428def shufp : PatFrag<(ops node:$lhs, node:$rhs),
429 (vector_shuffle node:$lhs, node:$rhs), [{
430 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
431}], SHUFFLE_get_shuf_imm>;
432
433def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
434 (vector_shuffle node:$lhs, node:$rhs), [{
435 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
436}], SHUFFLE_get_pshufhw_imm>;
437
438def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
439 (vector_shuffle node:$lhs, node:$rhs), [{
440 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
441}], SHUFFLE_get_pshuflw_imm>;
442
443def palign : PatFrag<(ops node:$lhs, node:$rhs),
444 (vector_shuffle node:$lhs, node:$rhs), [{
445 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
446}], SHUFFLE_get_palign_imm>;
David Greenec4da1102011-02-03 15:50:00 +0000447
448def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
449 (extract_subvector node:$bigvec,
450 node:$index), [{
451 return X86::isVEXTRACTF128Index(N);
452}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000453
454def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
455 node:$index),
456 (insert_subvector node:$bigvec, node:$smallvec,
457 node:$index), [{
458 return X86::isVINSERTF128Index(N);
459}], INSERT_get_vinsertf128_imm>;