blob: 05c1026c25c4b49aea32eb2845f447957013fdde [file] [log] [blame]
Jack Carter86ac5c12013-11-18 23:55:27 +00001//===-- MipsTargetStreamer.cpp - Mips Target Streamer Methods -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides Mips specific target streamer methods.
11//
12//===----------------------------------------------------------------------===//
13
Mehdi Aminib550cb12016-04-18 09:17:29 +000014#include "MipsTargetStreamer.h"
Rafael Espindola054234f2014-01-27 03:53:56 +000015#include "InstPrinter/MipsInstPrinter.h"
Daniel Sanders68c37472014-07-21 13:30:55 +000016#include "MipsELFStreamer.h"
Daniel Sandersfe98b2f2016-05-03 13:35:44 +000017#include "MipsMCExpr.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000018#include "MipsMCTargetDesc.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000019#include "MipsTargetObjectFile.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000020#include "llvm/MC/MCContext.h"
Rafael Espindola972e71a2014-01-31 23:10:26 +000021#include "llvm/MC/MCSectionELF.h"
Rafael Espindolacb1953f2014-01-26 06:57:13 +000022#include "llvm/MC/MCSubtargetInfo.h"
Rafael Espindola95fb9b92015-06-02 20:38:46 +000023#include "llvm/MC/MCSymbolELF.h"
Daniel Sandersc07f06a2016-05-04 13:21:06 +000024#include "llvm/Support/CommandLine.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000025#include "llvm/Support/ELF.h"
Jack Carter86ac5c12013-11-18 23:55:27 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/FormattedStream.h"
28
29using namespace llvm;
30
Daniel Sandersc07f06a2016-05-04 13:21:06 +000031namespace {
32static cl::opt<bool> RoundSectionSizes(
33 "mips-round-section-sizes", cl::init(false),
34 cl::desc("Round section sizes up to the section alignment"), cl::Hidden);
35} // end anonymous namespace
36
Vladimir Medicfb8a2a92014-07-08 08:59:22 +000037MipsTargetStreamer::MipsTargetStreamer(MCStreamer &S)
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000038 : MCTargetStreamer(S), ModuleDirectiveAllowed(true) {
Daniel Sandersd97a6342014-08-13 10:07:34 +000039 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
40}
Rafael Espindola60890b82014-06-23 19:43:40 +000041void MipsTargetStreamer::emitDirectiveSetMicroMips() {}
42void MipsTargetStreamer::emitDirectiveSetNoMicroMips() {}
43void MipsTargetStreamer::emitDirectiveSetMips16() {}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000044void MipsTargetStreamer::emitDirectiveSetNoMips16() { forbidModuleDirective(); }
45void MipsTargetStreamer::emitDirectiveSetReorder() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000046void MipsTargetStreamer::emitDirectiveSetNoReorder() {}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000047void MipsTargetStreamer::emitDirectiveSetMacro() { forbidModuleDirective(); }
48void MipsTargetStreamer::emitDirectiveSetNoMacro() { forbidModuleDirective(); }
49void MipsTargetStreamer::emitDirectiveSetMsa() { forbidModuleDirective(); }
50void MipsTargetStreamer::emitDirectiveSetNoMsa() { forbidModuleDirective(); }
51void MipsTargetStreamer::emitDirectiveSetAt() { forbidModuleDirective(); }
Toma Tabacu16a74492015-02-13 10:30:57 +000052void MipsTargetStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) {
53 forbidModuleDirective();
54}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000055void MipsTargetStreamer::emitDirectiveSetNoAt() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000056void MipsTargetStreamer::emitDirectiveEnd(StringRef Name) {}
57void MipsTargetStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {}
58void MipsTargetStreamer::emitDirectiveAbiCalls() {}
59void MipsTargetStreamer::emitDirectiveNaN2008() {}
60void MipsTargetStreamer::emitDirectiveNaNLegacy() {}
61void MipsTargetStreamer::emitDirectiveOptionPic0() {}
62void MipsTargetStreamer::emitDirectiveOptionPic2() {}
Toma Tabacu9ca50962015-04-16 09:53:47 +000063void MipsTargetStreamer::emitDirectiveInsn() { forbidModuleDirective(); }
Rafael Espindola60890b82014-06-23 19:43:40 +000064void MipsTargetStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
65 unsigned ReturnReg) {}
66void MipsTargetStreamer::emitMask(unsigned CPUBitmask, int CPUTopSavedRegOff) {}
67void MipsTargetStreamer::emitFMask(unsigned FPUBitmask, int FPUTopSavedRegOff) {
68}
Toma Tabacu85618b32014-08-19 14:22:52 +000069void MipsTargetStreamer::emitDirectiveSetArch(StringRef Arch) {
70 forbidModuleDirective();
71}
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +000072void MipsTargetStreamer::emitDirectiveSetMips0() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000073void MipsTargetStreamer::emitDirectiveSetMips1() { forbidModuleDirective(); }
74void MipsTargetStreamer::emitDirectiveSetMips2() { forbidModuleDirective(); }
75void MipsTargetStreamer::emitDirectiveSetMips3() { forbidModuleDirective(); }
76void MipsTargetStreamer::emitDirectiveSetMips4() { forbidModuleDirective(); }
77void MipsTargetStreamer::emitDirectiveSetMips5() { forbidModuleDirective(); }
78void MipsTargetStreamer::emitDirectiveSetMips32() { forbidModuleDirective(); }
79void MipsTargetStreamer::emitDirectiveSetMips32R2() { forbidModuleDirective(); }
Daniel Sanders17793142015-02-18 16:24:50 +000080void MipsTargetStreamer::emitDirectiveSetMips32R3() { forbidModuleDirective(); }
81void MipsTargetStreamer::emitDirectiveSetMips32R5() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000082void MipsTargetStreamer::emitDirectiveSetMips32R6() { forbidModuleDirective(); }
83void MipsTargetStreamer::emitDirectiveSetMips64() { forbidModuleDirective(); }
84void MipsTargetStreamer::emitDirectiveSetMips64R2() { forbidModuleDirective(); }
Daniel Sanders17793142015-02-18 16:24:50 +000085void MipsTargetStreamer::emitDirectiveSetMips64R3() { forbidModuleDirective(); }
86void MipsTargetStreamer::emitDirectiveSetMips64R5() { forbidModuleDirective(); }
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000087void MipsTargetStreamer::emitDirectiveSetMips64R6() { forbidModuleDirective(); }
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +000088void MipsTargetStreamer::emitDirectiveSetPop() { forbidModuleDirective(); }
89void MipsTargetStreamer::emitDirectiveSetPush() { forbidModuleDirective(); }
Toma Tabacu29696502015-06-02 09:48:04 +000090void MipsTargetStreamer::emitDirectiveSetSoftFloat() {
91 forbidModuleDirective();
92}
93void MipsTargetStreamer::emitDirectiveSetHardFloat() {
94 forbidModuleDirective();
95}
Daniel Sanderscdb45fa2014-08-14 09:18:14 +000096void MipsTargetStreamer::emitDirectiveSetDsp() { forbidModuleDirective(); }
Toma Tabacu351b2fe2014-09-17 09:01:54 +000097void MipsTargetStreamer::emitDirectiveSetNoDsp() { forbidModuleDirective(); }
Toma Tabacuc4c202a2014-10-01 14:53:19 +000098void MipsTargetStreamer::emitDirectiveCpLoad(unsigned RegNo) {}
Daniel Sandersdf8510d2016-05-11 12:48:19 +000099bool MipsTargetStreamer::emitDirectiveCpRestore(
100 int Offset, std::function<unsigned()> GetATReg, SMLoc IDLoc,
101 const MCSubtargetInfo *STI) {
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000102 forbidModuleDirective();
Daniel Sandersdf8510d2016-05-11 12:48:19 +0000103 return true;
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000104}
Rafael Espindola60890b82014-06-23 19:43:40 +0000105void MipsTargetStreamer::emitDirectiveCpsetup(unsigned RegNo, int RegOrOffset,
106 const MCSymbol &Sym, bool IsReg) {
107}
Daniel Sandersf173dda2015-09-22 10:50:09 +0000108void MipsTargetStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
109 bool SaveLocationIsRegister) {}
Toma Tabacubfcbfd52015-06-23 12:34:19 +0000110
Toma Tabacua64e5402015-06-25 12:44:38 +0000111void MipsTargetStreamer::emitDirectiveModuleFP() {}
Toma Tabacubfcbfd52015-06-23 12:34:19 +0000112
Toma Tabacu3c499582015-06-25 10:56:57 +0000113void MipsTargetStreamer::emitDirectiveModuleOddSPReg() {
114 if (!ABIFlagsSection.OddSPReg && !ABIFlagsSection.Is32BitABI)
Daniel Sanders7e527422014-07-10 13:38:23 +0000115 report_fatal_error("+nooddspreg is only valid for O32");
116}
Toma Tabacu0f093132015-06-30 13:46:03 +0000117void MipsTargetStreamer::emitDirectiveModuleSoftFloat() {}
118void MipsTargetStreamer::emitDirectiveModuleHardFloat() {}
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000119void MipsTargetStreamer::emitDirectiveSetFp(
120 MipsABIFlagsSection::FpABIKind Value) {
121 forbidModuleDirective();
122}
Toma Tabacu32c72aa2015-06-30 09:36:50 +0000123void MipsTargetStreamer::emitDirectiveSetOddSPReg() { forbidModuleDirective(); }
124void MipsTargetStreamer::emitDirectiveSetNoOddSPReg() {
125 forbidModuleDirective();
126}
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000127
Daniel Sandersa736b372016-04-29 13:33:12 +0000128void MipsTargetStreamer::emitR(unsigned Opcode, unsigned Reg0, SMLoc IDLoc,
129 const MCSubtargetInfo *STI) {
130 MCInst TmpInst;
131 TmpInst.setOpcode(Opcode);
132 TmpInst.addOperand(MCOperand::createReg(Reg0));
133 TmpInst.setLoc(IDLoc);
134 getStreamer().EmitInstruction(TmpInst, *STI);
135}
136
137void MipsTargetStreamer::emitRX(unsigned Opcode, unsigned Reg0, MCOperand Op1,
138 SMLoc IDLoc, const MCSubtargetInfo *STI) {
139 MCInst TmpInst;
140 TmpInst.setOpcode(Opcode);
141 TmpInst.addOperand(MCOperand::createReg(Reg0));
142 TmpInst.addOperand(Op1);
143 TmpInst.setLoc(IDLoc);
144 getStreamer().EmitInstruction(TmpInst, *STI);
145}
146
147void MipsTargetStreamer::emitRI(unsigned Opcode, unsigned Reg0, int32_t Imm,
148 SMLoc IDLoc, const MCSubtargetInfo *STI) {
149 emitRX(Opcode, Reg0, MCOperand::createImm(Imm), IDLoc, STI);
150}
151
152void MipsTargetStreamer::emitRR(unsigned Opcode, unsigned Reg0, unsigned Reg1,
153 SMLoc IDLoc, const MCSubtargetInfo *STI) {
154 emitRX(Opcode, Reg0, MCOperand::createReg(Reg1), IDLoc, STI);
155}
156
157void MipsTargetStreamer::emitII(unsigned Opcode, int16_t Imm1, int16_t Imm2,
158 SMLoc IDLoc, const MCSubtargetInfo *STI) {
159 MCInst TmpInst;
160 TmpInst.setOpcode(Opcode);
161 TmpInst.addOperand(MCOperand::createImm(Imm1));
162 TmpInst.addOperand(MCOperand::createImm(Imm2));
163 TmpInst.setLoc(IDLoc);
164 getStreamer().EmitInstruction(TmpInst, *STI);
165}
166
167void MipsTargetStreamer::emitRRX(unsigned Opcode, unsigned Reg0, unsigned Reg1,
168 MCOperand Op2, SMLoc IDLoc,
169 const MCSubtargetInfo *STI) {
170 MCInst TmpInst;
171 TmpInst.setOpcode(Opcode);
172 TmpInst.addOperand(MCOperand::createReg(Reg0));
173 TmpInst.addOperand(MCOperand::createReg(Reg1));
174 TmpInst.addOperand(Op2);
175 TmpInst.setLoc(IDLoc);
176 getStreamer().EmitInstruction(TmpInst, *STI);
177}
178
179void MipsTargetStreamer::emitRRR(unsigned Opcode, unsigned Reg0, unsigned Reg1,
180 unsigned Reg2, SMLoc IDLoc,
181 const MCSubtargetInfo *STI) {
182 emitRRX(Opcode, Reg0, Reg1, MCOperand::createReg(Reg2), IDLoc, STI);
183}
184
185void MipsTargetStreamer::emitRRI(unsigned Opcode, unsigned Reg0, unsigned Reg1,
186 int16_t Imm, SMLoc IDLoc,
187 const MCSubtargetInfo *STI) {
188 emitRRX(Opcode, Reg0, Reg1, MCOperand::createImm(Imm), IDLoc, STI);
189}
190
191void MipsTargetStreamer::emitAddu(unsigned DstReg, unsigned SrcReg,
192 unsigned TrgReg, bool Is64Bit,
193 const MCSubtargetInfo *STI) {
194 emitRRR(Is64Bit ? Mips::DADDu : Mips::ADDu, DstReg, SrcReg, TrgReg, SMLoc(),
195 STI);
196}
197
198void MipsTargetStreamer::emitDSLL(unsigned DstReg, unsigned SrcReg,
199 int16_t ShiftAmount, SMLoc IDLoc,
200 const MCSubtargetInfo *STI) {
201 if (ShiftAmount >= 32) {
202 emitRRI(Mips::DSLL32, DstReg, SrcReg, ShiftAmount - 32, IDLoc, STI);
203 return;
204 }
205
206 emitRRI(Mips::DSLL, DstReg, SrcReg, ShiftAmount, IDLoc, STI);
207}
208
209void MipsTargetStreamer::emitEmptyDelaySlot(bool hasShortDelaySlot, SMLoc IDLoc,
210 const MCSubtargetInfo *STI) {
211 if (hasShortDelaySlot)
212 emitRR(Mips::MOVE16_MM, Mips::ZERO, Mips::ZERO, IDLoc, STI);
213 else
214 emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI);
215}
216
217void MipsTargetStreamer::emitNop(SMLoc IDLoc, const MCSubtargetInfo *STI) {
218 emitRRI(Mips::SLL, Mips::ZERO, Mips::ZERO, 0, IDLoc, STI);
219}
220
Daniel Sanders7225cd52016-04-29 16:16:49 +0000221/// Emit the $gp restore operation for .cprestore.
222void MipsTargetStreamer::emitGPRestore(int Offset, SMLoc IDLoc,
223 const MCSubtargetInfo *STI) {
224 emitLoadWithImmOffset(Mips::LW, Mips::GP, Mips::SP, Offset, Mips::GP, IDLoc,
225 STI);
226}
227
228/// Emit a store instruction with an immediate offset.
Daniel Sandersfba875f2016-04-29 13:43:45 +0000229void MipsTargetStreamer::emitStoreWithImmOffset(
230 unsigned Opcode, unsigned SrcReg, unsigned BaseReg, int64_t Offset,
231 unsigned ATReg, SMLoc IDLoc, const MCSubtargetInfo *STI) {
Daniel Sanders7225cd52016-04-29 16:16:49 +0000232 if (isInt<16>(Offset)) {
233 emitRRI(Opcode, SrcReg, BaseReg, Offset, IDLoc, STI);
234 return;
235 }
236
Daniel Sandersfba875f2016-04-29 13:43:45 +0000237 // sw $8, offset($8) => lui $at, %hi(offset)
238 // add $at, $at, $8
239 // sw $8, %lo(offset)($at)
240
241 unsigned LoOffset = Offset & 0x0000ffff;
242 unsigned HiOffset = (Offset & 0xffff0000) >> 16;
243
244 // If msb of LoOffset is 1(negative number) we must increment HiOffset
245 // to account for the sign-extension of the low part.
246 if (LoOffset & 0x8000)
247 HiOffset++;
248
249 // Generate the base address in ATReg.
250 emitRI(Mips::LUi, ATReg, HiOffset, IDLoc, STI);
251 if (BaseReg != Mips::ZERO)
252 emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI);
253 // Emit the store with the adjusted base and offset.
254 emitRRI(Opcode, SrcReg, ATReg, LoOffset, IDLoc, STI);
255}
256
257/// Emit a store instruction with an symbol offset. Symbols are assumed to be
258/// out of range for a simm16 will be expanded to appropriate instructions.
259void MipsTargetStreamer::emitStoreWithSymOffset(
260 unsigned Opcode, unsigned SrcReg, unsigned BaseReg, MCOperand &HiOperand,
261 MCOperand &LoOperand, unsigned ATReg, SMLoc IDLoc,
262 const MCSubtargetInfo *STI) {
263 // sw $8, sym => lui $at, %hi(sym)
264 // sw $8, %lo(sym)($at)
265
266 // Generate the base address in ATReg.
267 emitRX(Mips::LUi, ATReg, HiOperand, IDLoc, STI);
268 if (BaseReg != Mips::ZERO)
269 emitRRR(Mips::ADDu, ATReg, ATReg, BaseReg, IDLoc, STI);
270 // Emit the store with the adjusted base and offset.
271 emitRRX(Opcode, SrcReg, ATReg, LoOperand, IDLoc, STI);
272}
273
Daniel Sanders7225cd52016-04-29 16:16:49 +0000274/// Emit a load instruction with an immediate offset. DstReg and TmpReg are
275/// permitted to be the same register iff DstReg is distinct from BaseReg and
276/// DstReg is a GPR. It is the callers responsibility to identify such cases
277/// and pass the appropriate register in TmpReg.
Daniel Sandersfba875f2016-04-29 13:43:45 +0000278void MipsTargetStreamer::emitLoadWithImmOffset(unsigned Opcode, unsigned DstReg,
279 unsigned BaseReg, int64_t Offset,
280 unsigned TmpReg, SMLoc IDLoc,
281 const MCSubtargetInfo *STI) {
Daniel Sanders7225cd52016-04-29 16:16:49 +0000282 if (isInt<16>(Offset)) {
283 emitRRI(Opcode, DstReg, BaseReg, Offset, IDLoc, STI);
284 return;
285 }
286
Daniel Sandersfba875f2016-04-29 13:43:45 +0000287 // 1) lw $8, offset($9) => lui $8, %hi(offset)
288 // add $8, $8, $9
289 // lw $8, %lo(offset)($9)
290 // 2) lw $8, offset($8) => lui $at, %hi(offset)
291 // add $at, $at, $8
292 // lw $8, %lo(offset)($at)
293
294 unsigned LoOffset = Offset & 0x0000ffff;
295 unsigned HiOffset = (Offset & 0xffff0000) >> 16;
296
297 // If msb of LoOffset is 1(negative number) we must increment HiOffset
298 // to account for the sign-extension of the low part.
299 if (LoOffset & 0x8000)
300 HiOffset++;
301
302 // Generate the base address in TmpReg.
303 emitRI(Mips::LUi, TmpReg, HiOffset, IDLoc, STI);
304 if (BaseReg != Mips::ZERO)
305 emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI);
306 // Emit the load with the adjusted base and offset.
307 emitRRI(Opcode, DstReg, TmpReg, LoOffset, IDLoc, STI);
308}
309
310/// Emit a load instruction with an symbol offset. Symbols are assumed to be
311/// out of range for a simm16 will be expanded to appropriate instructions.
312/// DstReg and TmpReg are permitted to be the same register iff DstReg is a
313/// GPR. It is the callers responsibility to identify such cases and pass the
314/// appropriate register in TmpReg.
315void MipsTargetStreamer::emitLoadWithSymOffset(unsigned Opcode, unsigned DstReg,
316 unsigned BaseReg,
317 MCOperand &HiOperand,
318 MCOperand &LoOperand,
319 unsigned TmpReg, SMLoc IDLoc,
320 const MCSubtargetInfo *STI) {
321 // 1) lw $8, sym => lui $8, %hi(sym)
322 // lw $8, %lo(sym)($8)
323 // 2) ldc1 $f0, sym => lui $at, %hi(sym)
324 // ldc1 $f0, %lo(sym)($at)
325
326 // Generate the base address in TmpReg.
327 emitRX(Mips::LUi, TmpReg, HiOperand, IDLoc, STI);
328 if (BaseReg != Mips::ZERO)
329 emitRRR(Mips::ADDu, TmpReg, TmpReg, BaseReg, IDLoc, STI);
330 // Emit the load with the adjusted base and offset.
331 emitRRX(Opcode, DstReg, TmpReg, LoOperand, IDLoc, STI);
332}
333
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000334MipsTargetAsmStreamer::MipsTargetAsmStreamer(MCStreamer &S,
335 formatted_raw_ostream &OS)
336 : MipsTargetStreamer(S), OS(OS) {}
Jack Carter6ef6cc52013-11-19 20:53:28 +0000337
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000338void MipsTargetAsmStreamer::emitDirectiveSetMicroMips() {
339 OS << "\t.set\tmicromips\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000340 forbidModuleDirective();
Jack Carter6ef6cc52013-11-19 20:53:28 +0000341}
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000342
343void MipsTargetAsmStreamer::emitDirectiveSetNoMicroMips() {
344 OS << "\t.set\tnomicromips\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000345 forbidModuleDirective();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000346}
347
Rafael Espindola6633d572014-01-14 18:57:12 +0000348void MipsTargetAsmStreamer::emitDirectiveSetMips16() {
349 OS << "\t.set\tmips16\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000350 forbidModuleDirective();
Rafael Espindola6633d572014-01-14 18:57:12 +0000351}
352
353void MipsTargetAsmStreamer::emitDirectiveSetNoMips16() {
354 OS << "\t.set\tnomips16\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000355 MipsTargetStreamer::emitDirectiveSetNoMips16();
Rafael Espindola6633d572014-01-14 18:57:12 +0000356}
357
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000358void MipsTargetAsmStreamer::emitDirectiveSetReorder() {
359 OS << "\t.set\treorder\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000360 MipsTargetStreamer::emitDirectiveSetReorder();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000361}
362
363void MipsTargetAsmStreamer::emitDirectiveSetNoReorder() {
364 OS << "\t.set\tnoreorder\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000365 forbidModuleDirective();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000366}
367
368void MipsTargetAsmStreamer::emitDirectiveSetMacro() {
369 OS << "\t.set\tmacro\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000370 MipsTargetStreamer::emitDirectiveSetMacro();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000371}
372
373void MipsTargetAsmStreamer::emitDirectiveSetNoMacro() {
374 OS << "\t.set\tnomacro\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000375 MipsTargetStreamer::emitDirectiveSetNoMacro();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000376}
377
Daniel Sanders44934432014-08-07 12:03:36 +0000378void MipsTargetAsmStreamer::emitDirectiveSetMsa() {
379 OS << "\t.set\tmsa\n";
380 MipsTargetStreamer::emitDirectiveSetMsa();
381}
382
383void MipsTargetAsmStreamer::emitDirectiveSetNoMsa() {
384 OS << "\t.set\tnomsa\n";
385 MipsTargetStreamer::emitDirectiveSetNoMsa();
386}
387
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000388void MipsTargetAsmStreamer::emitDirectiveSetAt() {
389 OS << "\t.set\tat\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000390 MipsTargetStreamer::emitDirectiveSetAt();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000391}
392
Toma Tabacu16a74492015-02-13 10:30:57 +0000393void MipsTargetAsmStreamer::emitDirectiveSetAtWithArg(unsigned RegNo) {
394 OS << "\t.set\tat=$" << Twine(RegNo) << "\n";
395 MipsTargetStreamer::emitDirectiveSetAtWithArg(RegNo);
396}
397
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000398void MipsTargetAsmStreamer::emitDirectiveSetNoAt() {
399 OS << "\t.set\tnoat\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000400 MipsTargetStreamer::emitDirectiveSetNoAt();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000401}
402
403void MipsTargetAsmStreamer::emitDirectiveEnd(StringRef Name) {
404 OS << "\t.end\t" << Name << '\n';
405}
406
Rafael Espindola6633d572014-01-14 18:57:12 +0000407void MipsTargetAsmStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {
408 OS << "\t.ent\t" << Symbol.getName() << '\n';
409}
410
Jack Carter0cd3c192014-01-06 23:27:31 +0000411void MipsTargetAsmStreamer::emitDirectiveAbiCalls() { OS << "\t.abicalls\n"; }
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000412
413void MipsTargetAsmStreamer::emitDirectiveNaN2008() { OS << "\t.nan\t2008\n"; }
414
415void MipsTargetAsmStreamer::emitDirectiveNaNLegacy() {
416 OS << "\t.nan\tlegacy\n";
417}
418
Jack Carter0cd3c192014-01-06 23:27:31 +0000419void MipsTargetAsmStreamer::emitDirectiveOptionPic0() {
420 OS << "\t.option\tpic0\n";
421}
422
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000423void MipsTargetAsmStreamer::emitDirectiveOptionPic2() {
424 OS << "\t.option\tpic2\n";
425}
426
Toma Tabacu9ca50962015-04-16 09:53:47 +0000427void MipsTargetAsmStreamer::emitDirectiveInsn() {
428 MipsTargetStreamer::emitDirectiveInsn();
429 OS << "\t.insn\n";
430}
431
Rafael Espindola054234f2014-01-27 03:53:56 +0000432void MipsTargetAsmStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
433 unsigned ReturnReg) {
434 OS << "\t.frame\t$"
435 << StringRef(MipsInstPrinter::getRegisterName(StackReg)).lower() << ","
436 << StackSize << ",$"
Rafael Espindola25fa2912014-01-27 04:33:11 +0000437 << StringRef(MipsInstPrinter::getRegisterName(ReturnReg)).lower() << '\n';
438}
439
Toma Tabacu85618b32014-08-19 14:22:52 +0000440void MipsTargetAsmStreamer::emitDirectiveSetArch(StringRef Arch) {
441 OS << "\t.set arch=" << Arch << "\n";
442 MipsTargetStreamer::emitDirectiveSetArch(Arch);
443}
444
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000445void MipsTargetAsmStreamer::emitDirectiveSetMips0() {
446 OS << "\t.set\tmips0\n";
447 MipsTargetStreamer::emitDirectiveSetMips0();
448}
Toma Tabacu26647792014-09-09 12:52:14 +0000449
Daniel Sandersf0df2212014-08-04 12:20:00 +0000450void MipsTargetAsmStreamer::emitDirectiveSetMips1() {
451 OS << "\t.set\tmips1\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000452 MipsTargetStreamer::emitDirectiveSetMips1();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000453}
454
455void MipsTargetAsmStreamer::emitDirectiveSetMips2() {
456 OS << "\t.set\tmips2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000457 MipsTargetStreamer::emitDirectiveSetMips2();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000458}
459
460void MipsTargetAsmStreamer::emitDirectiveSetMips3() {
461 OS << "\t.set\tmips3\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000462 MipsTargetStreamer::emitDirectiveSetMips3();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000463}
464
465void MipsTargetAsmStreamer::emitDirectiveSetMips4() {
466 OS << "\t.set\tmips4\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000467 MipsTargetStreamer::emitDirectiveSetMips4();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000468}
469
470void MipsTargetAsmStreamer::emitDirectiveSetMips5() {
471 OS << "\t.set\tmips5\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000472 MipsTargetStreamer::emitDirectiveSetMips5();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000473}
474
475void MipsTargetAsmStreamer::emitDirectiveSetMips32() {
476 OS << "\t.set\tmips32\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000477 MipsTargetStreamer::emitDirectiveSetMips32();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000478}
479
Vladimir Medic615b26e2014-03-04 09:54:09 +0000480void MipsTargetAsmStreamer::emitDirectiveSetMips32R2() {
481 OS << "\t.set\tmips32r2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000482 MipsTargetStreamer::emitDirectiveSetMips32R2();
Vladimir Medic615b26e2014-03-04 09:54:09 +0000483}
484
Daniel Sanders17793142015-02-18 16:24:50 +0000485void MipsTargetAsmStreamer::emitDirectiveSetMips32R3() {
486 OS << "\t.set\tmips32r3\n";
487 MipsTargetStreamer::emitDirectiveSetMips32R3();
488}
489
490void MipsTargetAsmStreamer::emitDirectiveSetMips32R5() {
491 OS << "\t.set\tmips32r5\n";
492 MipsTargetStreamer::emitDirectiveSetMips32R5();
493}
494
Daniel Sandersf0df2212014-08-04 12:20:00 +0000495void MipsTargetAsmStreamer::emitDirectiveSetMips32R6() {
496 OS << "\t.set\tmips32r6\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000497 MipsTargetStreamer::emitDirectiveSetMips32R6();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000498}
499
Matheus Almeida3b9c63d2014-03-26 15:14:32 +0000500void MipsTargetAsmStreamer::emitDirectiveSetMips64() {
501 OS << "\t.set\tmips64\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000502 MipsTargetStreamer::emitDirectiveSetMips64();
Matheus Almeida3b9c63d2014-03-26 15:14:32 +0000503}
504
Matheus Almeidaa2cd0092014-03-26 14:52:22 +0000505void MipsTargetAsmStreamer::emitDirectiveSetMips64R2() {
506 OS << "\t.set\tmips64r2\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000507 MipsTargetStreamer::emitDirectiveSetMips64R2();
Matheus Almeidaa2cd0092014-03-26 14:52:22 +0000508}
509
Daniel Sanders17793142015-02-18 16:24:50 +0000510void MipsTargetAsmStreamer::emitDirectiveSetMips64R3() {
511 OS << "\t.set\tmips64r3\n";
512 MipsTargetStreamer::emitDirectiveSetMips64R3();
513}
514
515void MipsTargetAsmStreamer::emitDirectiveSetMips64R5() {
516 OS << "\t.set\tmips64r5\n";
517 MipsTargetStreamer::emitDirectiveSetMips64R5();
518}
519
Daniel Sandersf0df2212014-08-04 12:20:00 +0000520void MipsTargetAsmStreamer::emitDirectiveSetMips64R6() {
521 OS << "\t.set\tmips64r6\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000522 MipsTargetStreamer::emitDirectiveSetMips64R6();
Daniel Sandersf0df2212014-08-04 12:20:00 +0000523}
524
Vladimir Medic27c398e2014-03-05 11:05:09 +0000525void MipsTargetAsmStreamer::emitDirectiveSetDsp() {
526 OS << "\t.set\tdsp\n";
Toma Tabacu88f05ce2014-08-13 12:48:12 +0000527 MipsTargetStreamer::emitDirectiveSetDsp();
Vladimir Medic27c398e2014-03-05 11:05:09 +0000528}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000529
Toma Tabacu351b2fe2014-09-17 09:01:54 +0000530void MipsTargetAsmStreamer::emitDirectiveSetNoDsp() {
531 OS << "\t.set\tnodsp\n";
532 MipsTargetStreamer::emitDirectiveSetNoDsp();
533}
534
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000535void MipsTargetAsmStreamer::emitDirectiveSetPop() {
536 OS << "\t.set\tpop\n";
537 MipsTargetStreamer::emitDirectiveSetPop();
538}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000539
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000540void MipsTargetAsmStreamer::emitDirectiveSetPush() {
541 OS << "\t.set\tpush\n";
542 MipsTargetStreamer::emitDirectiveSetPush();
543}
Toma Tabacu9db22db2014-09-09 10:15:38 +0000544
Toma Tabacu29696502015-06-02 09:48:04 +0000545void MipsTargetAsmStreamer::emitDirectiveSetSoftFloat() {
546 OS << "\t.set\tsoftfloat\n";
547 MipsTargetStreamer::emitDirectiveSetSoftFloat();
548}
549
550void MipsTargetAsmStreamer::emitDirectiveSetHardFloat() {
551 OS << "\t.set\thardfloat\n";
552 MipsTargetStreamer::emitDirectiveSetHardFloat();
553}
554
Rafael Espindola25fa2912014-01-27 04:33:11 +0000555// Print a 32 bit hex number with all numbers.
556static void printHex32(unsigned Value, raw_ostream &OS) {
557 OS << "0x";
558 for (int i = 7; i >= 0; i--)
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000559 OS.write_hex((Value & (0xF << (i * 4))) >> (i * 4));
Rafael Espindola25fa2912014-01-27 04:33:11 +0000560}
561
562void MipsTargetAsmStreamer::emitMask(unsigned CPUBitmask,
563 int CPUTopSavedRegOff) {
564 OS << "\t.mask \t";
565 printHex32(CPUBitmask, OS);
566 OS << ',' << CPUTopSavedRegOff << '\n';
567}
568
569void MipsTargetAsmStreamer::emitFMask(unsigned FPUBitmask,
570 int FPUTopSavedRegOff) {
571 OS << "\t.fmask\t";
572 printHex32(FPUBitmask, OS);
573 OS << "," << FPUTopSavedRegOff << '\n';
Rafael Espindola054234f2014-01-27 03:53:56 +0000574}
575
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000576void MipsTargetAsmStreamer::emitDirectiveCpLoad(unsigned RegNo) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000577 OS << "\t.cpload\t$"
578 << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << "\n";
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000579 forbidModuleDirective();
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000580}
581
Daniel Sandersdf8510d2016-05-11 12:48:19 +0000582bool MipsTargetAsmStreamer::emitDirectiveCpRestore(
583 int Offset, std::function<unsigned()> GetATReg, SMLoc IDLoc,
584 const MCSubtargetInfo *STI) {
585 MipsTargetStreamer::emitDirectiveCpRestore(Offset, GetATReg, IDLoc, STI);
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000586 OS << "\t.cprestore\t" << Offset << "\n";
Daniel Sandersdf8510d2016-05-11 12:48:19 +0000587 return true;
Daniel Sanderse2982ad2015-09-17 16:08:39 +0000588}
589
Matheus Almeidad92a3fa2014-05-01 10:24:46 +0000590void MipsTargetAsmStreamer::emitDirectiveCpsetup(unsigned RegNo,
591 int RegOrOffset,
592 const MCSymbol &Sym,
593 bool IsReg) {
594 OS << "\t.cpsetup\t$"
595 << StringRef(MipsInstPrinter::getRegisterName(RegNo)).lower() << ", ";
596
597 if (IsReg)
598 OS << "$"
599 << StringRef(MipsInstPrinter::getRegisterName(RegOrOffset)).lower();
600 else
601 OS << RegOrOffset;
602
603 OS << ", ";
604
Daniel Sanders5d796282015-09-21 09:26:55 +0000605 OS << Sym.getName();
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000606 forbidModuleDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000607}
608
Daniel Sandersf173dda2015-09-22 10:50:09 +0000609void MipsTargetAsmStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
610 bool SaveLocationIsRegister) {
611 OS << "\t.cpreturn";
612 forbidModuleDirective();
613}
614
Toma Tabacua64e5402015-06-25 12:44:38 +0000615void MipsTargetAsmStreamer::emitDirectiveModuleFP() {
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000616 OS << "\t.module\tfp=";
Toma Tabacua64e5402015-06-25 12:44:38 +0000617 OS << ABIFlagsSection.getFpABIString(ABIFlagsSection.getFpABI()) << "\n";
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000618}
619
Daniel Sanders7e527422014-07-10 13:38:23 +0000620void MipsTargetAsmStreamer::emitDirectiveSetFp(
621 MipsABIFlagsSection::FpABIKind Value) {
Toma Tabacu4e0cf8e2015-03-06 12:15:12 +0000622 MipsTargetStreamer::emitDirectiveSetFp(Value);
623
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000624 OS << "\t.set\tfp=";
Daniel Sanders7e527422014-07-10 13:38:23 +0000625 OS << ABIFlagsSection.getFpABIString(Value) << "\n";
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000626}
627
Toma Tabacu3c499582015-06-25 10:56:57 +0000628void MipsTargetAsmStreamer::emitDirectiveModuleOddSPReg() {
629 MipsTargetStreamer::emitDirectiveModuleOddSPReg();
Daniel Sanders7e527422014-07-10 13:38:23 +0000630
Toma Tabacu3c499582015-06-25 10:56:57 +0000631 OS << "\t.module\t" << (ABIFlagsSection.OddSPReg ? "" : "no") << "oddspreg\n";
Daniel Sanders7e527422014-07-10 13:38:23 +0000632}
633
Toma Tabacu32c72aa2015-06-30 09:36:50 +0000634void MipsTargetAsmStreamer::emitDirectiveSetOddSPReg() {
635 MipsTargetStreamer::emitDirectiveSetOddSPReg();
636 OS << "\t.set\toddspreg\n";
637}
638
639void MipsTargetAsmStreamer::emitDirectiveSetNoOddSPReg() {
640 MipsTargetStreamer::emitDirectiveSetNoOddSPReg();
641 OS << "\t.set\tnooddspreg\n";
642}
643
Toma Tabacu0f093132015-06-30 13:46:03 +0000644void MipsTargetAsmStreamer::emitDirectiveModuleSoftFloat() {
645 OS << "\t.module\tsoftfloat\n";
646}
647
648void MipsTargetAsmStreamer::emitDirectiveModuleHardFloat() {
649 OS << "\t.module\thardfloat\n";
650}
651
Jack Carter0cd3c192014-01-06 23:27:31 +0000652// This part is for ELF object output.
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000653MipsTargetELFStreamer::MipsTargetELFStreamer(MCStreamer &S,
654 const MCSubtargetInfo &STI)
Rafael Espindola972e71a2014-01-31 23:10:26 +0000655 : MipsTargetStreamer(S), MicroMipsEnabled(false), STI(STI) {
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000656 MCAssembler &MCA = getStreamer().getAssembler();
Daniel Sanders8de3d3c2016-05-06 14:37:24 +0000657
658 // It's possible that MCObjectFileInfo isn't fully initialized at this point
659 // due to an initialization order problem where LLVMTargetMachine creates the
660 // target streamer before TargetLoweringObjectFile calls
661 // InitializeMCObjectFileInfo. There doesn't seem to be a single place that
662 // covers all cases so this statement covers most cases and direct object
663 // emission must call setPic() once MCObjectFileInfo has been initialized. The
664 // cases we don't handle here are covered by MipsAsmPrinter.
Simon Atanasyanc99ce682015-03-24 12:24:56 +0000665 Pic = MCA.getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000666
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000667 const FeatureBitset &Features = STI.getFeatureBits();
Eric Christophera5762812015-01-26 17:33:46 +0000668
669 // Set the header flags that we can in the constructor.
670 // FIXME: This is a fairly terrible hack. We set the rest
671 // of these in the destructor. The problem here is two-fold:
672 //
673 // a: Some of the eflags can be set/reset by directives.
674 // b: There aren't any usage paths that initialize the ABI
675 // pointer until after we initialize either an assembler
676 // or the target machine.
677 // We can fix this by making the target streamer construct
678 // the ABI, but this is fraught with wide ranging dependency
679 // issues as well.
680 unsigned EFlags = MCA.getELFHeaderEFlags();
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000681
682 // Architecture
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000683 if (Features[Mips::FeatureMips64r6])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000684 EFlags |= ELF::EF_MIPS_ARCH_64R6;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000685 else if (Features[Mips::FeatureMips64r2] ||
686 Features[Mips::FeatureMips64r3] ||
687 Features[Mips::FeatureMips64r5])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000688 EFlags |= ELF::EF_MIPS_ARCH_64R2;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000689 else if (Features[Mips::FeatureMips64])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000690 EFlags |= ELF::EF_MIPS_ARCH_64;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000691 else if (Features[Mips::FeatureMips5])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000692 EFlags |= ELF::EF_MIPS_ARCH_5;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000693 else if (Features[Mips::FeatureMips4])
Daniel Sandersf7b32292014-04-03 12:13:36 +0000694 EFlags |= ELF::EF_MIPS_ARCH_4;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000695 else if (Features[Mips::FeatureMips3])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000696 EFlags |= ELF::EF_MIPS_ARCH_3;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000697 else if (Features[Mips::FeatureMips32r6])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000698 EFlags |= ELF::EF_MIPS_ARCH_32R6;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000699 else if (Features[Mips::FeatureMips32r2] ||
700 Features[Mips::FeatureMips32r3] ||
701 Features[Mips::FeatureMips32r5])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000702 EFlags |= ELF::EF_MIPS_ARCH_32R2;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000703 else if (Features[Mips::FeatureMips32])
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000704 EFlags |= ELF::EF_MIPS_ARCH_32;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000705 else if (Features[Mips::FeatureMips2])
Daniel Sanders950f48d2014-07-04 15:21:53 +0000706 EFlags |= ELF::EF_MIPS_ARCH_2;
707 else
708 EFlags |= ELF::EF_MIPS_ARCH_1;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000709
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000710 // Other options.
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000711 if (Features[Mips::FeatureNaN2008])
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000712 EFlags |= ELF::EF_MIPS_NAN2008;
713
Daniel Sanders16ec6c12014-07-17 09:52:56 +0000714 // -mabicalls and -mplt are not implemented but we should act as if they were
715 // given.
716 EFlags |= ELF::EF_MIPS_CPIC;
Daniel Sanders16ec6c12014-07-17 09:52:56 +0000717
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000718 MCA.setELFHeaderEFlags(EFlags);
719}
Jack Carter86ac5c12013-11-18 23:55:27 +0000720
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000721void MipsTargetELFStreamer::emitLabel(MCSymbol *S) {
722 auto *Symbol = cast<MCSymbolELF>(S);
Rafael Espindola26e917c2014-01-15 03:07:12 +0000723 if (!isMicroMipsEnabled())
724 return;
Rafael Espindolac73aed12015-06-03 19:03:11 +0000725 getStreamer().getAssembler().registerSymbol(*Symbol);
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000726 uint8_t Type = Symbol->getType();
Rafael Espindola26e917c2014-01-15 03:07:12 +0000727 if (Type != ELF::STT_FUNC)
728 return;
729
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000730 Symbol->setOther(ELF::STO_MIPS_MICROMIPS);
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000731}
732
Rafael Espindola972e71a2014-01-31 23:10:26 +0000733void MipsTargetELFStreamer::finish() {
734 MCAssembler &MCA = getStreamer().getAssembler();
Daniel Sanders68c37472014-07-21 13:30:55 +0000735 const MCObjectFileInfo &OFI = *MCA.getContext().getObjectFileInfo();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000736
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000737 // .bss, .text and .data are always at least 16-byte aligned.
Rafael Espindola967d6a62015-05-21 21:02:35 +0000738 MCSection &TextSection = *OFI.getTextSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000739 MCA.registerSection(TextSection);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000740 MCSection &DataSection = *OFI.getDataSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000741 MCA.registerSection(DataSection);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000742 MCSection &BSSSection = *OFI.getBSSSection();
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000743 MCA.registerSection(BSSSection);
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000744
Rafael Espindola967d6a62015-05-21 21:02:35 +0000745 TextSection.setAlignment(std::max(16u, TextSection.getAlignment()));
746 DataSection.setAlignment(std::max(16u, DataSection.getAlignment()));
747 BSSSection.setAlignment(std::max(16u, BSSSection.getAlignment()));
Daniel Sanders41ffa5d2014-07-14 15:05:51 +0000748
Daniel Sandersc07f06a2016-05-04 13:21:06 +0000749 if (RoundSectionSizes) {
750 // Make sections sizes a multiple of the alignment. This is useful for
751 // verifying the output of IAS against the output of other assemblers but
752 // it's not necessary to produce a correct object and increases section
753 // size.
754 MCStreamer &OS = getStreamer();
755 for (MCSection &S : MCA) {
756 MCSectionELF &Section = static_cast<MCSectionELF &>(S);
Daniel Sanders9db710a2016-04-29 12:44:07 +0000757
Daniel Sandersc07f06a2016-05-04 13:21:06 +0000758 unsigned Alignment = Section.getAlignment();
759 if (Alignment) {
760 OS.SwitchSection(&Section);
761 if (Section.UseCodeAlign())
762 OS.EmitCodeAlignment(Alignment, Alignment);
763 else
764 OS.EmitValueToAlignment(Alignment, 0, 1, Alignment);
765 }
Daniel Sanders9db710a2016-04-29 12:44:07 +0000766 }
767 }
768
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000769 const FeatureBitset &Features = STI.getFeatureBits();
Eric Christophera5762812015-01-26 17:33:46 +0000770
771 // Update e_header flags. See the FIXME and comment above in
772 // the constructor for a full rundown on this.
773 unsigned EFlags = MCA.getELFHeaderEFlags();
774
775 // ABI
776 // N64 does not require any ABI bits.
777 if (getABI().IsO32())
778 EFlags |= ELF::EF_MIPS_ABI_O32;
779 else if (getABI().IsN32())
780 EFlags |= ELF::EF_MIPS_ABI2;
781
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000782 if (Features[Mips::FeatureGP64Bit]) {
Eric Christophera5762812015-01-26 17:33:46 +0000783 if (getABI().IsO32())
784 EFlags |= ELF::EF_MIPS_32BITMODE; /* Compatibility Mode */
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000785 } else if (Features[Mips::FeatureMips64r2] || Features[Mips::FeatureMips64])
Eric Christophera5762812015-01-26 17:33:46 +0000786 EFlags |= ELF::EF_MIPS_32BITMODE;
787
788 // If we've set the cpic eflag and we're n64, go ahead and set the pic
789 // one as well.
790 if (EFlags & ELF::EF_MIPS_CPIC && getABI().IsN64())
791 EFlags |= ELF::EF_MIPS_PIC;
792
793 MCA.setELFHeaderEFlags(EFlags);
794
Daniel Sanders68c37472014-07-21 13:30:55 +0000795 // Emit all the option records.
796 // At the moment we are only emitting .Mips.options (ODK_REGINFO) and
797 // .reginfo.
798 MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer);
799 MEF.EmitMipsOptionRecords();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000800
Vladimir Medicfb8a2a92014-07-08 08:59:22 +0000801 emitMipsAbiFlags();
Rafael Espindola972e71a2014-01-31 23:10:26 +0000802}
803
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000804void MipsTargetELFStreamer::emitAssignment(MCSymbol *S, const MCExpr *Value) {
805 auto *Symbol = cast<MCSymbolELF>(S);
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000806 // If on rhs is micromips symbol then mark Symbol as microMips.
807 if (Value->getKind() != MCExpr::SymbolRef)
808 return;
Rafael Espindola95fb9b92015-06-02 20:38:46 +0000809 const auto &RhsSym = cast<MCSymbolELF>(
810 static_cast<const MCSymbolRefExpr *>(Value)->getSymbol());
Toma Tabacu2cc44f52015-04-16 13:37:32 +0000811
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000812 if (!(RhsSym.getOther() & ELF::STO_MIPS_MICROMIPS))
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000813 return;
814
Rafael Espindola8c006ee2015-06-04 05:59:23 +0000815 Symbol->setOther(ELF::STO_MIPS_MICROMIPS);
Zoran Jovanovic28221d82014-03-20 09:44:49 +0000816}
817
Jack Carter86ac5c12013-11-18 23:55:27 +0000818MCELFStreamer &MipsTargetELFStreamer::getStreamer() {
Rafael Espindola24ea09e2014-01-26 06:06:37 +0000819 return static_cast<MCELFStreamer &>(Streamer);
Jack Carter86ac5c12013-11-18 23:55:27 +0000820}
821
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000822void MipsTargetELFStreamer::emitDirectiveSetMicroMips() {
823 MicroMipsEnabled = true;
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000824
825 MCAssembler &MCA = getStreamer().getAssembler();
826 unsigned Flags = MCA.getELFHeaderEFlags();
827 Flags |= ELF::EF_MIPS_MICROMIPS;
828 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000829 forbidModuleDirective();
Jack Carter86ac5c12013-11-18 23:55:27 +0000830}
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000831
832void MipsTargetELFStreamer::emitDirectiveSetNoMicroMips() {
833 MicroMipsEnabled = false;
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000834 forbidModuleDirective();
Rafael Espindola6d5f7ce2014-01-14 04:25:13 +0000835}
836
Rafael Espindola6633d572014-01-14 18:57:12 +0000837void MipsTargetELFStreamer::emitDirectiveSetMips16() {
Rafael Espindolae7583752014-01-24 16:13:20 +0000838 MCAssembler &MCA = getStreamer().getAssembler();
839 unsigned Flags = MCA.getELFHeaderEFlags();
840 Flags |= ELF::EF_MIPS_ARCH_ASE_M16;
841 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000842 forbidModuleDirective();
Rafael Espindola6633d572014-01-14 18:57:12 +0000843}
844
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000845void MipsTargetELFStreamer::emitDirectiveSetNoReorder() {
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000846 MCAssembler &MCA = getStreamer().getAssembler();
847 unsigned Flags = MCA.getELFHeaderEFlags();
848 Flags |= ELF::EF_MIPS_NOREORDER;
849 MCA.setELFHeaderEFlags(Flags);
Daniel Sanderscdb45fa2014-08-14 09:18:14 +0000850 forbidModuleDirective();
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000851}
852
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000853void MipsTargetELFStreamer::emitDirectiveEnd(StringRef Name) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000854 MCAssembler &MCA = getStreamer().getAssembler();
855 MCContext &Context = MCA.getContext();
856 MCStreamer &OS = getStreamer();
857
Scott Egerton219fae92016-02-17 11:15:16 +0000858 MCSectionELF *Sec = Context.getELFSection(".pdr", ELF::SHT_PROGBITS, 0);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000859
Daniel Sanders2b561332015-11-23 16:08:03 +0000860 MCSymbol *Sym = Context.getOrCreateSymbol(Name);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000861 const MCSymbolRefExpr *ExprRef =
Daniel Sanders2b561332015-11-23 16:08:03 +0000862 MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None, Context);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000863
Rafael Espindolabb9a71c2015-05-26 15:07:25 +0000864 MCA.registerSection(*Sec);
Rafael Espindola967d6a62015-05-21 21:02:35 +0000865 Sec->setAlignment(4);
Daniel Sandersd97a6342014-08-13 10:07:34 +0000866
867 OS.PushSection();
868
869 OS.SwitchSection(Sec);
870
871 OS.EmitValueImpl(ExprRef, 4);
872
873 OS.EmitIntValue(GPRInfoSet ? GPRBitMask : 0, 4); // reg_mask
874 OS.EmitIntValue(GPRInfoSet ? GPROffset : 0, 4); // reg_offset
875
876 OS.EmitIntValue(FPRInfoSet ? FPRBitMask : 0, 4); // fpreg_mask
877 OS.EmitIntValue(FPRInfoSet ? FPROffset : 0, 4); // fpreg_offset
878
879 OS.EmitIntValue(FrameInfoSet ? FrameOffset : 0, 4); // frame_offset
880 OS.EmitIntValue(FrameInfoSet ? FrameReg : 0, 4); // frame_reg
881 OS.EmitIntValue(FrameInfoSet ? ReturnReg : 0, 4); // return_reg
882
883 // The .end directive marks the end of a procedure. Invalidate
884 // the information gathered up until this point.
885 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
886
887 OS.PopSection();
Daniel Sanders2b561332015-11-23 16:08:03 +0000888
889 // .end also implicitly sets the size.
890 MCSymbol *CurPCSym = Context.createTempSymbol();
891 OS.EmitLabel(CurPCSym);
892 const MCExpr *Size = MCBinaryExpr::createSub(
893 MCSymbolRefExpr::create(CurPCSym, MCSymbolRefExpr::VK_None, Context),
894 ExprRef, Context);
895 int64_t AbsSize;
896 if (!Size->evaluateAsAbsolute(AbsSize, MCA))
897 llvm_unreachable("Function size must be evaluatable as absolute");
898 Size = MCConstantExpr::create(AbsSize, Context);
899 static_cast<MCSymbolELF *>(Sym)->setSize(Size);
Rafael Espindolaeb0a8af2014-01-26 05:06:48 +0000900}
901
Rafael Espindola6633d572014-01-14 18:57:12 +0000902void MipsTargetELFStreamer::emitDirectiveEnt(const MCSymbol &Symbol) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000903 GPRInfoSet = FPRInfoSet = FrameInfoSet = false;
Daniel Sanders2b561332015-11-23 16:08:03 +0000904
905 // .ent also acts like an implicit '.type symbol, STT_FUNC'
906 static_cast<const MCSymbolELF &>(Symbol).setType(ELF::STT_FUNC);
Rafael Espindola6633d572014-01-14 18:57:12 +0000907}
908
Jack Carter0cd3c192014-01-06 23:27:31 +0000909void MipsTargetELFStreamer::emitDirectiveAbiCalls() {
910 MCAssembler &MCA = getStreamer().getAssembler();
911 unsigned Flags = MCA.getELFHeaderEFlags();
Rafael Espindolacb1953f2014-01-26 06:57:13 +0000912 Flags |= ELF::EF_MIPS_CPIC | ELF::EF_MIPS_PIC;
Jack Carter0cd3c192014-01-06 23:27:31 +0000913 MCA.setELFHeaderEFlags(Flags);
914}
Matheus Almeida0051f2d2014-04-16 15:48:55 +0000915
916void MipsTargetELFStreamer::emitDirectiveNaN2008() {
917 MCAssembler &MCA = getStreamer().getAssembler();
918 unsigned Flags = MCA.getELFHeaderEFlags();
919 Flags |= ELF::EF_MIPS_NAN2008;
920 MCA.setELFHeaderEFlags(Flags);
921}
922
923void MipsTargetELFStreamer::emitDirectiveNaNLegacy() {
924 MCAssembler &MCA = getStreamer().getAssembler();
925 unsigned Flags = MCA.getELFHeaderEFlags();
926 Flags &= ~ELF::EF_MIPS_NAN2008;
927 MCA.setELFHeaderEFlags(Flags);
928}
929
Jack Carter0cd3c192014-01-06 23:27:31 +0000930void MipsTargetELFStreamer::emitDirectiveOptionPic0() {
931 MCAssembler &MCA = getStreamer().getAssembler();
932 unsigned Flags = MCA.getELFHeaderEFlags();
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000933 // This option overrides other PIC options like -KPIC.
934 Pic = false;
Jack Carter0cd3c192014-01-06 23:27:31 +0000935 Flags &= ~ELF::EF_MIPS_PIC;
936 MCA.setELFHeaderEFlags(Flags);
937}
Rafael Espindola054234f2014-01-27 03:53:56 +0000938
Matheus Almeidaf79b2812014-03-26 13:40:29 +0000939void MipsTargetELFStreamer::emitDirectiveOptionPic2() {
940 MCAssembler &MCA = getStreamer().getAssembler();
941 unsigned Flags = MCA.getELFHeaderEFlags();
942 Pic = true;
943 // NOTE: We are following the GAS behaviour here which means the directive
944 // 'pic2' also sets the CPIC bit in the ELF header. This is different from
945 // what is stated in the SYSV ABI which consider the bits EF_MIPS_PIC and
946 // EF_MIPS_CPIC to be mutually exclusive.
947 Flags |= ELF::EF_MIPS_PIC | ELF::EF_MIPS_CPIC;
948 MCA.setELFHeaderEFlags(Flags);
949}
950
Toma Tabacu9ca50962015-04-16 09:53:47 +0000951void MipsTargetELFStreamer::emitDirectiveInsn() {
952 MipsTargetStreamer::emitDirectiveInsn();
953 MipsELFStreamer &MEF = static_cast<MipsELFStreamer &>(Streamer);
954 MEF.createPendingLabelRelocs();
955}
956
Rafael Espindola054234f2014-01-27 03:53:56 +0000957void MipsTargetELFStreamer::emitFrame(unsigned StackReg, unsigned StackSize,
Daniel Sandersd97a6342014-08-13 10:07:34 +0000958 unsigned ReturnReg_) {
959 MCContext &Context = getStreamer().getAssembler().getContext();
960 const MCRegisterInfo *RegInfo = Context.getRegisterInfo();
961
962 FrameInfoSet = true;
963 FrameReg = RegInfo->getEncodingValue(StackReg);
964 FrameOffset = StackSize;
965 ReturnReg = RegInfo->getEncodingValue(ReturnReg_);
Rafael Espindola054234f2014-01-27 03:53:56 +0000966}
Rafael Espindola25fa2912014-01-27 04:33:11 +0000967
968void MipsTargetELFStreamer::emitMask(unsigned CPUBitmask,
969 int CPUTopSavedRegOff) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000970 GPRInfoSet = true;
971 GPRBitMask = CPUBitmask;
972 GPROffset = CPUTopSavedRegOff;
Rafael Espindola25fa2912014-01-27 04:33:11 +0000973}
974
975void MipsTargetELFStreamer::emitFMask(unsigned FPUBitmask,
976 int FPUTopSavedRegOff) {
Daniel Sandersd97a6342014-08-13 10:07:34 +0000977 FPRInfoSet = true;
978 FPRBitMask = FPUBitmask;
979 FPROffset = FPUTopSavedRegOff;
Rafael Espindola25fa2912014-01-27 04:33:11 +0000980}
Vladimir Medic615b26e2014-03-04 09:54:09 +0000981
Toma Tabacuc4c202a2014-10-01 14:53:19 +0000982void MipsTargetELFStreamer::emitDirectiveCpLoad(unsigned RegNo) {
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000983 // .cpload $reg
984 // This directive expands to:
985 // lui $gp, %hi(_gp_disp)
986 // addui $gp, $gp, %lo(_gp_disp)
987 // addu $gp, $gp, $reg
988 // when support for position independent code is enabled.
Eric Christophera5762812015-01-26 17:33:46 +0000989 if (!Pic || (getABI().IsN32() || getABI().IsN64()))
Matheus Almeida525bc4f2014-04-30 11:28:42 +0000990 return;
991
992 // There's a GNU extension controlled by -mno-shared that allows
993 // locally-binding symbols to be accessed using absolute addresses.
994 // This is currently not supported. When supported -mno-shared makes
995 // .cpload expand to:
996 // lui $gp, %hi(__gnu_local_gp)
997 // addiu $gp, $gp, %lo(__gnu_local_gp)
998
999 StringRef SymName("_gp_disp");
1000 MCAssembler &MCA = getStreamer().getAssembler();
Jim Grosbach6f482002015-05-18 18:43:14 +00001001 MCSymbol *GP_Disp = MCA.getContext().getOrCreateSymbol(SymName);
Rafael Espindolab5d316b2015-05-29 20:21:02 +00001002 MCA.registerSymbol(*GP_Disp);
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001003
1004 MCInst TmpInst;
1005 TmpInst.setOpcode(Mips::LUi);
Jim Grosbache9119e42015-05-13 18:37:00 +00001006 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001007 const MCExpr *HiSym = MipsMCExpr::create(
1008 MipsMCExpr::MEK_HI,
1009 MCSymbolRefExpr::create("_gp_disp", MCSymbolRefExpr::VK_None,
1010 MCA.getContext()),
1011 MCA.getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00001012 TmpInst.addOperand(MCOperand::createExpr(HiSym));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001013 getStreamer().EmitInstruction(TmpInst, STI);
1014
1015 TmpInst.clear();
1016
1017 TmpInst.setOpcode(Mips::ADDiu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001018 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1019 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001020 const MCExpr *LoSym = MipsMCExpr::create(
1021 MipsMCExpr::MEK_LO,
1022 MCSymbolRefExpr::create("_gp_disp", MCSymbolRefExpr::VK_None,
1023 MCA.getContext()),
1024 MCA.getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00001025 TmpInst.addOperand(MCOperand::createExpr(LoSym));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001026 getStreamer().EmitInstruction(TmpInst, STI);
1027
1028 TmpInst.clear();
1029
1030 TmpInst.setOpcode(Mips::ADDu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001031 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1032 TmpInst.addOperand(MCOperand::createReg(Mips::GP));
1033 TmpInst.addOperand(MCOperand::createReg(RegNo));
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001034 getStreamer().EmitInstruction(TmpInst, STI);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001035
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00001036 forbidModuleDirective();
Matheus Almeida525bc4f2014-04-30 11:28:42 +00001037}
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001038
Daniel Sandersdf8510d2016-05-11 12:48:19 +00001039bool MipsTargetELFStreamer::emitDirectiveCpRestore(
1040 int Offset, std::function<unsigned()> GetATReg, SMLoc IDLoc,
1041 const MCSubtargetInfo *STI) {
1042 MipsTargetStreamer::emitDirectiveCpRestore(Offset, GetATReg, IDLoc, STI);
Daniel Sanderse2982ad2015-09-17 16:08:39 +00001043 // .cprestore offset
1044 // When PIC mode is enabled and the O32 ABI is used, this directive expands
1045 // to:
1046 // sw $gp, offset($sp)
1047 // and adds a corresponding LW after every JAL.
1048
1049 // Note that .cprestore is ignored if used with the N32 and N64 ABIs or if it
1050 // is used in non-PIC mode.
1051 if (!Pic || (getABI().IsN32() || getABI().IsN64()))
Daniel Sandersdf8510d2016-05-11 12:48:19 +00001052 return true;
1053
1054 unsigned ATReg = GetATReg();
1055 if (!ATReg)
1056 return false;
Daniel Sanderse2982ad2015-09-17 16:08:39 +00001057
Daniel Sanders7225cd52016-04-29 16:16:49 +00001058 // Store the $gp on the stack.
1059 emitStoreWithImmOffset(Mips::SW, Mips::GP, Mips::SP, Offset, ATReg, IDLoc,
1060 STI);
Daniel Sandersdf8510d2016-05-11 12:48:19 +00001061 return true;
Daniel Sanderse2982ad2015-09-17 16:08:39 +00001062}
1063
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001064void MipsTargetELFStreamer::emitDirectiveCpsetup(unsigned RegNo,
1065 int RegOrOffset,
1066 const MCSymbol &Sym,
1067 bool IsReg) {
1068 // Only N32 and N64 emit anything for .cpsetup iff PIC is set.
Eric Christophera5762812015-01-26 17:33:46 +00001069 if (!Pic || !(getABI().IsN32() || getABI().IsN64()))
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001070 return;
1071
1072 MCAssembler &MCA = getStreamer().getAssembler();
1073 MCInst Inst;
1074
1075 // Either store the old $gp in a register or on the stack
1076 if (IsReg) {
1077 // move $save, $gpreg
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +00001078 Inst.setOpcode(Mips::OR64);
Jim Grosbache9119e42015-05-13 18:37:00 +00001079 Inst.addOperand(MCOperand::createReg(RegOrOffset));
1080 Inst.addOperand(MCOperand::createReg(Mips::GP));
1081 Inst.addOperand(MCOperand::createReg(Mips::ZERO));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001082 } else {
1083 // sd $gpreg, offset($sp)
1084 Inst.setOpcode(Mips::SD);
Jim Grosbache9119e42015-05-13 18:37:00 +00001085 Inst.addOperand(MCOperand::createReg(Mips::GP));
1086 Inst.addOperand(MCOperand::createReg(Mips::SP));
1087 Inst.addOperand(MCOperand::createImm(RegOrOffset));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001088 }
1089 getStreamer().EmitInstruction(Inst, STI);
1090 Inst.clear();
1091
Daniel Sandersfe98b2f2016-05-03 13:35:44 +00001092 const MipsMCExpr *HiExpr = MipsMCExpr::createGpOff(
1093 MipsMCExpr::MEK_HI, MCSymbolRefExpr::create(&Sym, MCA.getContext()),
1094 MCA.getContext());
1095 const MipsMCExpr *LoExpr = MipsMCExpr::createGpOff(
1096 MipsMCExpr::MEK_LO, MCSymbolRefExpr::create(&Sym, MCA.getContext()),
1097 MCA.getContext());
Toma Tabacu8874eac2015-02-18 13:46:53 +00001098
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001099 // lui $gp, %hi(%neg(%gp_rel(funcSym)))
1100 Inst.setOpcode(Mips::LUi);
Jim Grosbache9119e42015-05-13 18:37:00 +00001101 Inst.addOperand(MCOperand::createReg(Mips::GP));
1102 Inst.addOperand(MCOperand::createExpr(HiExpr));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001103 getStreamer().EmitInstruction(Inst, STI);
1104 Inst.clear();
1105
1106 // addiu $gp, $gp, %lo(%neg(%gp_rel(funcSym)))
1107 Inst.setOpcode(Mips::ADDiu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001108 Inst.addOperand(MCOperand::createReg(Mips::GP));
1109 Inst.addOperand(MCOperand::createReg(Mips::GP));
1110 Inst.addOperand(MCOperand::createExpr(LoExpr));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001111 getStreamer().EmitInstruction(Inst, STI);
1112 Inst.clear();
1113
1114 // daddu $gp, $gp, $funcreg
1115 Inst.setOpcode(Mips::DADDu);
Jim Grosbache9119e42015-05-13 18:37:00 +00001116 Inst.addOperand(MCOperand::createReg(Mips::GP));
1117 Inst.addOperand(MCOperand::createReg(Mips::GP));
1118 Inst.addOperand(MCOperand::createReg(RegNo));
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001119 getStreamer().EmitInstruction(Inst, STI);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001120
Daniel Sanderscdb45fa2014-08-14 09:18:14 +00001121 forbidModuleDirective();
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001122}
1123
Daniel Sandersf173dda2015-09-22 10:50:09 +00001124void MipsTargetELFStreamer::emitDirectiveCpreturn(unsigned SaveLocation,
1125 bool SaveLocationIsRegister) {
1126 // Only N32 and N64 emit anything for .cpreturn iff PIC is set.
1127 if (!Pic || !(getABI().IsN32() || getABI().IsN64()))
1128 return;
1129
1130 MCInst Inst;
1131 // Either restore the old $gp from a register or on the stack
1132 if (SaveLocationIsRegister) {
1133 Inst.setOpcode(Mips::OR);
1134 Inst.addOperand(MCOperand::createReg(Mips::GP));
1135 Inst.addOperand(MCOperand::createReg(SaveLocation));
1136 Inst.addOperand(MCOperand::createReg(Mips::ZERO));
1137 } else {
1138 Inst.setOpcode(Mips::LD);
1139 Inst.addOperand(MCOperand::createReg(Mips::GP));
1140 Inst.addOperand(MCOperand::createReg(Mips::SP));
1141 Inst.addOperand(MCOperand::createImm(SaveLocation));
1142 }
1143 getStreamer().EmitInstruction(Inst, STI);
1144
1145 forbidModuleDirective();
1146}
1147
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001148void MipsTargetELFStreamer::emitMipsAbiFlags() {
1149 MCAssembler &MCA = getStreamer().getAssembler();
1150 MCContext &Context = MCA.getContext();
1151 MCStreamer &OS = getStreamer();
Rafael Espindola0709a7b2015-05-21 19:20:38 +00001152 MCSectionELF *Sec = Context.getELFSection(
Rafael Espindolaba31e272015-01-29 17:33:21 +00001153 ".MIPS.abiflags", ELF::SHT_MIPS_ABIFLAGS, ELF::SHF_ALLOC, 24, "");
Rafael Espindolabb9a71c2015-05-26 15:07:25 +00001154 MCA.registerSection(*Sec);
Rafael Espindola967d6a62015-05-21 21:02:35 +00001155 Sec->setAlignment(8);
Vladimir Medicfb8a2a92014-07-08 08:59:22 +00001156 OS.SwitchSection(Sec);
1157
Daniel Sandersc7dbc632014-07-08 10:11:38 +00001158 OS << ABIFlagsSection;
Matheus Almeidad92a3fa2014-05-01 10:24:46 +00001159}