blob: a42cbef2eff91e99a7b3f397352d9f447c4402f7 [file] [log] [blame]
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +00001//===--------------------- Scheduler.cpp ------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// A scheduler for processor resource units and processor resource groups.
11//
12//===----------------------------------------------------------------------===//
13
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +000014#include "Scheduler.h"
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000015#include "Backend.h"
Clement Courbet844f22d2018-03-13 13:11:01 +000016#include "HWEventListener.h"
Andrea Di Biagio4704f032018-03-20 12:25:54 +000017#include "Support.h"
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000018#include "llvm/Support/Debug.h"
19#include "llvm/Support/raw_ostream.h"
20
21#define DEBUG_TYPE "llvm-mca"
22
23namespace mca {
24
25using namespace llvm;
26
27uint64_t ResourceState::selectNextInSequence() {
28 assert(isReady());
29 uint64_t Next = getNextInSequence();
30 while (!isSubResourceReady(Next)) {
31 updateNextInSequence();
32 Next = getNextInSequence();
33 }
34 return Next;
35}
36
37#ifndef NDEBUG
38void ResourceState::dump() const {
39 dbgs() << "MASK: " << ResourceMask << ", SIZE_MASK: " << ResourceSizeMask
40 << ", NEXT: " << NextInSequenceMask << ", RDYMASK: " << ReadyMask
41 << ", BufferSize=" << BufferSize
42 << ", AvailableSlots=" << AvailableSlots
43 << ", Reserved=" << Unavailable << '\n';
44}
45#endif
46
Andrea Di Biagio4704f032018-03-20 12:25:54 +000047void ResourceManager::initialize(const llvm::MCSchedModel &SM) {
48 computeProcResourceMasks(SM, ProcResID2Mask);
49 for (unsigned I = 0, E = SM.getNumProcResourceKinds(); I < E; ++I)
50 addResource(*SM.getProcResource(I), I, ProcResID2Mask[I]);
51}
52
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000053// Adds a new resource state in Resources, as well as a new descriptor in
54// ResourceDescriptor. Map 'Resources' allows to quickly obtain ResourceState
55// objects from resource mask identifiers.
56void ResourceManager::addResource(const MCProcResourceDesc &Desc,
Andrea Di Biagioe1a1da12018-03-13 13:58:02 +000057 unsigned Index, uint64_t Mask) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000058 assert(Resources.find(Mask) == Resources.end() && "Resource already added!");
Andrea Di Biagio0c541292018-03-10 16:55:07 +000059 Resources[Mask] = llvm::make_unique<ResourceState>(Desc, Index, Mask);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000060}
61
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000062// Returns the actual resource consumed by this Use.
63// First, is the primary resource ID.
64// Second, is the specific sub-resource ID.
65std::pair<uint64_t, uint64_t> ResourceManager::selectPipe(uint64_t ResourceID) {
66 ResourceState &RS = *Resources[ResourceID];
67 uint64_t SubResourceID = RS.selectNextInSequence();
68 if (RS.isAResourceGroup())
69 return selectPipe(SubResourceID);
70 return std::pair<uint64_t, uint64_t>(ResourceID, SubResourceID);
71}
72
73void ResourceState::removeFromNextInSequence(uint64_t ID) {
74 assert(NextInSequenceMask);
75 assert(countPopulation(ID) == 1);
76 if (ID > getNextInSequence())
77 RemovedFromNextInSequence |= ID;
78 NextInSequenceMask = NextInSequenceMask & (~ID);
79 if (!NextInSequenceMask) {
80 NextInSequenceMask = ResourceSizeMask;
81 assert(NextInSequenceMask != RemovedFromNextInSequence);
82 NextInSequenceMask ^= RemovedFromNextInSequence;
83 RemovedFromNextInSequence = 0;
84 }
85}
86
87void ResourceManager::use(ResourceRef RR) {
88 // Mark the sub-resource referenced by RR as used.
89 ResourceState &RS = *Resources[RR.first];
90 RS.markSubResourceAsUsed(RR.second);
91 // If there are still available units in RR.first,
92 // then we are done.
93 if (RS.isReady())
94 return;
95
96 // Notify to other resources that RR.first is no longer available.
97 for (const std::pair<uint64_t, UniqueResourceState> &Res : Resources) {
98 ResourceState &Current = *Res.second.get();
99 if (!Current.isAResourceGroup() || Current.getResourceMask() == RR.first)
100 continue;
101
102 if (Current.containsResource(RR.first)) {
103 Current.markSubResourceAsUsed(RR.first);
104 Current.removeFromNextInSequence(RR.first);
105 }
106 }
107}
108
109void ResourceManager::release(ResourceRef RR) {
110 ResourceState &RS = *Resources[RR.first];
111 bool WasFullyUsed = !RS.isReady();
112 RS.releaseSubResource(RR.second);
113 if (!WasFullyUsed)
114 return;
115
116 for (const std::pair<uint64_t, UniqueResourceState> &Res : Resources) {
117 ResourceState &Current = *Res.second.get();
118 if (!Current.isAResourceGroup() || Current.getResourceMask() == RR.first)
119 continue;
120
121 if (Current.containsResource(RR.first))
122 Current.releaseSubResource(RR.first);
123 }
124}
125
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000126ResourceStateEvent
Andrea Di Biagio847accd2018-03-20 19:06:34 +0000127ResourceManager::canBeDispatched(ArrayRef<uint64_t> Buffers) const {
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000128 ResourceStateEvent Result = ResourceStateEvent::RS_BUFFER_AVAILABLE;
129 for (uint64_t Buffer : Buffers) {
130 Result = isBufferAvailable(Buffer);
131 if (Result != ResourceStateEvent::RS_BUFFER_AVAILABLE)
132 break;
133 }
134 return Result;
135}
136
Andrea Di Biagio847accd2018-03-20 19:06:34 +0000137void ResourceManager::reserveBuffers(ArrayRef<uint64_t> Buffers) {
Andrea Di Biagioe1a1da12018-03-13 13:58:02 +0000138 for (const uint64_t R : Buffers) {
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000139 reserveBuffer(R);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000140 ResourceState &Resource = *Resources[R];
141 if (Resource.isADispatchHazard()) {
142 assert(!Resource.isReserved());
143 Resource.setReserved();
144 }
145 }
146}
147
Andrea Di Biagio847accd2018-03-20 19:06:34 +0000148void ResourceManager::releaseBuffers(ArrayRef<uint64_t> Buffers) {
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000149 for (const uint64_t R : Buffers)
150 releaseBuffer(R);
151}
152
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000153bool ResourceManager::canBeIssued(const InstrDesc &Desc) const {
154 return std::all_of(Desc.Resources.begin(), Desc.Resources.end(),
155 [&](const std::pair<uint64_t, const ResourceUsage> &E) {
156 unsigned NumUnits =
157 E.second.isReserved() ? 0U : E.second.NumUnits;
158 return isReady(E.first, NumUnits);
159 });
160}
161
162// Returns true if all resources are in-order, and there is at least one
163// resource which is a dispatch hazard (BufferSize = 0).
164bool ResourceManager::mustIssueImmediately(const InstrDesc &Desc) {
165 if (!canBeIssued(Desc))
166 return false;
167 bool AllInOrderResources = std::all_of(
168 Desc.Buffers.begin(), Desc.Buffers.end(), [&](const unsigned BufferMask) {
169 const ResourceState &Resource = *Resources[BufferMask];
170 return Resource.isInOrder() || Resource.isADispatchHazard();
171 });
172 if (!AllInOrderResources)
173 return false;
174
175 return std::any_of(Desc.Buffers.begin(), Desc.Buffers.end(),
176 [&](const unsigned BufferMask) {
177 return Resources[BufferMask]->isADispatchHazard();
178 });
179}
180
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000181void ResourceManager::issueInstruction(
Matt Davisad78e662018-04-26 22:30:40 +0000182 const InstrDesc &Desc,
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +0000183 SmallVectorImpl<std::pair<ResourceRef, double>> &Pipes) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000184 for (const std::pair<uint64_t, ResourceUsage> &R : Desc.Resources) {
185 const CycleSegment &CS = R.second.CS;
186 if (!CS.size()) {
187 releaseResource(R.first);
188 continue;
189 }
190
191 assert(CS.begin() == 0 && "Invalid {Start, End} cycles!");
192 if (!R.second.isReserved()) {
193 ResourceRef Pipe = selectPipe(R.first);
194 use(Pipe);
195 BusyResources[Pipe] += CS.size();
Andrea Di Biagio0c541292018-03-10 16:55:07 +0000196 // Replace the resource mask with a valid processor resource index.
197 const ResourceState &RS = *Resources[Pipe.first];
198 Pipe.first = RS.getProcResourceID();
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +0000199 Pipes.emplace_back(
200 std::pair<ResourceRef, double>(Pipe, static_cast<double>(CS.size())));
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000201 } else {
202 assert((countPopulation(R.first) > 1) && "Expected a group!");
203 // Mark this group as reserved.
204 assert(R.second.isReserved());
205 reserveResource(R.first);
206 BusyResources[ResourceRef(R.first, R.first)] += CS.size();
207 }
208 }
209}
210
211void ResourceManager::cycleEvent(SmallVectorImpl<ResourceRef> &ResourcesFreed) {
212 for (std::pair<ResourceRef, unsigned> &BR : BusyResources) {
213 if (BR.second)
214 BR.second--;
215 if (!BR.second) {
216 // Release this resource.
217 const ResourceRef &RR = BR.first;
218
219 if (countPopulation(RR.first) == 1)
220 release(RR);
221
222 releaseResource(RR.first);
223 ResourcesFreed.push_back(RR);
224 }
225 }
226
227 for (const ResourceRef &RF : ResourcesFreed)
228 BusyResources.erase(RF);
229}
230
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000231void Scheduler::scheduleInstruction(unsigned Idx, Instruction &MCIS) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000232 assert(WaitQueue.find(Idx) == WaitQueue.end());
233 assert(ReadyQueue.find(Idx) == ReadyQueue.end());
234 assert(IssuedQueue.find(Idx) == IssuedQueue.end());
235
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000236 // Reserve a slot in each buffered resource. Also, mark units with
237 // BufferSize=0 as reserved. Resources with a buffer size of zero will only
238 // be released after MCIS is issued, and all the ResourceCycles for those
239 // units have been consumed.
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000240 const InstrDesc &Desc = MCIS.getDesc();
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000241 reserveBuffers(Desc.Buffers);
242 notifyReservedBuffers(Desc.Buffers);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000243
Andrea Di Biagio2dee62b2018-03-22 14:14:49 +0000244 // If necessary, reserve queue entries in the load-store unit (LSU).
245 bool Reserved = LSU->reserve(Idx, Desc);
246 if (!MCIS.isReady() || (Reserved && !LSU->isReady(Idx))) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000247 DEBUG(dbgs() << "[SCHEDULER] Adding " << Idx << " to the Wait Queue\n");
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000248 WaitQueue[Idx] = &MCIS;
249 return;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000250 }
251 notifyInstructionReady(Idx);
252
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000253 // Don't add a zero-latency instruction to the Wait or Ready queue.
254 // A zero-latency instruction doesn't consume any scheduler resources. That is
255 // because it doesn't need to be executed, and it is often removed at register
256 // renaming stage. For example, register-register moves are often optimized at
257 // register renaming stage by simply updating register aliases. On some
258 // targets, zero-idiom instructions (for example: a xor that clears the value
259 // of a register) are treated speacially, and are often eliminated at register
260 // renaming stage.
Andrea Di Biagioe047d352018-04-30 15:55:04 +0000261 bool IsZeroLatency = !Desc.MaxLatency && Desc.Resources.empty();
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000262
263 // Instructions that use an in-order dispatch/issue processor resource must be
264 // issued immediately to the pipeline(s). Any other in-order buffered
265 // resources (i.e. BufferSize=1) is consumed.
266
Andrea Di Biagioe047d352018-04-30 15:55:04 +0000267 if (!IsZeroLatency && !Resources->mustIssueImmediately(Desc)) {
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000268 DEBUG(dbgs() << "[SCHEDULER] Adding " << Idx << " to the Ready Queue\n");
269 ReadyQueue[Idx] = &MCIS;
270 return;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000271 }
272
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000273 DEBUG(dbgs() << "[SCHEDULER] Instruction " << Idx << " issued immediately\n");
274 // Release buffered resources and issue MCIS to the underlying pipelines.
275 issueInstruction(Idx, MCIS);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000276}
277
Andrea Di Biagio3e646442018-04-12 10:49:40 +0000278void Scheduler::cycleEvent() {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000279 SmallVector<ResourceRef, 8> ResourcesFreed;
280 Resources->cycleEvent(ResourcesFreed);
281
282 for (const ResourceRef &RR : ResourcesFreed)
283 notifyResourceAvailable(RR);
284
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000285 SmallVector<unsigned, 4> InstructionIDs;
286 updateIssuedQueue(InstructionIDs);
287 for (unsigned Idx : InstructionIDs)
288 notifyInstructionExecuted(Idx);
289 InstructionIDs.clear();
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000290
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000291 updatePendingQueue(InstructionIDs);
292 for (unsigned Idx : InstructionIDs)
293 notifyInstructionReady(Idx);
294 InstructionIDs.clear();
295
296 std::pair<unsigned, Instruction *> Inst = select();
297 while (Inst.second) {
298 issueInstruction(Inst.first, *Inst.second);
299
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000300 // Instructions that have been issued during this cycle might have unblocked
301 // other dependent instructions. Dependent instructions may be issued during
302 // this same cycle if operands have ReadAdvance entries. Promote those
303 // instructions to the ReadyQueue and tell to the caller that we need
304 // another round of 'issue()'.
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000305 promoteToReadyQueue(InstructionIDs);
306 for (unsigned Idx : InstructionIDs)
307 notifyInstructionReady(Idx);
308 InstructionIDs.clear();
309
310 // Select the next instruction to issue.
311 Inst = select();
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000312 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000313}
314
315#ifndef NDEBUG
316void Scheduler::dump() const {
317 dbgs() << "[SCHEDULER]: WaitQueue size is: " << WaitQueue.size() << '\n';
318 dbgs() << "[SCHEDULER]: ReadyQueue size is: " << ReadyQueue.size() << '\n';
319 dbgs() << "[SCHEDULER]: IssuedQueue size is: " << IssuedQueue.size() << '\n';
320 Resources->dump();
321}
322#endif
323
Andrea Di Biagiob24953b2018-04-11 18:05:23 +0000324bool Scheduler::canBeDispatched(unsigned Index, const InstrDesc &Desc) const {
325 HWStallEvent::GenericEventType Type = HWStallEvent::Invalid;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000326
Andrea Di Biagiob24953b2018-04-11 18:05:23 +0000327 if (Desc.MayLoad && LSU->isLQFull())
328 Type = HWStallEvent::LoadQueueFull;
329 else if (Desc.MayStore && LSU->isSQFull())
330 Type = HWStallEvent::StoreQueueFull;
331 else {
332 switch (Resources->canBeDispatched(Desc.Buffers)) {
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000333 default:
334 return true;
Andrea Di Biagiob24953b2018-04-11 18:05:23 +0000335 case ResourceStateEvent::RS_BUFFER_UNAVAILABLE:
336 Type = HWStallEvent::SchedulerQueueFull;
337 break;
338 case ResourceStateEvent::RS_RESERVED:
339 Type = HWStallEvent::DispatchGroupStall;
340 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000341 }
Andrea Di Biagiob24953b2018-04-11 18:05:23 +0000342
343 Owner->notifyStallEvent(HWStallEvent(Type, Index));
344 return false;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000345}
346
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000347void Scheduler::issueInstructionImpl(
348 unsigned InstrIndex, Instruction &IS,
349 SmallVectorImpl<std::pair<ResourceRef, double>> &UsedResources) {
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000350 const InstrDesc &D = IS.getDesc();
351
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000352 // Issue the instruction and collect all the consumed resources
353 // into a vector. That vector is then used to notify the listener.
Matt Davisad78e662018-04-26 22:30:40 +0000354 Resources->issueInstruction(D, UsedResources);
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000355
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000356 // Notify the instruction that it started executing.
357 // This updates the internal state of each write.
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000358 IS.execute();
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000359
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000360 if (IS.isExecuting())
Andrea Di Biagio44bfcd22018-03-19 19:09:38 +0000361 IssuedQueue[InstrIndex] = &IS;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000362}
363
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000364void Scheduler::issueInstruction(unsigned InstrIndex, Instruction &IS) {
365 // Release buffered resources.
366 const InstrDesc &Desc = IS.getDesc();
367 releaseBuffers(Desc.Buffers);
368 notifyReleasedBuffers(Desc.Buffers);
369
370 // Issue IS to the underlying pipelines and notify listeners.
371 SmallVector<std::pair<ResourceRef, double>, 4> Pipes;
372 issueInstructionImpl(InstrIndex, IS, Pipes);
373 notifyInstructionIssued(InstrIndex, Pipes);
374 if (IS.isExecuted())
375 notifyInstructionExecuted(InstrIndex);
376}
377
378void Scheduler::promoteToReadyQueue(SmallVectorImpl<unsigned> &Ready) {
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000379 // Scan the set of waiting instructions and promote them to the
380 // ready queue if operands are all ready.
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000381 for (auto I = WaitQueue.begin(), E = WaitQueue.end(); I != E;) {
382 const QueueEntryTy &Entry = *I;
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000383 unsigned IID = Entry.first;
384 Instruction &Inst = *Entry.second;
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000385
386 // Check if this instruction is now ready. In case, force
387 // a transition in state using method 'update()'.
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000388 Inst.update();
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000389
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000390 const InstrDesc &Desc = Inst.getDesc();
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000391 bool IsMemOp = Desc.MayLoad || Desc.MayStore;
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000392 if (!Inst.isReady() || (IsMemOp && !LSU->isReady(IID))) {
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000393 ++I;
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000394 continue;
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000395 }
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000396
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000397 Ready.emplace_back(IID);
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000398 ReadyQueue[IID] = &Inst;
399 auto ToRemove = I;
400 ++I;
401 WaitQueue.erase(ToRemove);
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000402 }
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000403}
404
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000405std::pair<unsigned, Instruction *> Scheduler::select() {
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000406 // Give priority to older instructions in the ReadyQueue. Since the ready
407 // queue is ordered by key, this will always prioritize older instructions.
408 const auto It = std::find_if(ReadyQueue.begin(), ReadyQueue.end(),
409 [&](const QueueEntryTy &Entry) {
410 const Instruction &IS = *Entry.second;
411 const InstrDesc &D = IS.getDesc();
412 return Resources->canBeIssued(D);
413 });
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000414
Andrea Di Biagioc7526162018-04-13 15:19:07 +0000415 if (It == ReadyQueue.end())
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000416 return {0, nullptr};
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000417
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000418 // We found an instruction to issue.
419 const QueueEntryTy Entry = *It;
420 ReadyQueue.erase(It);
421 return Entry;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000422}
423
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000424void Scheduler::updatePendingQueue(SmallVectorImpl<unsigned> &Ready) {
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000425 // Notify to instructions in the pending queue that a new cycle just
426 // started.
427 for (QueueEntryTy Entry : WaitQueue)
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000428 Entry.second->cycleEvent();
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000429 promoteToReadyQueue(Ready);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000430}
431
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000432void Scheduler::updateIssuedQueue(SmallVectorImpl<unsigned> &Executed) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000433 for (auto I = IssuedQueue.begin(), E = IssuedQueue.end(); I != E;) {
434 const QueueEntryTy Entry = *I;
435 Entry.second->cycleEvent();
436 if (Entry.second->isExecuted()) {
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000437 Executed.push_back(Entry.first);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000438 auto ToRemove = I;
439 ++I;
440 IssuedQueue.erase(ToRemove);
441 } else {
442 DEBUG(dbgs() << "[SCHEDULER]: Instruction " << Entry.first
443 << " is still executing.\n");
444 ++I;
445 }
446 }
447}
448
449void Scheduler::notifyInstructionIssued(
Andrea Di Biagio51dba7d2018-03-23 17:36:07 +0000450 unsigned Index, ArrayRef<std::pair<ResourceRef, double>> Used) {
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000451 DEBUG({
452 dbgs() << "[E] Instruction Issued: " << Index << '\n';
453 for (const std::pair<ResourceRef, unsigned> &Resource : Used) {
454 dbgs() << "[E] Resource Used: [" << Resource.first.first << '.'
455 << Resource.first.second << "]\n";
456 dbgs() << " cycles: " << Resource.second << '\n';
457 }
458 });
Clement Courbet844f22d2018-03-13 13:11:01 +0000459 Owner->notifyInstructionEvent(HWInstructionIssuedEvent(Index, Used));
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000460}
461
462void Scheduler::notifyInstructionExecuted(unsigned Index) {
463 LSU->onInstructionExecuted(Index);
Clement Courbet844f22d2018-03-13 13:11:01 +0000464 DEBUG(dbgs() << "[E] Instruction Executed: " << Index << '\n');
465 Owner->notifyInstructionEvent(
466 HWInstructionEvent(HWInstructionEvent::Executed, Index));
467
468 const Instruction &IS = Owner->getInstruction(Index);
469 DU->onInstructionExecuted(IS.getRCUTokenID());
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000470}
471
472void Scheduler::notifyInstructionReady(unsigned Index) {
Clement Courbet844f22d2018-03-13 13:11:01 +0000473 DEBUG(dbgs() << "[E] Instruction Ready: " << Index << '\n');
474 Owner->notifyInstructionEvent(
475 HWInstructionEvent(HWInstructionEvent::Ready, Index));
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000476}
477
478void Scheduler::notifyResourceAvailable(const ResourceRef &RR) {
479 Owner->notifyResourceAvailable(RR);
480}
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000481
482void Scheduler::notifyReservedBuffers(ArrayRef<uint64_t> Buffers) {
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000483 if (Buffers.empty())
484 return;
485
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000486 SmallVector<unsigned, 4> BufferIDs(Buffers.begin(), Buffers.end());
487 std::transform(
488 Buffers.begin(), Buffers.end(), BufferIDs.begin(),
489 [&](uint64_t Op) { return Resources->resolveResourceMask(Op); });
490 Owner->notifyReservedBuffers(BufferIDs);
491}
492
493void Scheduler::notifyReleasedBuffers(ArrayRef<uint64_t> Buffers) {
Andrea Di Biagio27c4b092018-04-24 14:53:16 +0000494 if (Buffers.empty())
495 return;
496
Andrea Di Biagioa3f2e482018-03-20 18:20:39 +0000497 SmallVector<unsigned, 4> BufferIDs(Buffers.begin(), Buffers.end());
498 std::transform(
499 Buffers.begin(), Buffers.end(), BufferIDs.begin(),
500 [&](uint64_t Op) { return Resources->resolveResourceMask(Op); });
501 Owner->notifyReleasedBuffers(BufferIDs);
502}
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000503} // namespace mca