blob: 33274bfd0faec96ff50d8920199145b4bffc2609 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMBuildAttrs.h"
11#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000012#include "ARMFeatures.h"
Evan Cheng11424442011-07-26 00:24:13 +000013#include "llvm/MC/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000015#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
17#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach5c932b22011-08-22 18:50:36 +000018#include "llvm/ADT/BitVector.h"
David Peixotto52303f62013-12-19 22:41:56 +000019#include "llvm/ADT/MapVector.h"
Benjamin Kramerdebe69f2011-07-08 21:06:23 +000020#include "llvm/ADT/OwningPtr.h"
Evan Cheng11424442011-07-26 00:24:13 +000021#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000022#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000023#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000024#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000025#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000027#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000029#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCExpr.h"
31#include "llvm/MC/MCInst.h"
32#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000033#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasoola5549682013-12-26 01:52:28 +000034#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/MC/MCParser/MCAsmLexer.h"
36#include "llvm/MC/MCParser/MCAsmParser.h"
37#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
38#include "llvm/MC/MCRegisterInfo.h"
39#include "llvm/MC/MCStreamer.h"
40#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000041#include "llvm/MC/MCSymbol.h"
Jack Carter718da0b2013-01-30 02:24:33 +000042#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/Support/MathExtras.h"
44#include "llvm/Support/SourceMgr.h"
45#include "llvm/Support/TargetRegistry.h"
46#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000047
Kevin Enderbyccab3172009-09-15 00:27:25 +000048using namespace llvm;
49
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000050namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000051
52class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000053
Jim Grosbach04945c42011-12-02 00:35:16 +000054enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000055
David Peixottoe407d092013-12-19 18:12:36 +000056// A class to keep track of assembler-generated constant pools that are use to
57// implement the ldr-pseudo.
58class ConstantPool {
59 typedef SmallVector<std::pair<MCSymbol *, const MCExpr *>, 4> EntryVecTy;
60 EntryVecTy Entries;
61
62public:
63 // Initialize a new empty constant pool
64 ConstantPool() { }
65
66 // Add a new entry to the constant pool in the next slot.
67 // \param Value is the new entry to put in the constant pool.
68 //
69 // \returns a MCExpr that references the newly inserted value
70 const MCExpr *addEntry(const MCExpr *Value, MCContext &Context) {
71 MCSymbol *CPEntryLabel = Context.CreateTempSymbol();
72
73 Entries.push_back(std::make_pair(CPEntryLabel, Value));
74 return MCSymbolRefExpr::Create(CPEntryLabel, Context);
75 }
76
77 // Emit the contents of the constant pool using the provided streamer.
David Peixotto52303f62013-12-19 22:41:56 +000078 void emitEntries(MCStreamer &Streamer) {
79 if (Entries.empty())
80 return;
David Peixottoe407d092013-12-19 18:12:36 +000081 Streamer.EmitCodeAlignment(4); // align to 4-byte address
82 Streamer.EmitDataRegion(MCDR_DataRegion);
83 for (EntryVecTy::const_iterator I = Entries.begin(), E = Entries.end();
84 I != E; ++I) {
85 Streamer.EmitLabel(I->first);
86 Streamer.EmitValue(I->second, 4);
87 }
88 Streamer.EmitDataRegion(MCDR_DataRegionEnd);
David Peixotto52303f62013-12-19 22:41:56 +000089 Entries.clear();
90 }
91
92 // Return true if the constant pool is empty
93 bool empty() {
94 return Entries.empty();
David Peixottoe407d092013-12-19 18:12:36 +000095 }
96};
97
98// Map type used to keep track of per-Section constant pools used by the
99// ldr-pseudo opcode. The map associates a section to its constant pool. The
100// constant pool is a vector of (label, value) pairs. When the ldr
101// pseudo is parsed we insert a new (label, value) pair into the constant pool
102// for the current section and add MCSymbolRefExpr to the new label as
103// an opcode to the ldr. After we have parsed all the user input we
104// output the (label, value) pairs in each constant pool at the end of the
105// section.
David Peixotto52303f62013-12-19 22:41:56 +0000106//
107// We use the MapVector for the map type to ensure stable iteration of
108// the sections at the end of the parse. We need to iterate over the
109// sections in a stable order to ensure that we have print the
110// constant pools in a deterministic order when printing an assembly
111// file.
112typedef MapVector<const MCSection *, ConstantPool> ConstantPoolMapTy;
David Peixottoe407d092013-12-19 18:12:36 +0000113
Evan Cheng11424442011-07-26 00:24:13 +0000114class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000115 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000116 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000117 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000118 const MCRegisterInfo *MRI;
David Peixottoe407d092013-12-19 18:12:36 +0000119 ConstantPoolMapTy ConstantPools;
120
121 // Assembler created constant pools for ldr pseudo
122 ConstantPool *getConstantPool(const MCSection *Section) {
123 ConstantPoolMapTy::iterator CP = ConstantPools.find(Section);
124 if (CP == ConstantPools.end())
125 return 0;
126
127 return &CP->second;
128 }
129
130 ConstantPool &getOrCreateConstantPool(const MCSection *Section) {
131 return ConstantPools[Section];
132 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000133
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000134 ARMTargetStreamer &getTargetStreamer() {
135 MCTargetStreamer &TS = getParser().getStreamer().getTargetStreamer();
136 return static_cast<ARMTargetStreamer &>(TS);
137 }
138
Logan Chien4ea23b52013-05-10 16:17:24 +0000139 // Unwind directives state
140 SMLoc FnStartLoc;
141 SMLoc CantUnwindLoc;
142 SMLoc PersonalityLoc;
143 SMLoc HandlerDataLoc;
144 int FPReg;
145 void resetUnwindDirectiveParserState() {
146 FnStartLoc = SMLoc();
147 CantUnwindLoc = SMLoc();
148 PersonalityLoc = SMLoc();
149 HandlerDataLoc = SMLoc();
150 FPReg = -1;
151 }
152
Jim Grosbachab5830e2011-12-14 02:16:11 +0000153 // Map of register aliases registers via the .req directive.
154 StringMap<unsigned> RegisterReqs;
155
Tim Northover1744d0a2013-10-25 12:49:50 +0000156 bool NextSymbolIsThumb;
157
Jim Grosbached16ec42011-08-29 22:24:09 +0000158 struct {
159 ARMCC::CondCodes Cond; // Condition for IT block.
160 unsigned Mask:4; // Condition mask for instructions.
161 // Starting at first 1 (from lsb).
162 // '1' condition as indicated in IT.
163 // '0' inverse of condition (else).
164 // Count of instructions in IT block is
165 // 4 - trailingzeroes(mask)
166
167 bool FirstCond; // Explicit flag for when we're parsing the
168 // First instruction in the IT block. It's
169 // implied in the mask, so needs special
170 // handling.
171
172 unsigned CurPosition; // Current position in parsing of IT
173 // block. In range [0,3]. Initialized
174 // according to count of instructions in block.
175 // ~0U if no active IT block.
176 } ITState;
177 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000178 void forwardITPosition() {
179 if (!inITBlock()) return;
180 // Move to the next instruction in the IT block, if there is one. If not,
181 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000182 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000183 if (++ITState.CurPosition == 5 - TZ)
184 ITState.CurPosition = ~0U; // Done with the IT block after this.
185 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000186
187
Kevin Enderbyccab3172009-09-15 00:27:25 +0000188 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000189 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
190
Benjamin Kramer673824b2012-04-15 17:04:27 +0000191 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000192 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000193 return Parser.Warning(L, Msg, Ranges);
194 }
195 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000196 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000197 return Parser.Error(L, Msg, Ranges);
198 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000199
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000200 int tryParseRegister();
201 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000202 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000204 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000205 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
206 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000207 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
208 unsigned &ShiftAmount);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000209 bool parseDirectiveWord(unsigned Size, SMLoc L);
210 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000211 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000212 bool parseDirectiveThumbFunc(SMLoc L);
213 bool parseDirectiveCode(SMLoc L);
214 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000215 bool parseDirectiveReq(StringRef Name, SMLoc L);
216 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000217 bool parseDirectiveArch(SMLoc L);
218 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000219 bool parseDirectiveCPU(SMLoc L);
220 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000221 bool parseDirectiveFnStart(SMLoc L);
222 bool parseDirectiveFnEnd(SMLoc L);
223 bool parseDirectiveCantUnwind(SMLoc L);
224 bool parseDirectivePersonality(SMLoc L);
225 bool parseDirectiveHandlerData(SMLoc L);
226 bool parseDirectiveSetFP(SMLoc L);
227 bool parseDirectivePad(SMLoc L);
228 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000229 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000230 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000231 bool parseDirectiveEven(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000232
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000233 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000234 bool &CarrySetting, unsigned &ProcessorIMod,
235 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000236 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
237 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000238 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000239
Evan Cheng4d1ca962011-07-08 01:53:10 +0000240 bool isThumb() const {
241 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000242 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000243 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000244 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000245 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000246 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000247 bool isThumbTwo() const {
248 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
249 }
Tim Northovera2292d02013-06-10 23:20:58 +0000250 bool hasThumb() const {
251 return STI.getFeatureBits() & ARM::HasV4TOps;
252 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000253 bool hasV6Ops() const {
254 return STI.getFeatureBits() & ARM::HasV6Ops;
255 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000256 bool hasV6MOps() const {
257 return STI.getFeatureBits() & ARM::HasV6MOps;
258 }
James Molloy21efa7d2011-09-28 14:21:38 +0000259 bool hasV7Ops() const {
260 return STI.getFeatureBits() & ARM::HasV7Ops;
261 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000262 bool hasV8Ops() const {
263 return STI.getFeatureBits() & ARM::HasV8Ops;
264 }
Tim Northovera2292d02013-06-10 23:20:58 +0000265 bool hasARM() const {
266 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
267 }
268
Evan Cheng284b4672011-07-08 22:36:29 +0000269 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000270 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
271 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000272 }
James Molloy21efa7d2011-09-28 14:21:38 +0000273 bool isMClass() const {
274 return STI.getFeatureBits() & ARM::FeatureMClass;
275 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000276
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000277 /// @name Auto-generated Match Functions
278 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000279
Chris Lattner3e4582a2010-09-06 19:11:01 +0000280#define GET_ASSEMBLER_HEADER
281#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000282
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000283 /// }
284
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000285 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000286 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000287 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000288 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000289 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000290 OperandMatchResultTy parseCoprocOptionOperand(
291 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000292 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000293 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000294 OperandMatchResultTy parseInstSyncBarrierOptOperand(
295 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000296 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000297 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000298 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000299 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000300 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
301 StringRef Op, int Low, int High);
302 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
303 return parsePKHImm(O, "lsl", 0, 31);
304 }
305 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
306 return parsePKHImm(O, "asr", 1, 32);
307 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000308 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000309 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000310 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000311 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000312 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000313 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000314 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000315 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000316 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
317 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000318
319 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000320 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000321 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000322 void cvtThumbBranches(MCInst &Inst,
323 const SmallVectorImpl<MCParsedAsmOperand*> &);
324
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000325 bool validateInstruction(MCInst &Inst,
326 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000327 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000328 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000329 bool shouldOmitCCOutOperand(StringRef Mnemonic,
330 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000331 bool shouldOmitPredicateOperand(StringRef Mnemonic,
332 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000333public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000334 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000335 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000336 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000337 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000338 Match_RequiresThumb2,
339#define GET_OPERAND_DIAGNOSTIC_TYPES
340#include "ARMGenAsmMatcher.inc"
341
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000342 };
343
Joey Gouly0e76fa72013-09-12 10:28:05 +0000344 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
345 const MCInstrInfo &MII)
346 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), FPReg(-1) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000347 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000348
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000349 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000350 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000351
Evan Cheng4d1ca962011-07-08 01:53:10 +0000352 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000353 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000354
355 // Not in an ITBlock to start with.
356 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000357
358 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000359 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000360
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000361 // Implementation of the MCTargetAsmParser interface:
362 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Chad Rosierf0e87202012-10-25 20:41:34 +0000363 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
364 SMLoc NameLoc,
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000365 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000366 bool ParseDirective(AsmToken DirectiveID);
367
Jim Grosbach231e7aa2013-02-06 06:00:11 +0000368 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000369 unsigned checkTargetMatchPredicate(MCInst &Inst);
370
Chad Rosier49963552012-10-13 00:26:04 +0000371 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000372 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000373 MCStreamer &Out, unsigned &ErrorInfo,
374 bool MatchingInlineAsm);
Tim Northover1744d0a2013-10-25 12:49:50 +0000375 void onLabelParsed(MCSymbol *Symbol);
David Peixottoe407d092013-12-19 18:12:36 +0000376 void finishParse();
Kevin Enderbyccab3172009-09-15 00:27:25 +0000377};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000378} // end anonymous namespace
379
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000380namespace {
381
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000382/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000383/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000384class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000385 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000386 k_CondCode,
387 k_CCOut,
388 k_ITCondMask,
389 k_CoprocNum,
390 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000391 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000392 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000393 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000394 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000395 k_Memory,
396 k_PostIndexRegister,
397 k_MSRMask,
398 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000399 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000400 k_Register,
401 k_RegisterList,
402 k_DPRRegisterList,
403 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000404 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000405 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000406 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000407 k_ShiftedRegister,
408 k_ShiftedImmediate,
409 k_ShifterImmediate,
410 k_RotateImmediate,
411 k_BitfieldDescriptor,
412 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000413 } Kind;
414
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000415 SMLoc StartLoc, EndLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000416 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000417
Eric Christopher8996c5d2013-03-15 00:42:55 +0000418 struct CCOp {
419 ARMCC::CondCodes Val;
420 };
421
422 struct CopOp {
423 unsigned Val;
424 };
425
426 struct CoprocOptionOp {
427 unsigned Val;
428 };
429
430 struct ITMaskOp {
431 unsigned Mask:4;
432 };
433
434 struct MBOptOp {
435 ARM_MB::MemBOpt Val;
436 };
437
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000438 struct ISBOptOp {
439 ARM_ISB::InstSyncBOpt Val;
440 };
441
Eric Christopher8996c5d2013-03-15 00:42:55 +0000442 struct IFlagsOp {
443 ARM_PROC::IFlags Val;
444 };
445
446 struct MMaskOp {
447 unsigned Val;
448 };
449
450 struct TokOp {
451 const char *Data;
452 unsigned Length;
453 };
454
455 struct RegOp {
456 unsigned RegNum;
457 };
458
459 // A vector register list is a sequential list of 1 to 4 registers.
460 struct VectorListOp {
461 unsigned RegNum;
462 unsigned Count;
463 unsigned LaneIndex;
464 bool isDoubleSpaced;
465 };
466
467 struct VectorIndexOp {
468 unsigned Val;
469 };
470
471 struct ImmOp {
472 const MCExpr *Val;
473 };
474
475 /// Combined record for all forms of ARM address expressions.
476 struct MemoryOp {
477 unsigned BaseRegNum;
478 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
479 // was specified.
480 const MCConstantExpr *OffsetImm; // Offset immediate value
481 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
482 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
483 unsigned ShiftImm; // shift for OffsetReg.
484 unsigned Alignment; // 0 = no alignment specified
485 // n = alignment in bytes (2, 4, 8, 16, or 32)
486 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
487 };
488
489 struct PostIdxRegOp {
490 unsigned RegNum;
491 bool isAdd;
492 ARM_AM::ShiftOpc ShiftTy;
493 unsigned ShiftImm;
494 };
495
496 struct ShifterImmOp {
497 bool isASR;
498 unsigned Imm;
499 };
500
501 struct RegShiftedRegOp {
502 ARM_AM::ShiftOpc ShiftTy;
503 unsigned SrcReg;
504 unsigned ShiftReg;
505 unsigned ShiftImm;
506 };
507
508 struct RegShiftedImmOp {
509 ARM_AM::ShiftOpc ShiftTy;
510 unsigned SrcReg;
511 unsigned ShiftImm;
512 };
513
514 struct RotImmOp {
515 unsigned Imm;
516 };
517
518 struct BitfieldOp {
519 unsigned LSB;
520 unsigned Width;
521 };
522
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000523 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000524 struct CCOp CC;
525 struct CopOp Cop;
526 struct CoprocOptionOp CoprocOption;
527 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000528 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000529 struct ITMaskOp ITMask;
530 struct IFlagsOp IFlags;
531 struct MMaskOp MMask;
532 struct TokOp Tok;
533 struct RegOp Reg;
534 struct VectorListOp VectorList;
535 struct VectorIndexOp VectorIndex;
536 struct ImmOp Imm;
537 struct MemoryOp Memory;
538 struct PostIdxRegOp PostIdxReg;
539 struct ShifterImmOp ShifterImm;
540 struct RegShiftedRegOp RegShiftedReg;
541 struct RegShiftedImmOp RegShiftedImm;
542 struct RotImmOp RotImm;
543 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000544 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000545
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000546 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
547public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000548 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
549 Kind = o.Kind;
550 StartLoc = o.StartLoc;
551 EndLoc = o.EndLoc;
552 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000553 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000554 CC = o.CC;
555 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000556 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000557 ITMask = o.ITMask;
558 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000559 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000560 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000561 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000562 case k_CCOut:
563 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000564 Reg = o.Reg;
565 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000566 case k_RegisterList:
567 case k_DPRRegisterList:
568 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000569 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000570 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000571 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000572 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000573 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000574 VectorList = o.VectorList;
575 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000576 case k_CoprocNum:
577 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000578 Cop = o.Cop;
579 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000580 case k_CoprocOption:
581 CoprocOption = o.CoprocOption;
582 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000583 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000584 Imm = o.Imm;
585 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000586 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000587 MBOpt = o.MBOpt;
588 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000589 case k_InstSyncBarrierOpt:
590 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000591 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000592 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000593 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000594 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000595 PostIdxReg = o.PostIdxReg;
596 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000597 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000598 MMask = o.MMask;
599 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000600 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000601 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000602 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000603 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000604 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000605 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000606 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000607 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000608 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000609 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000610 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000611 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000612 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000613 RotImm = o.RotImm;
614 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000615 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000616 Bitfield = o.Bitfield;
617 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000618 case k_VectorIndex:
619 VectorIndex = o.VectorIndex;
620 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000621 }
622 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000623
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000624 /// getStartLoc - Get the location of the first token of this operand.
625 SMLoc getStartLoc() const { return StartLoc; }
626 /// getEndLoc - Get the location of the last token of this operand.
627 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000628 /// getLocRange - Get the range between the first and last token of this
629 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000630 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
631
Daniel Dunbard8042b72010-08-11 06:36:53 +0000632 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000633 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000634 return CC.Val;
635 }
636
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000637 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000638 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000639 return Cop.Val;
640 }
641
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000642 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000643 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000644 return StringRef(Tok.Data, Tok.Length);
645 }
646
647 unsigned getReg() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000648 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000649 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000650 }
651
Bill Wendlingbed94652010-11-09 23:28:44 +0000652 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000653 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
654 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000655 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000656 }
657
Kevin Enderbyf5079942009-10-13 22:19:02 +0000658 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000659 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000660 return Imm.Val;
661 }
662
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000663 unsigned getVectorIndex() const {
664 assert(Kind == k_VectorIndex && "Invalid access!");
665 return VectorIndex.Val;
666 }
667
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000668 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000669 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000670 return MBOpt.Val;
671 }
672
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000673 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
674 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
675 return ISBOpt.Val;
676 }
677
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000678 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000679 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000680 return IFlags.Val;
681 }
682
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000683 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000684 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000685 return MMask.Val;
686 }
687
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000688 bool isCoprocNum() const { return Kind == k_CoprocNum; }
689 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000690 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000691 bool isCondCode() const { return Kind == k_CondCode; }
692 bool isCCOut() const { return Kind == k_CCOut; }
693 bool isITMask() const { return Kind == k_ITCondMask; }
694 bool isITCondCode() const { return Kind == k_CondCode; }
695 bool isImm() const { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000696 // checks whether this operand is an unsigned offset which fits is a field
697 // of specified width and scaled by a specific number of bits
698 template<unsigned width, unsigned scale>
699 bool isUnsignedOffset() const {
700 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000701 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000702 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
703 int64_t Val = CE->getValue();
704 int64_t Align = 1LL << scale;
705 int64_t Max = Align * ((1LL << width) - 1);
706 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
707 }
708 return false;
709 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000710 // checks whether this operand is an signed offset which fits is a field
711 // of specified width and scaled by a specific number of bits
712 template<unsigned width, unsigned scale>
713 bool isSignedOffset() const {
714 if (!isImm()) return false;
715 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
716 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
717 int64_t Val = CE->getValue();
718 int64_t Align = 1LL << scale;
719 int64_t Max = Align * ((1LL << (width-1)) - 1);
720 int64_t Min = -Align * (1LL << (width-1));
721 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
722 }
723 return false;
724 }
725
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000726 // checks whether this operand is a memory operand computed as an offset
727 // applied to PC. the offset may have 8 bits of magnitude and is represented
728 // with two bits of shift. textually it may be either [pc, #imm], #imm or
729 // relocable expression...
730 bool isThumbMemPC() const {
731 int64_t Val = 0;
732 if (isImm()) {
733 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
734 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
735 if (!CE) return false;
736 Val = CE->getValue();
737 }
738 else if (isMem()) {
739 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
740 if(Memory.BaseRegNum != ARM::PC) return false;
741 Val = Memory.OffsetImm->getValue();
742 }
743 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000744 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000745 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000746 bool isFPImm() const {
747 if (!isImm()) return false;
748 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
749 if (!CE) return false;
750 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
751 return Val != -1;
752 }
Jim Grosbachea231912011-12-22 22:19:05 +0000753 bool isFBits16() const {
754 if (!isImm()) return false;
755 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
756 if (!CE) return false;
757 int64_t Value = CE->getValue();
758 return Value >= 0 && Value <= 16;
759 }
760 bool isFBits32() const {
761 if (!isImm()) return false;
762 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
763 if (!CE) return false;
764 int64_t Value = CE->getValue();
765 return Value >= 1 && Value <= 32;
766 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000767 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000768 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000769 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
770 if (!CE) return false;
771 int64_t Value = CE->getValue();
772 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
773 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000774 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000775 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000776 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
777 if (!CE) return false;
778 int64_t Value = CE->getValue();
779 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
780 }
781 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000782 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000783 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
784 if (!CE) return false;
785 int64_t Value = CE->getValue();
786 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
787 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000788 bool isImm0_508s4Neg() const {
789 if (!isImm()) return false;
790 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
791 if (!CE) return false;
792 int64_t Value = -CE->getValue();
793 // explicitly exclude zero. we want that to use the normal 0_508 version.
794 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
795 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000796 bool isImm0_239() const {
797 if (!isImm()) return false;
798 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
799 if (!CE) return false;
800 int64_t Value = CE->getValue();
801 return Value >= 0 && Value < 240;
802 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000803 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000804 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000805 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
806 if (!CE) return false;
807 int64_t Value = CE->getValue();
808 return Value >= 0 && Value < 256;
809 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000810 bool isImm0_4095() const {
811 if (!isImm()) return false;
812 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
813 if (!CE) return false;
814 int64_t Value = CE->getValue();
815 return Value >= 0 && Value < 4096;
816 }
817 bool isImm0_4095Neg() const {
818 if (!isImm()) return false;
819 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
820 if (!CE) return false;
821 int64_t Value = -CE->getValue();
822 return Value > 0 && Value < 4096;
823 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000824 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000825 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000826 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
827 if (!CE) return false;
828 int64_t Value = CE->getValue();
829 return Value >= 0 && Value < 2;
830 }
831 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000832 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000833 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
834 if (!CE) return false;
835 int64_t Value = CE->getValue();
836 return Value >= 0 && Value < 4;
837 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000838 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000839 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000840 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
841 if (!CE) return false;
842 int64_t Value = CE->getValue();
843 return Value >= 0 && Value < 8;
844 }
845 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000846 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000847 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
848 if (!CE) return false;
849 int64_t Value = CE->getValue();
850 return Value >= 0 && Value < 16;
851 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000852 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000853 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000854 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
855 if (!CE) return false;
856 int64_t Value = CE->getValue();
857 return Value >= 0 && Value < 32;
858 }
Jim Grosbach00326402011-12-08 01:30:04 +0000859 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000860 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000861 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
862 if (!CE) return false;
863 int64_t Value = CE->getValue();
864 return Value >= 0 && Value < 64;
865 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000866 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000867 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
869 if (!CE) return false;
870 int64_t Value = CE->getValue();
871 return Value == 8;
872 }
873 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000874 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
876 if (!CE) return false;
877 int64_t Value = CE->getValue();
878 return Value == 16;
879 }
880 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000881 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000882 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
883 if (!CE) return false;
884 int64_t Value = CE->getValue();
885 return Value == 32;
886 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000887 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000888 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000889 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
890 if (!CE) return false;
891 int64_t Value = CE->getValue();
892 return Value > 0 && Value <= 8;
893 }
894 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000895 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000896 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
897 if (!CE) return false;
898 int64_t Value = CE->getValue();
899 return Value > 0 && Value <= 16;
900 }
901 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000902 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000903 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
904 if (!CE) return false;
905 int64_t Value = CE->getValue();
906 return Value > 0 && Value <= 32;
907 }
908 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000909 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
911 if (!CE) return false;
912 int64_t Value = CE->getValue();
913 return Value > 0 && Value <= 64;
914 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000915 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000916 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
918 if (!CE) return false;
919 int64_t Value = CE->getValue();
920 return Value > 0 && Value < 8;
921 }
922 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000923 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000924 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
925 if (!CE) return false;
926 int64_t Value = CE->getValue();
927 return Value > 0 && Value < 16;
928 }
929 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000930 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000931 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
932 if (!CE) return false;
933 int64_t Value = CE->getValue();
934 return Value > 0 && Value < 32;
935 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000936 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000937 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000938 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
939 if (!CE) return false;
940 int64_t Value = CE->getValue();
941 return Value > 0 && Value < 17;
942 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000943 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000944 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000945 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
946 if (!CE) return false;
947 int64_t Value = CE->getValue();
948 return Value > 0 && Value < 33;
949 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000950 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000951 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000952 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
953 if (!CE) return false;
954 int64_t Value = CE->getValue();
955 return Value >= 0 && Value < 33;
956 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000957 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000958 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
960 if (!CE) return false;
961 int64_t Value = CE->getValue();
962 return Value >= 0 && Value < 65536;
963 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000964 bool isImm256_65535Expr() const {
965 if (!isImm()) return false;
966 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
967 // If it's not a constant expression, it'll generate a fixup and be
968 // handled later.
969 if (!CE) return true;
970 int64_t Value = CE->getValue();
971 return Value >= 256 && Value < 65536;
972 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000973 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000974 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000975 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
976 // If it's not a constant expression, it'll generate a fixup and be
977 // handled later.
978 if (!CE) return true;
979 int64_t Value = CE->getValue();
980 return Value >= 0 && Value < 65536;
981 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000982 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000983 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000984 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
985 if (!CE) return false;
986 int64_t Value = CE->getValue();
987 return Value >= 0 && Value <= 0xffffff;
988 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000989 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000990 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000991 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
992 if (!CE) return false;
993 int64_t Value = CE->getValue();
994 return Value > 0 && Value < 33;
995 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000996 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000997 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000998 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
999 if (!CE) return false;
1000 int64_t Value = CE->getValue();
1001 return Value >= 0 && Value < 32;
1002 }
1003 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001004 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001005 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1006 if (!CE) return false;
1007 int64_t Value = CE->getValue();
1008 return Value > 0 && Value <= 32;
1009 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001010 bool isAdrLabel() const {
1011 // If we have an immediate that's not a constant, treat it as a label
1012 // reference needing a fixup. If it is a constant, but it can't fit
1013 // into shift immediate encoding, we reject it.
1014 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1015 else return (isARMSOImm() || isARMSOImmNeg());
1016 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001017 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001018 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001019 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1020 if (!CE) return false;
1021 int64_t Value = CE->getValue();
1022 return ARM_AM::getSOImmVal(Value) != -1;
1023 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001024 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001025 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001026 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1027 if (!CE) return false;
1028 int64_t Value = CE->getValue();
1029 return ARM_AM::getSOImmVal(~Value) != -1;
1030 }
Jim Grosbach30506252011-12-08 00:31:07 +00001031 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001032 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001033 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1034 if (!CE) return false;
1035 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001036 // Only use this when not representable as a plain so_imm.
1037 return ARM_AM::getSOImmVal(Value) == -1 &&
1038 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001039 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001040 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001041 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001042 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1043 if (!CE) return false;
1044 int64_t Value = CE->getValue();
1045 return ARM_AM::getT2SOImmVal(Value) != -1;
1046 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001047 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001048 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001049 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1050 if (!CE) return false;
1051 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001052 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1053 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001054 }
Jim Grosbach30506252011-12-08 00:31:07 +00001055 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001056 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001057 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1058 if (!CE) return false;
1059 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001060 // Only use this when not representable as a plain so_imm.
1061 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1062 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001063 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001064 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001065 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001066 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1067 if (!CE) return false;
1068 int64_t Value = CE->getValue();
1069 return Value == 1 || Value == 0;
1070 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001071 bool isReg() const { return Kind == k_Register; }
1072 bool isRegList() const { return Kind == k_RegisterList; }
1073 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1074 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
1075 bool isToken() const { return Kind == k_Token; }
1076 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001077 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Chad Rosier41099832012-09-11 23:02:35 +00001078 bool isMem() const { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001079 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1080 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1081 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1082 bool isRotImm() const { return Kind == k_RotateImmediate; }
1083 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1084 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001085 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001086 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001087 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001088 bool isMemNoOffset(bool alignOK = false) const {
Chad Rosier41099832012-09-11 23:02:35 +00001089 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001090 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001091 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001092 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
1093 (alignOK || Memory.Alignment == 0);
1094 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001095 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001096 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001097 return false;
1098 // Base register must be PC.
1099 if (Memory.BaseRegNum != ARM::PC)
1100 return false;
1101 // Immediate offset in range [-4095, 4095].
1102 if (!Memory.OffsetImm) return true;
1103 int64_t Val = Memory.OffsetImm->getValue();
1104 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1105 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001106 bool isAlignedMemory() const {
1107 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001108 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001109 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001110 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001111 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001112 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001113 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001114 if (!Memory.OffsetImm) return true;
1115 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001116 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001117 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001118 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001119 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001120 // Immediate offset in range [-4095, 4095].
1121 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1122 if (!CE) return false;
1123 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001124 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001125 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001126 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001127 // If we have an immediate that's not a constant, treat it as a label
1128 // reference needing a fixup. If it is a constant, it's something else
1129 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001130 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001131 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001132 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001133 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001134 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001135 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001136 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001137 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001138 if (!Memory.OffsetImm) return true;
1139 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001140 // The #-0 offset is encoded as INT32_MIN, and we have to check
1141 // for this too.
1142 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001143 }
1144 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001145 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001146 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001147 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001148 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1149 // Immediate offset in range [-255, 255].
1150 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1151 if (!CE) return false;
1152 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001153 // Special case, #-0 is INT32_MIN.
1154 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001155 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001156 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001157 // If we have an immediate that's not a constant, treat it as a label
1158 // reference needing a fixup. If it is a constant, it's something else
1159 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001160 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001161 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001162 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001163 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001164 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001165 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001166 if (!Memory.OffsetImm) return true;
1167 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001168 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001169 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001170 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001171 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001172 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001173 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001174 return false;
1175 return true;
1176 }
1177 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001178 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001179 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1180 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001181 return false;
1182 return true;
1183 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001184 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001185 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001186 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001187 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001188 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001189 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001190 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001191 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001192 return false;
1193 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001194 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001195 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001196 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001197 return false;
1198 return true;
1199 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001200 bool isMemThumbRR() const {
1201 // Thumb reg+reg addressing is simple. Just two registers, a base and
1202 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001203 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001204 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001205 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001206 return isARMLowRegister(Memory.BaseRegNum) &&
1207 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001208 }
1209 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001210 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001211 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001212 return false;
1213 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001214 if (!Memory.OffsetImm) return true;
1215 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001216 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1217 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001218 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001219 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001220 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001221 return false;
1222 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001223 if (!Memory.OffsetImm) return true;
1224 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001225 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1226 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001227 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001228 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001229 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001230 return false;
1231 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001232 if (!Memory.OffsetImm) return true;
1233 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001234 return Val >= 0 && Val <= 31;
1235 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001236 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001237 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001238 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001239 return false;
1240 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001241 if (!Memory.OffsetImm) return true;
1242 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001243 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001244 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001245 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001246 // If we have an immediate that's not a constant, treat it as a label
1247 // reference needing a fixup. If it is a constant, it's something else
1248 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001249 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001250 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001251 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001252 return false;
1253 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001254 if (!Memory.OffsetImm) return true;
1255 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001256 // Special case, #-0 is INT32_MIN.
1257 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001258 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001259 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001260 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001261 return false;
1262 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001263 if (!Memory.OffsetImm) return true;
1264 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001265 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1266 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001267 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001268 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001269 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001270 // Base reg of PC isn't allowed for these encodings.
1271 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001272 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001273 if (!Memory.OffsetImm) return true;
1274 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001275 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001276 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001277 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001278 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001279 return false;
1280 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001281 if (!Memory.OffsetImm) return true;
1282 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001283 return Val >= 0 && Val < 256;
1284 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001285 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001286 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001287 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001288 // Base reg of PC isn't allowed for these encodings.
1289 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001290 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001291 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001292 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001293 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001294 }
1295 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001296 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001297 return false;
1298 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001299 if (!Memory.OffsetImm) return true;
1300 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001301 return (Val >= 0 && Val < 4096);
1302 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001303 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001304 // If we have an immediate that's not a constant, treat it as a label
1305 // reference needing a fixup. If it is a constant, it's something else
1306 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001307 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001308 return true;
1309
Chad Rosier41099832012-09-11 23:02:35 +00001310 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001311 return false;
1312 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001313 if (!Memory.OffsetImm) return true;
1314 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001315 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001316 }
1317 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001318 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001319 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1320 if (!CE) return false;
1321 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001322 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001323 }
Jim Grosbach93981412011-10-11 21:55:36 +00001324 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001325 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001326 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1327 if (!CE) return false;
1328 int64_t Val = CE->getValue();
1329 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1330 (Val == INT32_MIN);
1331 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001332
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001333 bool isMSRMask() const { return Kind == k_MSRMask; }
1334 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001335
Jim Grosbach741cd732011-10-17 22:26:03 +00001336 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001337 bool isSingleSpacedVectorList() const {
1338 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1339 }
1340 bool isDoubleSpacedVectorList() const {
1341 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1342 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001343 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001344 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001345 return VectorList.Count == 1;
1346 }
1347
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001348 bool isVecListDPair() const {
1349 if (!isSingleSpacedVectorList()) return false;
1350 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1351 .contains(VectorList.RegNum));
1352 }
1353
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001354 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001355 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001356 return VectorList.Count == 3;
1357 }
1358
Jim Grosbach846bcff2011-10-21 20:35:01 +00001359 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001360 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001361 return VectorList.Count == 4;
1362 }
1363
Jim Grosbache5307f92012-03-05 21:43:40 +00001364 bool isVecListDPairSpaced() const {
Kevin Enderby816ca272012-03-20 17:41:51 +00001365 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001366 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1367 .contains(VectorList.RegNum));
1368 }
1369
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001370 bool isVecListThreeQ() const {
1371 if (!isDoubleSpacedVectorList()) return false;
1372 return VectorList.Count == 3;
1373 }
1374
Jim Grosbach1e946a42012-01-24 00:43:12 +00001375 bool isVecListFourQ() const {
1376 if (!isDoubleSpacedVectorList()) return false;
1377 return VectorList.Count == 4;
1378 }
1379
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001380 bool isSingleSpacedVectorAllLanes() const {
1381 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1382 }
1383 bool isDoubleSpacedVectorAllLanes() const {
1384 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1385 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001386 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001387 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001388 return VectorList.Count == 1;
1389 }
1390
Jim Grosbach13a292c2012-03-06 22:01:44 +00001391 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001392 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001393 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1394 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001395 }
1396
Jim Grosbached428bc2012-03-06 23:10:38 +00001397 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001398 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001399 return VectorList.Count == 2;
1400 }
1401
Jim Grosbachb78403c2012-01-24 23:47:04 +00001402 bool isVecListThreeDAllLanes() const {
1403 if (!isSingleSpacedVectorAllLanes()) return false;
1404 return VectorList.Count == 3;
1405 }
1406
1407 bool isVecListThreeQAllLanes() const {
1408 if (!isDoubleSpacedVectorAllLanes()) return false;
1409 return VectorList.Count == 3;
1410 }
1411
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001412 bool isVecListFourDAllLanes() const {
1413 if (!isSingleSpacedVectorAllLanes()) return false;
1414 return VectorList.Count == 4;
1415 }
1416
1417 bool isVecListFourQAllLanes() const {
1418 if (!isDoubleSpacedVectorAllLanes()) return false;
1419 return VectorList.Count == 4;
1420 }
1421
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001422 bool isSingleSpacedVectorIndexed() const {
1423 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1424 }
1425 bool isDoubleSpacedVectorIndexed() const {
1426 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1427 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001428 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001429 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001430 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1431 }
1432
Jim Grosbachda511042011-12-14 23:35:06 +00001433 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001434 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001435 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1436 }
1437
1438 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001439 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001440 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1441 }
1442
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001443 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001444 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001445 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1446 }
1447
Jim Grosbachda511042011-12-14 23:35:06 +00001448 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001449 if (!isSingleSpacedVectorIndexed()) return false;
1450 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1451 }
1452
1453 bool isVecListTwoQWordIndexed() const {
1454 if (!isDoubleSpacedVectorIndexed()) return false;
1455 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1456 }
1457
1458 bool isVecListTwoQHWordIndexed() const {
1459 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001460 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1461 }
1462
1463 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001464 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001465 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1466 }
1467
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001468 bool isVecListThreeDByteIndexed() const {
1469 if (!isSingleSpacedVectorIndexed()) return false;
1470 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1471 }
1472
1473 bool isVecListThreeDHWordIndexed() const {
1474 if (!isSingleSpacedVectorIndexed()) return false;
1475 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1476 }
1477
1478 bool isVecListThreeQWordIndexed() const {
1479 if (!isDoubleSpacedVectorIndexed()) return false;
1480 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1481 }
1482
1483 bool isVecListThreeQHWordIndexed() const {
1484 if (!isDoubleSpacedVectorIndexed()) return false;
1485 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1486 }
1487
1488 bool isVecListThreeDWordIndexed() const {
1489 if (!isSingleSpacedVectorIndexed()) return false;
1490 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1491 }
1492
Jim Grosbach14952a02012-01-24 18:37:25 +00001493 bool isVecListFourDByteIndexed() const {
1494 if (!isSingleSpacedVectorIndexed()) return false;
1495 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1496 }
1497
1498 bool isVecListFourDHWordIndexed() const {
1499 if (!isSingleSpacedVectorIndexed()) return false;
1500 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1501 }
1502
1503 bool isVecListFourQWordIndexed() const {
1504 if (!isDoubleSpacedVectorIndexed()) return false;
1505 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1506 }
1507
1508 bool isVecListFourQHWordIndexed() const {
1509 if (!isDoubleSpacedVectorIndexed()) return false;
1510 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1511 }
1512
1513 bool isVecListFourDWordIndexed() const {
1514 if (!isSingleSpacedVectorIndexed()) return false;
1515 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1516 }
1517
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001518 bool isVectorIndex8() const {
1519 if (Kind != k_VectorIndex) return false;
1520 return VectorIndex.Val < 8;
1521 }
1522 bool isVectorIndex16() const {
1523 if (Kind != k_VectorIndex) return false;
1524 return VectorIndex.Val < 4;
1525 }
1526 bool isVectorIndex32() const {
1527 if (Kind != k_VectorIndex) return false;
1528 return VectorIndex.Val < 2;
1529 }
1530
Jim Grosbach741cd732011-10-17 22:26:03 +00001531 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001532 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001533 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1534 // Must be a constant.
1535 if (!CE) return false;
1536 int64_t Value = CE->getValue();
1537 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1538 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001539 return Value >= 0 && Value < 256;
1540 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001541
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001542 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001543 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001544 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1545 // Must be a constant.
1546 if (!CE) return false;
1547 int64_t Value = CE->getValue();
1548 // i16 value in the range [0,255] or [0x0100, 0xff00]
1549 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1550 }
1551
Jim Grosbach8211c052011-10-18 00:22:00 +00001552 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001553 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001554 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1555 // Must be a constant.
1556 if (!CE) return false;
1557 int64_t Value = CE->getValue();
1558 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1559 return (Value >= 0 && Value < 256) ||
1560 (Value >= 0x0100 && Value <= 0xff00) ||
1561 (Value >= 0x010000 && Value <= 0xff0000) ||
1562 (Value >= 0x01000000 && Value <= 0xff000000);
1563 }
1564
1565 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001566 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001567 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1568 // Must be a constant.
1569 if (!CE) return false;
1570 int64_t Value = CE->getValue();
1571 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1572 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1573 return (Value >= 0 && Value < 256) ||
1574 (Value >= 0x0100 && Value <= 0xff00) ||
1575 (Value >= 0x010000 && Value <= 0xff0000) ||
1576 (Value >= 0x01000000 && Value <= 0xff000000) ||
1577 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1578 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1579 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001580 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001581 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001582 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1583 // Must be a constant.
1584 if (!CE) return false;
1585 int64_t Value = ~CE->getValue();
1586 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1587 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1588 return (Value >= 0 && Value < 256) ||
1589 (Value >= 0x0100 && Value <= 0xff00) ||
1590 (Value >= 0x010000 && Value <= 0xff0000) ||
1591 (Value >= 0x01000000 && Value <= 0xff000000) ||
1592 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1593 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1594 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001595
Jim Grosbache4454e02011-10-18 16:18:11 +00001596 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001597 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001598 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1599 // Must be a constant.
1600 if (!CE) return false;
1601 uint64_t Value = CE->getValue();
1602 // i64 value with each byte being either 0 or 0xff.
1603 for (unsigned i = 0; i < 8; ++i)
1604 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1605 return true;
1606 }
1607
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001608 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001609 // Add as immediates when possible. Null MCExpr = 0.
1610 if (Expr == 0)
1611 Inst.addOperand(MCOperand::CreateImm(0));
1612 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001613 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1614 else
1615 Inst.addOperand(MCOperand::CreateExpr(Expr));
1616 }
1617
Daniel Dunbard8042b72010-08-11 06:36:53 +00001618 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001619 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001620 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001621 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1622 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001623 }
1624
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001625 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1626 assert(N == 1 && "Invalid number of operands!");
1627 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1628 }
1629
Jim Grosbach48399582011-10-12 17:34:41 +00001630 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1631 assert(N == 1 && "Invalid number of operands!");
1632 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1633 }
1634
1635 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1636 assert(N == 1 && "Invalid number of operands!");
1637 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1638 }
1639
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001640 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1641 assert(N == 1 && "Invalid number of operands!");
1642 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1643 }
1644
1645 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1646 assert(N == 1 && "Invalid number of operands!");
1647 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1648 }
1649
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001650 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1651 assert(N == 1 && "Invalid number of operands!");
1652 Inst.addOperand(MCOperand::CreateReg(getReg()));
1653 }
1654
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001655 void addRegOperands(MCInst &Inst, unsigned N) const {
1656 assert(N == 1 && "Invalid number of operands!");
1657 Inst.addOperand(MCOperand::CreateReg(getReg()));
1658 }
1659
Jim Grosbachac798e12011-07-25 20:49:51 +00001660 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001661 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001662 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001663 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001664 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1665 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001666 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001667 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001668 }
1669
Jim Grosbachac798e12011-07-25 20:49:51 +00001670 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001671 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001672 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001673 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001674 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001675 // Shift of #32 is encoded as 0 where permitted
1676 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001677 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001678 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001679 }
1680
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001681 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001682 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001683 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1684 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001685 }
1686
Bill Wendling8d2aa032010-11-08 23:49:57 +00001687 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001688 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001689 const SmallVectorImpl<unsigned> &RegList = getRegList();
1690 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001691 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1692 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001693 }
1694
Bill Wendling9898ac92010-11-17 04:32:08 +00001695 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1696 addRegListOperands(Inst, N);
1697 }
1698
1699 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1700 addRegListOperands(Inst, N);
1701 }
1702
Jim Grosbach833b9d32011-07-27 20:15:40 +00001703 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1704 assert(N == 1 && "Invalid number of operands!");
1705 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1706 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1707 }
1708
Jim Grosbach864b6092011-07-28 21:34:26 +00001709 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1710 assert(N == 1 && "Invalid number of operands!");
1711 // Munge the lsb/width into a bitfield mask.
1712 unsigned lsb = Bitfield.LSB;
1713 unsigned width = Bitfield.Width;
1714 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1715 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1716 (32 - (lsb + width)));
1717 Inst.addOperand(MCOperand::CreateImm(Mask));
1718 }
1719
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001720 void addImmOperands(MCInst &Inst, unsigned N) const {
1721 assert(N == 1 && "Invalid number of operands!");
1722 addExpr(Inst, getImm());
1723 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001724
Jim Grosbachea231912011-12-22 22:19:05 +00001725 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1726 assert(N == 1 && "Invalid number of operands!");
1727 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1728 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1729 }
1730
1731 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1732 assert(N == 1 && "Invalid number of operands!");
1733 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1734 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1735 }
1736
Jim Grosbache7fbce72011-10-03 23:38:36 +00001737 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1738 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001739 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1740 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1741 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001742 }
1743
Jim Grosbach7db8d692011-09-08 22:07:06 +00001744 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1745 assert(N == 1 && "Invalid number of operands!");
1746 // FIXME: We really want to scale the value here, but the LDRD/STRD
1747 // instruction don't encode operands that way yet.
1748 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1749 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1750 }
1751
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001752 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1753 assert(N == 1 && "Invalid number of operands!");
1754 // The immediate is scaled by four in the encoding and is stored
1755 // in the MCInst as such. Lop off the low two bits here.
1756 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1757 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1758 }
1759
Jim Grosbach930f2f62012-04-05 20:57:13 +00001760 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1761 assert(N == 1 && "Invalid number of operands!");
1762 // The immediate is scaled by four in the encoding and is stored
1763 // in the MCInst as such. Lop off the low two bits here.
1764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1765 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1766 }
1767
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001768 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1769 assert(N == 1 && "Invalid number of operands!");
1770 // The immediate is scaled by four in the encoding and is stored
1771 // in the MCInst as such. Lop off the low two bits here.
1772 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1773 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1774 }
1775
Jim Grosbach475c6db2011-07-25 23:09:14 +00001776 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1777 assert(N == 1 && "Invalid number of operands!");
1778 // The constant encodes as the immediate-1, and we store in the instruction
1779 // the bits as encoded, so subtract off one here.
1780 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1781 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1782 }
1783
Jim Grosbach801e0a32011-07-22 23:16:18 +00001784 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1785 assert(N == 1 && "Invalid number of operands!");
1786 // The constant encodes as the immediate-1, and we store in the instruction
1787 // the bits as encoded, so subtract off one here.
1788 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1789 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1790 }
1791
Jim Grosbach46dd4132011-08-17 21:51:27 +00001792 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1793 assert(N == 1 && "Invalid number of operands!");
1794 // The constant encodes as the immediate, except for 32, which encodes as
1795 // zero.
1796 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1797 unsigned Imm = CE->getValue();
1798 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1799 }
1800
Jim Grosbach27c1e252011-07-21 17:23:04 +00001801 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1802 assert(N == 1 && "Invalid number of operands!");
1803 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1804 // the instruction as well.
1805 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1806 int Val = CE->getValue();
1807 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1808 }
1809
Jim Grosbachb009a872011-10-28 22:36:30 +00001810 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1811 assert(N == 1 && "Invalid number of operands!");
1812 // The operand is actually a t2_so_imm, but we have its bitwise
1813 // negation in the assembly source, so twiddle it here.
1814 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1815 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1816 }
1817
Jim Grosbach30506252011-12-08 00:31:07 +00001818 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1819 assert(N == 1 && "Invalid number of operands!");
1820 // The operand is actually a t2_so_imm, but we have its
1821 // negation in the assembly source, so twiddle it here.
1822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1823 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1824 }
1825
Jim Grosbach930f2f62012-04-05 20:57:13 +00001826 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1827 assert(N == 1 && "Invalid number of operands!");
1828 // The operand is actually an imm0_4095, but we have its
1829 // negation in the assembly source, so twiddle it here.
1830 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1831 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1832 }
1833
Mihai Popad36cbaa2013-07-03 09:21:44 +00001834 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1835 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1836 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1837 return;
1838 }
1839
1840 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1841 assert(SR && "Unknown value type!");
1842 Inst.addOperand(MCOperand::CreateExpr(SR));
1843 }
1844
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001845 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1846 assert(N == 1 && "Invalid number of operands!");
1847 if (isImm()) {
1848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1849 if (CE) {
1850 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1851 return;
1852 }
1853
1854 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1855 assert(SR && "Unknown value type!");
1856 Inst.addOperand(MCOperand::CreateExpr(SR));
1857 return;
1858 }
1859
1860 assert(isMem() && "Unknown value type!");
1861 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1862 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1863 }
1864
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001865 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1866 assert(N == 1 && "Invalid number of operands!");
1867 // The operand is actually a so_imm, but we have its bitwise
1868 // negation in the assembly source, so twiddle it here.
1869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1870 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1871 }
1872
Jim Grosbach30506252011-12-08 00:31:07 +00001873 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1874 assert(N == 1 && "Invalid number of operands!");
1875 // The operand is actually a so_imm, but we have its
1876 // negation in the assembly source, so twiddle it here.
1877 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1878 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1879 }
1880
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001881 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1882 assert(N == 1 && "Invalid number of operands!");
1883 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1884 }
1885
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001886 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1887 assert(N == 1 && "Invalid number of operands!");
1888 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1889 }
1890
Jim Grosbachd3595712011-08-03 23:50:40 +00001891 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1892 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001893 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001894 }
1895
Jim Grosbach94298a92012-01-18 22:46:46 +00001896 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1897 assert(N == 1 && "Invalid number of operands!");
1898 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001899 Inst.addOperand(MCOperand::CreateImm(Imm));
1900 }
1901
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001902 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1903 assert(N == 1 && "Invalid number of operands!");
1904 assert(isImm() && "Not an immediate!");
1905
1906 // If we have an immediate that's not a constant, treat it as a label
1907 // reference needing a fixup.
1908 if (!isa<MCConstantExpr>(getImm())) {
1909 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1910 return;
1911 }
1912
1913 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1914 int Val = CE->getValue();
1915 Inst.addOperand(MCOperand::CreateImm(Val));
1916 }
1917
Jim Grosbacha95ec992011-10-11 17:29:55 +00001918 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1919 assert(N == 2 && "Invalid number of operands!");
1920 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1921 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1922 }
1923
Jim Grosbachd3595712011-08-03 23:50:40 +00001924 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1925 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001926 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1927 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00001928 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1929 // Special case for #-0
1930 if (Val == INT32_MIN) Val = 0;
1931 if (Val < 0) Val = -Val;
1932 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1933 } else {
1934 // For register offset, we encode the shift type and negation flag
1935 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001936 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1937 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001938 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001939 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1940 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00001941 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001942 }
1943
Jim Grosbachcd17c122011-08-04 23:01:30 +00001944 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1945 assert(N == 2 && "Invalid number of operands!");
1946 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1947 assert(CE && "non-constant AM2OffsetImm operand!");
1948 int32_t Val = CE->getValue();
1949 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1950 // Special case for #-0
1951 if (Val == INT32_MIN) Val = 0;
1952 if (Val < 0) Val = -Val;
1953 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1954 Inst.addOperand(MCOperand::CreateReg(0));
1955 Inst.addOperand(MCOperand::CreateImm(Val));
1956 }
1957
Jim Grosbach5b96b802011-08-10 20:29:19 +00001958 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1959 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00001960 // If we have an immediate that's not a constant, treat it as a label
1961 // reference needing a fixup. If it is a constant, it's something else
1962 // and we reject it.
1963 if (isImm()) {
1964 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1965 Inst.addOperand(MCOperand::CreateReg(0));
1966 Inst.addOperand(MCOperand::CreateImm(0));
1967 return;
1968 }
1969
Jim Grosbach871dff72011-10-11 15:59:20 +00001970 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1971 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001972 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1973 // Special case for #-0
1974 if (Val == INT32_MIN) Val = 0;
1975 if (Val < 0) Val = -Val;
1976 Val = ARM_AM::getAM3Opc(AddSub, Val);
1977 } else {
1978 // For register offset, we encode the shift type and negation flag
1979 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001980 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00001981 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001982 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1983 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00001984 Inst.addOperand(MCOperand::CreateImm(Val));
1985 }
1986
1987 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1988 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001989 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001990 int32_t Val =
1991 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1992 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1993 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001994 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001995 }
1996
1997 // Constant offset.
1998 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1999 int32_t Val = CE->getValue();
2000 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2001 // Special case for #-0
2002 if (Val == INT32_MIN) Val = 0;
2003 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002004 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002005 Inst.addOperand(MCOperand::CreateReg(0));
2006 Inst.addOperand(MCOperand::CreateImm(Val));
2007 }
2008
Jim Grosbachd3595712011-08-03 23:50:40 +00002009 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2010 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002011 // If we have an immediate that's not a constant, treat it as a label
2012 // reference needing a fixup. If it is a constant, it's something else
2013 // and we reject it.
2014 if (isImm()) {
2015 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2016 Inst.addOperand(MCOperand::CreateImm(0));
2017 return;
2018 }
2019
Jim Grosbachd3595712011-08-03 23:50:40 +00002020 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002021 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002022 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2023 // Special case for #-0
2024 if (Val == INT32_MIN) Val = 0;
2025 if (Val < 0) Val = -Val;
2026 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002027 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002028 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002029 }
2030
Jim Grosbach7db8d692011-09-08 22:07:06 +00002031 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2032 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002033 // If we have an immediate that's not a constant, treat it as a label
2034 // reference needing a fixup. If it is a constant, it's something else
2035 // and we reject it.
2036 if (isImm()) {
2037 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2038 Inst.addOperand(MCOperand::CreateImm(0));
2039 return;
2040 }
2041
Jim Grosbach871dff72011-10-11 15:59:20 +00002042 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2043 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002044 Inst.addOperand(MCOperand::CreateImm(Val));
2045 }
2046
Jim Grosbacha05627e2011-09-09 18:37:27 +00002047 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2048 assert(N == 2 && "Invalid number of operands!");
2049 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002050 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2051 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002052 Inst.addOperand(MCOperand::CreateImm(Val));
2053 }
2054
Jim Grosbachd3595712011-08-03 23:50:40 +00002055 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2056 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002057 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2058 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002059 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002060 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002061
Jim Grosbach2392c532011-09-07 23:39:14 +00002062 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2063 addMemImm8OffsetOperands(Inst, N);
2064 }
2065
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002066 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002067 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002068 }
2069
2070 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2071 assert(N == 2 && "Invalid number of operands!");
2072 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002073 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002074 addExpr(Inst, getImm());
2075 Inst.addOperand(MCOperand::CreateImm(0));
2076 return;
2077 }
2078
2079 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002080 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2081 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002082 Inst.addOperand(MCOperand::CreateImm(Val));
2083 }
2084
Jim Grosbachd3595712011-08-03 23:50:40 +00002085 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2086 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002087 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002088 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002089 addExpr(Inst, getImm());
2090 Inst.addOperand(MCOperand::CreateImm(0));
2091 return;
2092 }
2093
2094 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002095 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2096 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002097 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002098 }
Bill Wendling811c9362010-11-30 07:44:32 +00002099
Jim Grosbach05541f42011-09-19 22:21:13 +00002100 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2101 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002102 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2103 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002104 }
2105
2106 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2107 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002108 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2109 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002110 }
2111
Jim Grosbachd3595712011-08-03 23:50:40 +00002112 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2113 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002114 unsigned Val =
2115 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2116 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002117 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2118 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002119 Inst.addOperand(MCOperand::CreateImm(Val));
2120 }
2121
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002122 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2123 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002124 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2125 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2126 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002127 }
2128
Jim Grosbachd3595712011-08-03 23:50:40 +00002129 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2130 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002131 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2132 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002133 }
2134
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002135 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2136 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002137 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2138 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002139 Inst.addOperand(MCOperand::CreateImm(Val));
2140 }
2141
Jim Grosbach26d35872011-08-19 18:55:51 +00002142 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2143 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002144 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2145 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002146 Inst.addOperand(MCOperand::CreateImm(Val));
2147 }
2148
Jim Grosbacha32c7532011-08-19 18:49:59 +00002149 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2150 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002151 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2152 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002153 Inst.addOperand(MCOperand::CreateImm(Val));
2154 }
2155
Jim Grosbach23983d62011-08-19 18:13:48 +00002156 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2157 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002158 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2159 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002160 Inst.addOperand(MCOperand::CreateImm(Val));
2161 }
2162
Jim Grosbachd3595712011-08-03 23:50:40 +00002163 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2164 assert(N == 1 && "Invalid number of operands!");
2165 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2166 assert(CE && "non-constant post-idx-imm8 operand!");
2167 int Imm = CE->getValue();
2168 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002169 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002170 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2171 Inst.addOperand(MCOperand::CreateImm(Imm));
2172 }
2173
Jim Grosbach93981412011-10-11 21:55:36 +00002174 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2175 assert(N == 1 && "Invalid number of operands!");
2176 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2177 assert(CE && "non-constant post-idx-imm8s4 operand!");
2178 int Imm = CE->getValue();
2179 bool isAdd = Imm >= 0;
2180 if (Imm == INT32_MIN) Imm = 0;
2181 // Immediate is scaled by 4.
2182 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2183 Inst.addOperand(MCOperand::CreateImm(Imm));
2184 }
2185
Jim Grosbachd3595712011-08-03 23:50:40 +00002186 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2187 assert(N == 2 && "Invalid number of operands!");
2188 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002189 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2190 }
2191
2192 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2193 assert(N == 2 && "Invalid number of operands!");
2194 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2195 // The sign, shift type, and shift amount are encoded in a single operand
2196 // using the AM2 encoding helpers.
2197 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2198 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2199 PostIdxReg.ShiftTy);
2200 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002201 }
2202
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002203 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2204 assert(N == 1 && "Invalid number of operands!");
2205 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2206 }
2207
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002208 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2209 assert(N == 1 && "Invalid number of operands!");
2210 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2211 }
2212
Jim Grosbach182b6a02011-11-29 23:51:09 +00002213 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002214 assert(N == 1 && "Invalid number of operands!");
2215 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2216 }
2217
Jim Grosbach04945c42011-12-02 00:35:16 +00002218 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2219 assert(N == 2 && "Invalid number of operands!");
2220 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2221 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2222 }
2223
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002224 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2225 assert(N == 1 && "Invalid number of operands!");
2226 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2227 }
2228
2229 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2230 assert(N == 1 && "Invalid number of operands!");
2231 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2232 }
2233
2234 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2235 assert(N == 1 && "Invalid number of operands!");
2236 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2237 }
2238
Jim Grosbach741cd732011-10-17 22:26:03 +00002239 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2240 assert(N == 1 && "Invalid number of operands!");
2241 // The immediate encodes the type of constant as well as the value.
2242 // Mask in that this is an i8 splat.
2243 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2244 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2245 }
2246
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002247 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2248 assert(N == 1 && "Invalid number of operands!");
2249 // The immediate encodes the type of constant as well as the value.
2250 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2251 unsigned Value = CE->getValue();
2252 if (Value >= 256)
2253 Value = (Value >> 8) | 0xa00;
2254 else
2255 Value |= 0x800;
2256 Inst.addOperand(MCOperand::CreateImm(Value));
2257 }
2258
Jim Grosbach8211c052011-10-18 00:22:00 +00002259 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2260 assert(N == 1 && "Invalid number of operands!");
2261 // The immediate encodes the type of constant as well as the value.
2262 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2263 unsigned Value = CE->getValue();
2264 if (Value >= 256 && Value <= 0xff00)
2265 Value = (Value >> 8) | 0x200;
2266 else if (Value > 0xffff && Value <= 0xff0000)
2267 Value = (Value >> 16) | 0x400;
2268 else if (Value > 0xffffff)
2269 Value = (Value >> 24) | 0x600;
2270 Inst.addOperand(MCOperand::CreateImm(Value));
2271 }
2272
2273 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2274 assert(N == 1 && "Invalid number of operands!");
2275 // The immediate encodes the type of constant as well as the value.
2276 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2277 unsigned Value = CE->getValue();
2278 if (Value >= 256 && Value <= 0xffff)
2279 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2280 else if (Value > 0xffff && Value <= 0xffffff)
2281 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2282 else if (Value > 0xffffff)
2283 Value = (Value >> 24) | 0x600;
2284 Inst.addOperand(MCOperand::CreateImm(Value));
2285 }
2286
Jim Grosbach045b6c72011-12-19 23:51:07 +00002287 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2288 assert(N == 1 && "Invalid number of operands!");
2289 // The immediate encodes the type of constant as well as the value.
2290 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2291 unsigned Value = ~CE->getValue();
2292 if (Value >= 256 && Value <= 0xffff)
2293 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2294 else if (Value > 0xffff && Value <= 0xffffff)
2295 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2296 else if (Value > 0xffffff)
2297 Value = (Value >> 24) | 0x600;
2298 Inst.addOperand(MCOperand::CreateImm(Value));
2299 }
2300
Jim Grosbache4454e02011-10-18 16:18:11 +00002301 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2302 assert(N == 1 && "Invalid number of operands!");
2303 // The immediate encodes the type of constant as well as the value.
2304 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2305 uint64_t Value = CE->getValue();
2306 unsigned Imm = 0;
2307 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2308 Imm |= (Value & 1) << i;
2309 }
2310 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2311 }
2312
Jim Grosbach602aa902011-07-13 15:34:57 +00002313 virtual void print(raw_ostream &OS) const;
Daniel Dunbarebace222010-08-11 06:37:04 +00002314
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002315 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002316 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002317 Op->ITMask.Mask = Mask;
2318 Op->StartLoc = S;
2319 Op->EndLoc = S;
2320 return Op;
2321 }
2322
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002323 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002324 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002325 Op->CC.Val = CC;
2326 Op->StartLoc = S;
2327 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002328 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002329 }
2330
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002331 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002332 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002333 Op->Cop.Val = CopVal;
2334 Op->StartLoc = S;
2335 Op->EndLoc = S;
2336 return Op;
2337 }
2338
2339 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002340 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002341 Op->Cop.Val = CopVal;
2342 Op->StartLoc = S;
2343 Op->EndLoc = S;
2344 return Op;
2345 }
2346
Jim Grosbach48399582011-10-12 17:34:41 +00002347 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2348 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2349 Op->Cop.Val = Val;
2350 Op->StartLoc = S;
2351 Op->EndLoc = E;
2352 return Op;
2353 }
2354
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002355 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002356 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002357 Op->Reg.RegNum = RegNum;
2358 Op->StartLoc = S;
2359 Op->EndLoc = S;
2360 return Op;
2361 }
2362
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002363 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002364 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002365 Op->Tok.Data = Str.data();
2366 Op->Tok.Length = Str.size();
2367 Op->StartLoc = S;
2368 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002369 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002370 }
2371
Bill Wendling2063b842010-11-18 23:43:05 +00002372 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002373 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002374 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002375 Op->StartLoc = S;
2376 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002377 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002378 }
2379
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002380 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2381 unsigned SrcReg,
2382 unsigned ShiftReg,
2383 unsigned ShiftImm,
2384 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002385 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002386 Op->RegShiftedReg.ShiftTy = ShTy;
2387 Op->RegShiftedReg.SrcReg = SrcReg;
2388 Op->RegShiftedReg.ShiftReg = ShiftReg;
2389 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002390 Op->StartLoc = S;
2391 Op->EndLoc = E;
2392 return Op;
2393 }
2394
Owen Andersonb595ed02011-07-21 18:54:16 +00002395 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2396 unsigned SrcReg,
2397 unsigned ShiftImm,
2398 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002399 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002400 Op->RegShiftedImm.ShiftTy = ShTy;
2401 Op->RegShiftedImm.SrcReg = SrcReg;
2402 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002403 Op->StartLoc = S;
2404 Op->EndLoc = E;
2405 return Op;
2406 }
2407
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002408 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002409 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002410 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002411 Op->ShifterImm.isASR = isASR;
2412 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002413 Op->StartLoc = S;
2414 Op->EndLoc = E;
2415 return Op;
2416 }
2417
Jim Grosbach833b9d32011-07-27 20:15:40 +00002418 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002419 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002420 Op->RotImm.Imm = Imm;
2421 Op->StartLoc = S;
2422 Op->EndLoc = E;
2423 return Op;
2424 }
2425
Jim Grosbach864b6092011-07-28 21:34:26 +00002426 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2427 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002428 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002429 Op->Bitfield.LSB = LSB;
2430 Op->Bitfield.Width = Width;
2431 Op->StartLoc = S;
2432 Op->EndLoc = E;
2433 return Op;
2434 }
2435
Bill Wendling2cae3272010-11-09 22:44:22 +00002436 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002437 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002438 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002439 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002440 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002441
Chad Rosierfa705ee2013-07-01 20:49:23 +00002442 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002443 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002444 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002445 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002446 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002447
Chad Rosierfa705ee2013-07-01 20:49:23 +00002448 // Sort based on the register encoding values.
2449 array_pod_sort(Regs.begin(), Regs.end());
2450
Bill Wendling9898ac92010-11-17 04:32:08 +00002451 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002452 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002453 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002454 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002455 Op->StartLoc = StartLoc;
2456 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002457 return Op;
2458 }
2459
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002460 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002461 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002462 ARMOperand *Op = new ARMOperand(k_VectorList);
2463 Op->VectorList.RegNum = RegNum;
2464 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002465 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002466 Op->StartLoc = S;
2467 Op->EndLoc = E;
2468 return Op;
2469 }
2470
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002471 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002472 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002473 SMLoc S, SMLoc E) {
2474 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2475 Op->VectorList.RegNum = RegNum;
2476 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002477 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002478 Op->StartLoc = S;
2479 Op->EndLoc = E;
2480 return Op;
2481 }
2482
Jim Grosbach04945c42011-12-02 00:35:16 +00002483 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002484 unsigned Index,
2485 bool isDoubleSpaced,
2486 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002487 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2488 Op->VectorList.RegNum = RegNum;
2489 Op->VectorList.Count = Count;
2490 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002491 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002492 Op->StartLoc = S;
2493 Op->EndLoc = E;
2494 return Op;
2495 }
2496
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002497 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2498 MCContext &Ctx) {
2499 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2500 Op->VectorIndex.Val = Idx;
2501 Op->StartLoc = S;
2502 Op->EndLoc = E;
2503 return Op;
2504 }
2505
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002506 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002507 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002508 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002509 Op->StartLoc = S;
2510 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002511 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002512 }
2513
Jim Grosbachd3595712011-08-03 23:50:40 +00002514 static ARMOperand *CreateMem(unsigned BaseRegNum,
2515 const MCConstantExpr *OffsetImm,
2516 unsigned OffsetRegNum,
2517 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002518 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002519 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002520 bool isNegative,
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002521 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002522 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002523 Op->Memory.BaseRegNum = BaseRegNum;
2524 Op->Memory.OffsetImm = OffsetImm;
2525 Op->Memory.OffsetRegNum = OffsetRegNum;
2526 Op->Memory.ShiftType = ShiftType;
2527 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002528 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002529 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002530 Op->StartLoc = S;
2531 Op->EndLoc = E;
2532 return Op;
2533 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002534
Jim Grosbachc320c852011-08-05 21:28:30 +00002535 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2536 ARM_AM::ShiftOpc ShiftTy,
2537 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002538 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002539 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002540 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002541 Op->PostIdxReg.isAdd = isAdd;
2542 Op->PostIdxReg.ShiftTy = ShiftTy;
2543 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002544 Op->StartLoc = S;
2545 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002546 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002547 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002548
2549 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002550 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002551 Op->MBOpt.Val = Opt;
2552 Op->StartLoc = S;
2553 Op->EndLoc = S;
2554 return Op;
2555 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002556
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002557 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2558 SMLoc S) {
2559 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2560 Op->ISBOpt.Val = Opt;
2561 Op->StartLoc = S;
2562 Op->EndLoc = S;
2563 return Op;
2564 }
2565
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002566 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002567 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002568 Op->IFlags.Val = IFlags;
2569 Op->StartLoc = S;
2570 Op->EndLoc = S;
2571 return Op;
2572 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002573
2574 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002575 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002576 Op->MMask.Val = MMask;
2577 Op->StartLoc = S;
2578 Op->EndLoc = S;
2579 return Op;
2580 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002581};
2582
2583} // end anonymous namespace.
2584
Jim Grosbach602aa902011-07-13 15:34:57 +00002585void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002586 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002587 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002588 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002589 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002590 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002591 OS << "<ccout " << getReg() << ">";
2592 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002593 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002594 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002595 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2596 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2597 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002598 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2599 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2600 break;
2601 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002602 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002603 OS << "<coprocessor number: " << getCoproc() << ">";
2604 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002605 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002606 OS << "<coprocessor register: " << getCoproc() << ">";
2607 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002608 case k_CoprocOption:
2609 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2610 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002611 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002612 OS << "<mask: " << getMSRMask() << ">";
2613 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002614 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002615 getImm()->print(OS);
2616 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002617 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002618 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002619 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002620 case k_InstSyncBarrierOpt:
2621 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2622 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002623 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002624 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002625 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002626 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002627 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002628 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002629 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2630 << PostIdxReg.RegNum;
2631 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2632 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2633 << PostIdxReg.ShiftImm;
2634 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002635 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002636 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002637 OS << "<ARM_PROC::";
2638 unsigned IFlags = getProcIFlags();
2639 for (int i=2; i >= 0; --i)
2640 if (IFlags & (1 << i))
2641 OS << ARM_PROC::IFlagsToString(1 << i);
2642 OS << ">";
2643 break;
2644 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002645 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002646 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002647 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002648 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002649 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2650 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002651 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002652 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002653 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002654 << RegShiftedReg.SrcReg << " "
2655 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2656 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002657 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002658 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002659 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002660 << RegShiftedImm.SrcReg << " "
2661 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2662 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002663 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002664 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002665 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2666 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002667 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002668 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2669 << ", width: " << Bitfield.Width << ">";
2670 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002671 case k_RegisterList:
2672 case k_DPRRegisterList:
2673 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002674 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002675
Bill Wendlingbed94652010-11-09 23:28:44 +00002676 const SmallVectorImpl<unsigned> &RegList = getRegList();
2677 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002678 I = RegList.begin(), E = RegList.end(); I != E; ) {
2679 OS << *I;
2680 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002681 }
2682
2683 OS << ">";
2684 break;
2685 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002686 case k_VectorList:
2687 OS << "<vector_list " << VectorList.Count << " * "
2688 << VectorList.RegNum << ">";
2689 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002690 case k_VectorListAllLanes:
2691 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2692 << VectorList.RegNum << ">";
2693 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002694 case k_VectorListIndexed:
2695 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2696 << VectorList.Count << " * " << VectorList.RegNum << ">";
2697 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002698 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002699 OS << "'" << getToken() << "'";
2700 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002701 case k_VectorIndex:
2702 OS << "<vectorindex " << getVectorIndex() << ">";
2703 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002704 }
2705}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002706
2707/// @name Auto-generated Match Functions
2708/// {
2709
2710static unsigned MatchRegisterName(StringRef Name);
2711
2712/// }
2713
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002714bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2715 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002716 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002717 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002718 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002719
2720 return (RegNo == (unsigned)-1);
2721}
2722
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002723/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002724/// and if it is a register name the token is eaten and the register number is
2725/// returned. Otherwise return -1.
2726///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002727int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002728 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002729 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002730
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002731 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002732 unsigned RegNum = MatchRegisterName(lowerCase);
2733 if (!RegNum) {
2734 RegNum = StringSwitch<unsigned>(lowerCase)
2735 .Case("r13", ARM::SP)
2736 .Case("r14", ARM::LR)
2737 .Case("r15", ARM::PC)
2738 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002739 // Additional register name aliases for 'gas' compatibility.
2740 .Case("a1", ARM::R0)
2741 .Case("a2", ARM::R1)
2742 .Case("a3", ARM::R2)
2743 .Case("a4", ARM::R3)
2744 .Case("v1", ARM::R4)
2745 .Case("v2", ARM::R5)
2746 .Case("v3", ARM::R6)
2747 .Case("v4", ARM::R7)
2748 .Case("v5", ARM::R8)
2749 .Case("v6", ARM::R9)
2750 .Case("v7", ARM::R10)
2751 .Case("v8", ARM::R11)
2752 .Case("sb", ARM::R9)
2753 .Case("sl", ARM::R10)
2754 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002755 .Default(0);
2756 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002757 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002758 // Check for aliases registered via .req. Canonicalize to lower case.
2759 // That's more consistent since register names are case insensitive, and
2760 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2761 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002762 // If no match, return failure.
2763 if (Entry == RegisterReqs.end())
2764 return -1;
2765 Parser.Lex(); // Eat identifier token.
2766 return Entry->getValue();
2767 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002768
Chris Lattner44e5981c2010-10-30 04:09:10 +00002769 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002770
Chris Lattner44e5981c2010-10-30 04:09:10 +00002771 return RegNum;
2772}
Jim Grosbach99710a82010-11-01 16:44:21 +00002773
Jim Grosbachbb24c592011-07-13 18:49:30 +00002774// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2775// If a recoverable error occurs, return 1. If an irrecoverable error
2776// occurs, return -1. An irrecoverable error is one where tokens have been
2777// consumed in the process of trying to parse the shifter (i.e., when it is
2778// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002779int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002780 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2781 SMLoc S = Parser.getTok().getLoc();
2782 const AsmToken &Tok = Parser.getTok();
2783 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2784
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002785 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002786 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002787 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002788 .Case("lsl", ARM_AM::lsl)
2789 .Case("lsr", ARM_AM::lsr)
2790 .Case("asr", ARM_AM::asr)
2791 .Case("ror", ARM_AM::ror)
2792 .Case("rrx", ARM_AM::rrx)
2793 .Default(ARM_AM::no_shift);
2794
2795 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002796 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002797
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002798 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002799
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002800 // The source register for the shift has already been added to the
2801 // operand list, so we need to pop it off and combine it into the shifted
2802 // register operand instead.
Benjamin Kramer1757e7a2011-07-14 18:41:22 +00002803 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002804 if (!PrevOp->isReg())
2805 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2806 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002807
2808 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002809 int64_t Imm = 0;
2810 int ShiftReg = 0;
2811 if (ShiftTy == ARM_AM::rrx) {
2812 // RRX Doesn't have an explicit shift amount. The encoder expects
2813 // the shift register to be the same as the source register. Seems odd,
2814 // but OK.
2815 ShiftReg = SrcReg;
2816 } else {
2817 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002818 if (Parser.getTok().is(AsmToken::Hash) ||
2819 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002820 Parser.Lex(); // Eat hash.
2821 SMLoc ImmLoc = Parser.getTok().getLoc();
2822 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002823 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002824 Error(ImmLoc, "invalid immediate shift value");
2825 return -1;
2826 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002827 // The expression must be evaluatable as an immediate.
2828 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002829 if (!CE) {
2830 Error(ImmLoc, "invalid immediate shift value");
2831 return -1;
2832 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002833 // Range check the immediate.
2834 // lsl, ror: 0 <= imm <= 31
2835 // lsr, asr: 0 <= imm <= 32
2836 Imm = CE->getValue();
2837 if (Imm < 0 ||
2838 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2839 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002840 Error(ImmLoc, "immediate shift value out of range");
2841 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002842 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002843 // shift by zero is a nop. Always send it through as lsl.
2844 // ('as' compatibility)
2845 if (Imm == 0)
2846 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002847 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002848 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002849 EndLoc = Parser.getTok().getEndLoc();
2850 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002851 if (ShiftReg == -1) {
2852 Error (L, "expected immediate or register in shift operand");
2853 return -1;
2854 }
2855 } else {
2856 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002857 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002858 return -1;
2859 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002860 }
2861
Owen Andersonb595ed02011-07-21 18:54:16 +00002862 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2863 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002864 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002865 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002866 else
2867 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002868 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002869
Jim Grosbachbb24c592011-07-13 18:49:30 +00002870 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002871}
2872
2873
Bill Wendling2063b842010-11-18 23:43:05 +00002874/// Try to parse a register name. The token must be an Identifier when called.
2875/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2876/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002877///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002878/// TODO this is likely to change to allow different register types and or to
2879/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002880bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002881tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002882 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002883 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00002884 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00002885 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00002886
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002887 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
2888 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002889
Chris Lattner44e5981c2010-10-30 04:09:10 +00002890 const AsmToken &ExclaimTok = Parser.getTok();
2891 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00002892 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2893 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00002894 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002895 return false;
2896 }
2897
2898 // Also check for an index operand. This is only legal for vector registers,
2899 // but that'll get caught OK in operand matching, so we don't need to
2900 // explicitly filter everything else out here.
2901 if (Parser.getTok().is(AsmToken::LBrac)) {
2902 SMLoc SIdx = Parser.getTok().getLoc();
2903 Parser.Lex(); // Eat left bracket token.
2904
2905 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002906 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00002907 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002908 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002909 if (!MCE)
2910 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002911
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002912 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002913 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002914
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002915 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002916 Parser.Lex(); // Eat right bracket token.
2917
2918 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2919 SIdx, E,
2920 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00002921 }
2922
Bill Wendling2063b842010-11-18 23:43:05 +00002923 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002924}
2925
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002926/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2927/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2928/// "c5", ...
2929static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002930 // Use the same layout as the tablegen'erated register name matcher. Ugly,
2931 // but efficient.
2932 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00002933 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002934 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002935 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002936 return -1;
2937 switch (Name[1]) {
2938 default: return -1;
2939 case '0': return 0;
2940 case '1': return 1;
2941 case '2': return 2;
2942 case '3': return 3;
2943 case '4': return 4;
2944 case '5': return 5;
2945 case '6': return 6;
2946 case '7': return 7;
2947 case '8': return 8;
2948 case '9': return 9;
2949 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002950 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002951 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002952 return -1;
2953 switch (Name[2]) {
2954 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00002955 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
2956 case '0': return CoprocOp == 'p'? -1: 10;
2957 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002958 case '2': return 12;
2959 case '3': return 13;
2960 case '4': return 14;
2961 case '5': return 15;
2962 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002963 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002964}
2965
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002966/// parseITCondCode - Try to parse a condition code for an IT instruction.
2967ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2968parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2969 SMLoc S = Parser.getTok().getLoc();
2970 const AsmToken &Tok = Parser.getTok();
2971 if (!Tok.is(AsmToken::Identifier))
2972 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00002973 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002974 .Case("eq", ARMCC::EQ)
2975 .Case("ne", ARMCC::NE)
2976 .Case("hs", ARMCC::HS)
2977 .Case("cs", ARMCC::HS)
2978 .Case("lo", ARMCC::LO)
2979 .Case("cc", ARMCC::LO)
2980 .Case("mi", ARMCC::MI)
2981 .Case("pl", ARMCC::PL)
2982 .Case("vs", ARMCC::VS)
2983 .Case("vc", ARMCC::VC)
2984 .Case("hi", ARMCC::HI)
2985 .Case("ls", ARMCC::LS)
2986 .Case("ge", ARMCC::GE)
2987 .Case("lt", ARMCC::LT)
2988 .Case("gt", ARMCC::GT)
2989 .Case("le", ARMCC::LE)
2990 .Case("al", ARMCC::AL)
2991 .Default(~0U);
2992 if (CC == ~0U)
2993 return MatchOperand_NoMatch;
2994 Parser.Lex(); // Eat the token.
2995
2996 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
2997
2998 return MatchOperand_Success;
2999}
3000
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003001/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003002/// token must be an Identifier when called, and if it is a coprocessor
3003/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003004ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003005parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003006 SMLoc S = Parser.getTok().getLoc();
3007 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003008 if (Tok.isNot(AsmToken::Identifier))
3009 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003010
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003011 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003012 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003013 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003014
3015 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003016 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003017 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003018}
3019
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003020/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003021/// token must be an Identifier when called, and if it is a coprocessor
3022/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003023ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003024parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003025 SMLoc S = Parser.getTok().getLoc();
3026 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003027 if (Tok.isNot(AsmToken::Identifier))
3028 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003029
3030 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3031 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003032 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003033
3034 Parser.Lex(); // Eat identifier token.
3035 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003036 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003037}
3038
Jim Grosbach48399582011-10-12 17:34:41 +00003039/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3040/// coproc_option : '{' imm0_255 '}'
3041ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3042parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3043 SMLoc S = Parser.getTok().getLoc();
3044
3045 // If this isn't a '{', this isn't a coprocessor immediate operand.
3046 if (Parser.getTok().isNot(AsmToken::LCurly))
3047 return MatchOperand_NoMatch;
3048 Parser.Lex(); // Eat the '{'
3049
3050 const MCExpr *Expr;
3051 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003052 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003053 Error(Loc, "illegal expression");
3054 return MatchOperand_ParseFail;
3055 }
3056 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3057 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3058 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3059 return MatchOperand_ParseFail;
3060 }
3061 int Val = CE->getValue();
3062
3063 // Check for and consume the closing '}'
3064 if (Parser.getTok().isNot(AsmToken::RCurly))
3065 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003066 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003067 Parser.Lex(); // Eat the '}'
3068
3069 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3070 return MatchOperand_Success;
3071}
3072
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003073// For register list parsing, we need to map from raw GPR register numbering
3074// to the enumeration values. The enumeration values aren't sorted by
3075// register number due to our using "sp", "lr" and "pc" as canonical names.
3076static unsigned getNextRegister(unsigned Reg) {
3077 // If this is a GPR, we need to do it manually, otherwise we can rely
3078 // on the sort ordering of the enumeration since the other reg-classes
3079 // are sane.
3080 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3081 return Reg + 1;
3082 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003083 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003084 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3085 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3086 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3087 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3088 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3089 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3090 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3091 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3092 }
3093}
3094
Jim Grosbach85a23432011-11-11 21:27:40 +00003095// Return the low-subreg of a given Q register.
3096static unsigned getDRegFromQReg(unsigned QReg) {
3097 switch (QReg) {
3098 default: llvm_unreachable("expected a Q register!");
3099 case ARM::Q0: return ARM::D0;
3100 case ARM::Q1: return ARM::D2;
3101 case ARM::Q2: return ARM::D4;
3102 case ARM::Q3: return ARM::D6;
3103 case ARM::Q4: return ARM::D8;
3104 case ARM::Q5: return ARM::D10;
3105 case ARM::Q6: return ARM::D12;
3106 case ARM::Q7: return ARM::D14;
3107 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003108 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003109 case ARM::Q10: return ARM::D20;
3110 case ARM::Q11: return ARM::D22;
3111 case ARM::Q12: return ARM::D24;
3112 case ARM::Q13: return ARM::D26;
3113 case ARM::Q14: return ARM::D28;
3114 case ARM::Q15: return ARM::D30;
3115 }
3116}
3117
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003118/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003119bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003120parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003121 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003122 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003123 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003124 Parser.Lex(); // Eat '{' token.
3125 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003126
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003127 // Check the first register in the list to see what register class
3128 // this is a list of.
3129 int Reg = tryParseRegister();
3130 if (Reg == -1)
3131 return Error(RegLoc, "register expected");
3132
Jim Grosbach85a23432011-11-11 21:27:40 +00003133 // The reglist instructions have at most 16 registers, so reserve
3134 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003135 int EReg = 0;
3136 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003137
3138 // Allow Q regs and just interpret them as the two D sub-registers.
3139 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3140 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003141 EReg = MRI->getEncodingValue(Reg);
3142 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003143 ++Reg;
3144 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003145 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003146 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3147 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3148 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3149 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3150 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3151 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3152 else
3153 return Error(RegLoc, "invalid register in register list");
3154
Jim Grosbach85a23432011-11-11 21:27:40 +00003155 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003156 EReg = MRI->getEncodingValue(Reg);
3157 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003158
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003159 // This starts immediately after the first register token in the list,
3160 // so we can see either a comma or a minus (range separator) as a legal
3161 // next token.
3162 while (Parser.getTok().is(AsmToken::Comma) ||
3163 Parser.getTok().is(AsmToken::Minus)) {
3164 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003165 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003166 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003167 int EndReg = tryParseRegister();
3168 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003169 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003170 // Allow Q regs and just interpret them as the two D sub-registers.
3171 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3172 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003173 // If the register is the same as the start reg, there's nothing
3174 // more to do.
3175 if (Reg == EndReg)
3176 continue;
3177 // The register must be in the same register class as the first.
3178 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003179 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003180 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003181 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003182 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003183
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003184 // Add all the registers in the range to the register list.
3185 while (Reg != EndReg) {
3186 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003187 EReg = MRI->getEncodingValue(Reg);
3188 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003189 }
3190 continue;
3191 }
3192 Parser.Lex(); // Eat the comma.
3193 RegLoc = Parser.getTok().getLoc();
3194 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003195 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003196 Reg = tryParseRegister();
3197 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003198 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003199 // Allow Q regs and just interpret them as the two D sub-registers.
3200 bool isQReg = false;
3201 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3202 Reg = getDRegFromQReg(Reg);
3203 isQReg = true;
3204 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003205 // The register must be in the same register class as the first.
3206 if (!RC->contains(Reg))
3207 return Error(RegLoc, "invalid register in register list");
3208 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003209 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003210 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3211 Warning(RegLoc, "register list not in ascending order");
3212 else
3213 return Error(RegLoc, "register list not in ascending order");
3214 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003215 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003216 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3217 ") in register list");
3218 continue;
3219 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003220 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003221 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3222 Reg != OldReg + 1)
3223 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003224 EReg = MRI->getEncodingValue(Reg);
3225 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3226 if (isQReg) {
3227 EReg = MRI->getEncodingValue(++Reg);
3228 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3229 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003230 }
3231
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003232 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003233 return Error(Parser.getTok().getLoc(), "'}' expected");
3234 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003235 Parser.Lex(); // Eat '}' token.
3236
Jim Grosbach18bf3632011-12-13 21:48:29 +00003237 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003238 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003239
3240 // The ARM system instruction variants for LDM/STM have a '^' token here.
3241 if (Parser.getTok().is(AsmToken::Caret)) {
3242 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3243 Parser.Lex(); // Eat '^' token.
3244 }
3245
Bill Wendling2063b842010-11-18 23:43:05 +00003246 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003247}
3248
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003249// Helper function to parse the lane index for vector lists.
3250ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003251parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003252 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003253 if (Parser.getTok().is(AsmToken::LBrac)) {
3254 Parser.Lex(); // Eat the '['.
3255 if (Parser.getTok().is(AsmToken::RBrac)) {
3256 // "Dn[]" is the 'all lanes' syntax.
3257 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003258 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003259 Parser.Lex(); // Eat the ']'.
3260 return MatchOperand_Success;
3261 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003262
3263 // There's an optional '#' token here. Normally there wouldn't be, but
3264 // inline assemble puts one in, and it's friendly to accept that.
3265 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003266 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003267
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003268 const MCExpr *LaneIndex;
3269 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003270 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003271 Error(Loc, "illegal expression");
3272 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003273 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003274 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3275 if (!CE) {
3276 Error(Loc, "lane index must be empty or an integer");
3277 return MatchOperand_ParseFail;
3278 }
3279 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3280 Error(Parser.getTok().getLoc(), "']' expected");
3281 return MatchOperand_ParseFail;
3282 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003283 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003284 Parser.Lex(); // Eat the ']'.
3285 int64_t Val = CE->getValue();
3286
3287 // FIXME: Make this range check context sensitive for .8, .16, .32.
3288 if (Val < 0 || Val > 7) {
3289 Error(Parser.getTok().getLoc(), "lane index out of range");
3290 return MatchOperand_ParseFail;
3291 }
3292 Index = Val;
3293 LaneKind = IndexedLane;
3294 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003295 }
3296 LaneKind = NoLanes;
3297 return MatchOperand_Success;
3298}
3299
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003300// parse a vector register list
3301ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3302parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003303 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003304 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003305 SMLoc S = Parser.getTok().getLoc();
3306 // As an extension (to match gas), support a plain D register or Q register
3307 // (without encosing curly braces) as a single or double entry list,
3308 // respectively.
3309 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003310 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003311 int Reg = tryParseRegister();
3312 if (Reg == -1)
3313 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003314 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003315 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003316 if (Res != MatchOperand_Success)
3317 return Res;
3318 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003319 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003320 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003321 break;
3322 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003323 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3324 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003325 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003326 case IndexedLane:
3327 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003328 LaneIndex,
3329 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003330 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003331 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003332 return MatchOperand_Success;
3333 }
3334 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3335 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003336 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003337 if (Res != MatchOperand_Success)
3338 return Res;
3339 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003340 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003341 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003342 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003343 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003344 break;
3345 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003346 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3347 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003348 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3349 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003350 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003351 case IndexedLane:
3352 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003353 LaneIndex,
3354 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003355 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003356 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003357 return MatchOperand_Success;
3358 }
3359 Error(S, "vector register expected");
3360 return MatchOperand_ParseFail;
3361 }
3362
3363 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003364 return MatchOperand_NoMatch;
3365
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003366 Parser.Lex(); // Eat '{' token.
3367 SMLoc RegLoc = Parser.getTok().getLoc();
3368
3369 int Reg = tryParseRegister();
3370 if (Reg == -1) {
3371 Error(RegLoc, "register expected");
3372 return MatchOperand_ParseFail;
3373 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003374 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003375 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003376 unsigned FirstReg = Reg;
3377 // The list is of D registers, but we also allow Q regs and just interpret
3378 // them as the two D sub-registers.
3379 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3380 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003381 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3382 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003383 ++Reg;
3384 ++Count;
3385 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003386
3387 SMLoc E;
3388 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003389 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003390
Jim Grosbache891fe82011-11-15 23:19:15 +00003391 while (Parser.getTok().is(AsmToken::Comma) ||
3392 Parser.getTok().is(AsmToken::Minus)) {
3393 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003394 if (!Spacing)
3395 Spacing = 1; // Register range implies a single spaced list.
3396 else if (Spacing == 2) {
3397 Error(Parser.getTok().getLoc(),
3398 "sequential registers in double spaced list");
3399 return MatchOperand_ParseFail;
3400 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003401 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003402 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003403 int EndReg = tryParseRegister();
3404 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003405 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003406 return MatchOperand_ParseFail;
3407 }
3408 // Allow Q regs and just interpret them as the two D sub-registers.
3409 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3410 EndReg = getDRegFromQReg(EndReg) + 1;
3411 // If the register is the same as the start reg, there's nothing
3412 // more to do.
3413 if (Reg == EndReg)
3414 continue;
3415 // The register must be in the same register class as the first.
3416 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003417 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003418 return MatchOperand_ParseFail;
3419 }
3420 // Ranges must go from low to high.
3421 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003422 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003423 return MatchOperand_ParseFail;
3424 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003425 // Parse the lane specifier if present.
3426 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003427 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003428 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3429 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003430 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003431 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003432 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003433 return MatchOperand_ParseFail;
3434 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003435
3436 // Add all the registers in the range to the register list.
3437 Count += EndReg - Reg;
3438 Reg = EndReg;
3439 continue;
3440 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003441 Parser.Lex(); // Eat the comma.
3442 RegLoc = Parser.getTok().getLoc();
3443 int OldReg = Reg;
3444 Reg = tryParseRegister();
3445 if (Reg == -1) {
3446 Error(RegLoc, "register expected");
3447 return MatchOperand_ParseFail;
3448 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003449 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003450 // It's OK to use the enumeration values directly here rather, as the
3451 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003452 //
3453 // The list is of D registers, but we also allow Q regs and just interpret
3454 // them as the two D sub-registers.
3455 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003456 if (!Spacing)
3457 Spacing = 1; // Register range implies a single spaced list.
3458 else if (Spacing == 2) {
3459 Error(RegLoc,
3460 "invalid register in double-spaced list (must be 'D' register')");
3461 return MatchOperand_ParseFail;
3462 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003463 Reg = getDRegFromQReg(Reg);
3464 if (Reg != OldReg + 1) {
3465 Error(RegLoc, "non-contiguous register range");
3466 return MatchOperand_ParseFail;
3467 }
3468 ++Reg;
3469 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003470 // Parse the lane specifier if present.
3471 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003472 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003473 SMLoc LaneLoc = Parser.getTok().getLoc();
3474 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3475 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003476 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003477 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003478 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003479 return MatchOperand_ParseFail;
3480 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003481 continue;
3482 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003483 // Normal D register.
3484 // Figure out the register spacing (single or double) of the list if
3485 // we don't know it already.
3486 if (!Spacing)
3487 Spacing = 1 + (Reg == OldReg + 2);
3488
3489 // Just check that it's contiguous and keep going.
3490 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003491 Error(RegLoc, "non-contiguous register range");
3492 return MatchOperand_ParseFail;
3493 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003494 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003495 // Parse the lane specifier if present.
3496 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003497 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003498 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003499 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003500 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003501 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003502 Error(EndLoc, "mismatched lane index in register list");
3503 return MatchOperand_ParseFail;
3504 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003505 }
3506
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003507 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003508 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003509 return MatchOperand_ParseFail;
3510 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003511 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003512 Parser.Lex(); // Eat '}' token.
3513
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003514 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003515 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003516 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003517 // composite register classes.
3518 if (Count == 2) {
3519 const MCRegisterClass *RC = (Spacing == 1) ?
3520 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3521 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3522 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3523 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003524
Jim Grosbach2f50e922011-12-15 21:44:33 +00003525 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3526 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003527 break;
3528 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003529 // Two-register operands have been converted to the
3530 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003531 if (Count == 2) {
3532 const MCRegisterClass *RC = (Spacing == 1) ?
3533 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3534 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003535 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3536 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003537 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003538 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003539 S, E));
3540 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003541 case IndexedLane:
3542 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003543 LaneIndex,
3544 (Spacing == 2),
3545 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003546 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003547 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003548 return MatchOperand_Success;
3549}
3550
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003551/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003552ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003553parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003554 SMLoc S = Parser.getTok().getLoc();
3555 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003556 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003557
Jiangning Liu288e1af2012-08-02 08:21:27 +00003558 if (Tok.is(AsmToken::Identifier)) {
3559 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003560
Jiangning Liu288e1af2012-08-02 08:21:27 +00003561 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3562 .Case("sy", ARM_MB::SY)
3563 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003564 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003565 .Case("sh", ARM_MB::ISH)
3566 .Case("ish", ARM_MB::ISH)
3567 .Case("shst", ARM_MB::ISHST)
3568 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003569 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003570 .Case("nsh", ARM_MB::NSH)
3571 .Case("un", ARM_MB::NSH)
3572 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003573 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003574 .Case("unst", ARM_MB::NSHST)
3575 .Case("osh", ARM_MB::OSH)
3576 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003577 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003578 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003579
Joey Gouly926d3f52013-09-05 15:35:24 +00003580 // ishld, oshld, nshld and ld are only available from ARMv8.
3581 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3582 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3583 Opt = ~0U;
3584
Jiangning Liu288e1af2012-08-02 08:21:27 +00003585 if (Opt == ~0U)
3586 return MatchOperand_NoMatch;
3587
3588 Parser.Lex(); // Eat identifier token.
3589 } else if (Tok.is(AsmToken::Hash) ||
3590 Tok.is(AsmToken::Dollar) ||
3591 Tok.is(AsmToken::Integer)) {
3592 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003593 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003594 SMLoc Loc = Parser.getTok().getLoc();
3595
3596 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003597 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003598 Error(Loc, "illegal expression");
3599 return MatchOperand_ParseFail;
3600 }
3601
3602 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3603 if (!CE) {
3604 Error(Loc, "constant expression expected");
3605 return MatchOperand_ParseFail;
3606 }
3607
3608 int Val = CE->getValue();
3609 if (Val & ~0xf) {
3610 Error(Loc, "immediate value out of range");
3611 return MatchOperand_ParseFail;
3612 }
3613
3614 Opt = ARM_MB::RESERVED_0 + Val;
3615 } else
3616 return MatchOperand_ParseFail;
3617
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003618 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003619 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003620}
3621
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003622/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3623ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3624parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3625 SMLoc S = Parser.getTok().getLoc();
3626 const AsmToken &Tok = Parser.getTok();
3627 unsigned Opt;
3628
3629 if (Tok.is(AsmToken::Identifier)) {
3630 StringRef OptStr = Tok.getString();
3631
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003632 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003633 Opt = ARM_ISB::SY;
3634 else
3635 return MatchOperand_NoMatch;
3636
3637 Parser.Lex(); // Eat identifier token.
3638 } else if (Tok.is(AsmToken::Hash) ||
3639 Tok.is(AsmToken::Dollar) ||
3640 Tok.is(AsmToken::Integer)) {
3641 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003642 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003643 SMLoc Loc = Parser.getTok().getLoc();
3644
3645 const MCExpr *ISBarrierID;
3646 if (getParser().parseExpression(ISBarrierID)) {
3647 Error(Loc, "illegal expression");
3648 return MatchOperand_ParseFail;
3649 }
3650
3651 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3652 if (!CE) {
3653 Error(Loc, "constant expression expected");
3654 return MatchOperand_ParseFail;
3655 }
3656
3657 int Val = CE->getValue();
3658 if (Val & ~0xf) {
3659 Error(Loc, "immediate value out of range");
3660 return MatchOperand_ParseFail;
3661 }
3662
3663 Opt = ARM_ISB::RESERVED_0 + Val;
3664 } else
3665 return MatchOperand_ParseFail;
3666
3667 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3668 (ARM_ISB::InstSyncBOpt)Opt, S));
3669 return MatchOperand_Success;
3670}
3671
3672
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003673/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003674ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003675parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003676 SMLoc S = Parser.getTok().getLoc();
3677 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003678 if (!Tok.is(AsmToken::Identifier))
3679 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003680 StringRef IFlagsStr = Tok.getString();
3681
Owen Anderson10c5b122011-10-05 17:16:40 +00003682 // An iflags string of "none" is interpreted to mean that none of the AIF
3683 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003684 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003685 if (IFlagsStr != "none") {
3686 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3687 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3688 .Case("a", ARM_PROC::A)
3689 .Case("i", ARM_PROC::I)
3690 .Case("f", ARM_PROC::F)
3691 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003692
Owen Anderson10c5b122011-10-05 17:16:40 +00003693 // If some specific iflag is already set, it means that some letter is
3694 // present more than once, this is not acceptable.
3695 if (Flag == ~0U || (IFlags & Flag))
3696 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003697
Owen Anderson10c5b122011-10-05 17:16:40 +00003698 IFlags |= Flag;
3699 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003700 }
3701
3702 Parser.Lex(); // Eat identifier token.
3703 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3704 return MatchOperand_Success;
3705}
3706
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003707/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003708ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003709parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003710 SMLoc S = Parser.getTok().getLoc();
3711 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003712 if (!Tok.is(AsmToken::Identifier))
3713 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003714 StringRef Mask = Tok.getString();
3715
James Molloy21efa7d2011-09-28 14:21:38 +00003716 if (isMClass()) {
3717 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003718 std::string Name = Mask.lower();
3719 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003720 // Note: in the documentation:
3721 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3722 // for MSR APSR_nzcvq.
3723 // but we do make it an alias here. This is so to get the "mask encoding"
3724 // bits correct on MSR APSR writes.
3725 //
3726 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3727 // should really only be allowed when writing a special register. Note
3728 // they get dropped in the MRS instruction reading a special register as
3729 // the SYSm field is only 8 bits.
3730 //
3731 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3732 // includes the DSP extension but that is not checked.
3733 .Case("apsr", 0x800)
3734 .Case("apsr_nzcvq", 0x800)
3735 .Case("apsr_g", 0x400)
3736 .Case("apsr_nzcvqg", 0xc00)
3737 .Case("iapsr", 0x801)
3738 .Case("iapsr_nzcvq", 0x801)
3739 .Case("iapsr_g", 0x401)
3740 .Case("iapsr_nzcvqg", 0xc01)
3741 .Case("eapsr", 0x802)
3742 .Case("eapsr_nzcvq", 0x802)
3743 .Case("eapsr_g", 0x402)
3744 .Case("eapsr_nzcvqg", 0xc02)
3745 .Case("xpsr", 0x803)
3746 .Case("xpsr_nzcvq", 0x803)
3747 .Case("xpsr_g", 0x403)
3748 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003749 .Case("ipsr", 0x805)
3750 .Case("epsr", 0x806)
3751 .Case("iepsr", 0x807)
3752 .Case("msp", 0x808)
3753 .Case("psp", 0x809)
3754 .Case("primask", 0x810)
3755 .Case("basepri", 0x811)
3756 .Case("basepri_max", 0x812)
3757 .Case("faultmask", 0x813)
3758 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003759 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003760
James Molloy21efa7d2011-09-28 14:21:38 +00003761 if (FlagsVal == ~0U)
3762 return MatchOperand_NoMatch;
3763
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003764 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003765 // basepri, basepri_max and faultmask only valid for V7m.
3766 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003767
James Molloy21efa7d2011-09-28 14:21:38 +00003768 Parser.Lex(); // Eat identifier token.
3769 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3770 return MatchOperand_Success;
3771 }
3772
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003773 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3774 size_t Start = 0, Next = Mask.find('_');
3775 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003776 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003777 if (Next != StringRef::npos)
3778 Flags = Mask.slice(Next+1, Mask.size());
3779
3780 // FlagsVal contains the complete mask:
3781 // 3-0: Mask
3782 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3783 unsigned FlagsVal = 0;
3784
3785 if (SpecReg == "apsr") {
3786 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003787 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003788 .Case("g", 0x4) // same as CPSR_s
3789 .Case("nzcvqg", 0xc) // same as CPSR_fs
3790 .Default(~0U);
3791
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003792 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003793 if (!Flags.empty())
3794 return MatchOperand_NoMatch;
3795 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003796 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003797 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003798 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003799 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3800 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003801 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003802 for (int i = 0, e = Flags.size(); i != e; ++i) {
3803 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3804 .Case("c", 1)
3805 .Case("x", 2)
3806 .Case("s", 4)
3807 .Case("f", 8)
3808 .Default(~0U);
3809
3810 // If some specific flag is already set, it means that some letter is
3811 // present more than once, this is not acceptable.
3812 if (FlagsVal == ~0U || (FlagsVal & Flag))
3813 return MatchOperand_NoMatch;
3814 FlagsVal |= Flag;
3815 }
3816 } else // No match for special register.
3817 return MatchOperand_NoMatch;
3818
Owen Anderson03a173e2011-10-21 18:43:28 +00003819 // Special register without flags is NOT equivalent to "fc" flags.
3820 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3821 // two lines would enable gas compatibility at the expense of breaking
3822 // round-tripping.
3823 //
3824 // if (!FlagsVal)
3825 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003826
3827 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3828 if (SpecReg == "spsr")
3829 FlagsVal |= 16;
3830
3831 Parser.Lex(); // Eat identifier token.
3832 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3833 return MatchOperand_Success;
3834}
3835
Jim Grosbach27c1e252011-07-21 17:23:04 +00003836ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3837parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3838 int Low, int High) {
3839 const AsmToken &Tok = Parser.getTok();
3840 if (Tok.isNot(AsmToken::Identifier)) {
3841 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3842 return MatchOperand_ParseFail;
3843 }
3844 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003845 std::string LowerOp = Op.lower();
3846 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003847 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3848 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3849 return MatchOperand_ParseFail;
3850 }
3851 Parser.Lex(); // Eat shift type token.
3852
3853 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003854 if (Parser.getTok().isNot(AsmToken::Hash) &&
3855 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003856 Error(Parser.getTok().getLoc(), "'#' expected");
3857 return MatchOperand_ParseFail;
3858 }
3859 Parser.Lex(); // Eat hash token.
3860
3861 const MCExpr *ShiftAmount;
3862 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003863 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003864 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003865 Error(Loc, "illegal expression");
3866 return MatchOperand_ParseFail;
3867 }
3868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3869 if (!CE) {
3870 Error(Loc, "constant expression expected");
3871 return MatchOperand_ParseFail;
3872 }
3873 int Val = CE->getValue();
3874 if (Val < Low || Val > High) {
3875 Error(Loc, "immediate value out of range");
3876 return MatchOperand_ParseFail;
3877 }
3878
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003879 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003880
3881 return MatchOperand_Success;
3882}
3883
Jim Grosbach0a547702011-07-22 17:44:50 +00003884ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3885parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3886 const AsmToken &Tok = Parser.getTok();
3887 SMLoc S = Tok.getLoc();
3888 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003889 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003890 return MatchOperand_ParseFail;
3891 }
Tim Northover4d141442013-05-31 15:58:45 +00003892 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00003893 .Case("be", 1)
3894 .Case("le", 0)
3895 .Default(-1);
3896 Parser.Lex(); // Eat the token.
3897
3898 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003899 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003900 return MatchOperand_ParseFail;
3901 }
3902 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3903 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003904 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00003905 return MatchOperand_Success;
3906}
3907
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003908/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3909/// instructions. Legal values are:
3910/// lsl #n 'n' in [0,31]
3911/// asr #n 'n' in [1,32]
3912/// n == 32 encoded as n == 0.
3913ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3914parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3915 const AsmToken &Tok = Parser.getTok();
3916 SMLoc S = Tok.getLoc();
3917 if (Tok.isNot(AsmToken::Identifier)) {
3918 Error(S, "shift operator 'asr' or 'lsl' expected");
3919 return MatchOperand_ParseFail;
3920 }
3921 StringRef ShiftName = Tok.getString();
3922 bool isASR;
3923 if (ShiftName == "lsl" || ShiftName == "LSL")
3924 isASR = false;
3925 else if (ShiftName == "asr" || ShiftName == "ASR")
3926 isASR = true;
3927 else {
3928 Error(S, "shift operator 'asr' or 'lsl' expected");
3929 return MatchOperand_ParseFail;
3930 }
3931 Parser.Lex(); // Eat the operator.
3932
3933 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003934 if (Parser.getTok().isNot(AsmToken::Hash) &&
3935 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003936 Error(Parser.getTok().getLoc(), "'#' expected");
3937 return MatchOperand_ParseFail;
3938 }
3939 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003940 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003941
3942 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003943 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003944 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003945 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003946 return MatchOperand_ParseFail;
3947 }
3948 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3949 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003950 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003951 return MatchOperand_ParseFail;
3952 }
3953
3954 int64_t Val = CE->getValue();
3955 if (isASR) {
3956 // Shift amount must be in [1,32]
3957 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003958 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003959 return MatchOperand_ParseFail;
3960 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00003961 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
3962 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003963 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00003964 return MatchOperand_ParseFail;
3965 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003966 if (Val == 32) Val = 0;
3967 } else {
3968 // Shift amount must be in [1,32]
3969 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003970 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003971 return MatchOperand_ParseFail;
3972 }
3973 }
3974
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003975 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003976
3977 return MatchOperand_Success;
3978}
3979
Jim Grosbach833b9d32011-07-27 20:15:40 +00003980/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
3981/// of instructions. Legal values are:
3982/// ror #n 'n' in {0, 8, 16, 24}
3983ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3984parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3985 const AsmToken &Tok = Parser.getTok();
3986 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00003987 if (Tok.isNot(AsmToken::Identifier))
3988 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003989 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00003990 if (ShiftName != "ror" && ShiftName != "ROR")
3991 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003992 Parser.Lex(); // Eat the operator.
3993
3994 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003995 if (Parser.getTok().isNot(AsmToken::Hash) &&
3996 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00003997 Error(Parser.getTok().getLoc(), "'#' expected");
3998 return MatchOperand_ParseFail;
3999 }
4000 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004001 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004002
4003 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004004 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004005 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004006 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004007 return MatchOperand_ParseFail;
4008 }
4009 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4010 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004011 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004012 return MatchOperand_ParseFail;
4013 }
4014
4015 int64_t Val = CE->getValue();
4016 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4017 // normally, zero is represented in asm by omitting the rotate operand
4018 // entirely.
4019 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004020 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004021 return MatchOperand_ParseFail;
4022 }
4023
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004024 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004025
4026 return MatchOperand_Success;
4027}
4028
Jim Grosbach864b6092011-07-28 21:34:26 +00004029ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4030parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4031 SMLoc S = Parser.getTok().getLoc();
4032 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004033 if (Parser.getTok().isNot(AsmToken::Hash) &&
4034 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004035 Error(Parser.getTok().getLoc(), "'#' expected");
4036 return MatchOperand_ParseFail;
4037 }
4038 Parser.Lex(); // Eat hash token.
4039
4040 const MCExpr *LSBExpr;
4041 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004042 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004043 Error(E, "malformed immediate expression");
4044 return MatchOperand_ParseFail;
4045 }
4046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4047 if (!CE) {
4048 Error(E, "'lsb' operand must be an immediate");
4049 return MatchOperand_ParseFail;
4050 }
4051
4052 int64_t LSB = CE->getValue();
4053 // The LSB must be in the range [0,31]
4054 if (LSB < 0 || LSB > 31) {
4055 Error(E, "'lsb' operand must be in the range [0,31]");
4056 return MatchOperand_ParseFail;
4057 }
4058 E = Parser.getTok().getLoc();
4059
4060 // Expect another immediate operand.
4061 if (Parser.getTok().isNot(AsmToken::Comma)) {
4062 Error(Parser.getTok().getLoc(), "too few operands");
4063 return MatchOperand_ParseFail;
4064 }
4065 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004066 if (Parser.getTok().isNot(AsmToken::Hash) &&
4067 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004068 Error(Parser.getTok().getLoc(), "'#' expected");
4069 return MatchOperand_ParseFail;
4070 }
4071 Parser.Lex(); // Eat hash token.
4072
4073 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004074 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004075 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004076 Error(E, "malformed immediate expression");
4077 return MatchOperand_ParseFail;
4078 }
4079 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4080 if (!CE) {
4081 Error(E, "'width' operand must be an immediate");
4082 return MatchOperand_ParseFail;
4083 }
4084
4085 int64_t Width = CE->getValue();
4086 // The LSB must be in the range [1,32-lsb]
4087 if (Width < 1 || Width > 32 - LSB) {
4088 Error(E, "'width' operand must be in the range [1,32-lsb]");
4089 return MatchOperand_ParseFail;
4090 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004091
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004092 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004093
4094 return MatchOperand_Success;
4095}
4096
Jim Grosbachd3595712011-08-03 23:50:40 +00004097ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4098parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4099 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004100 // postidx_reg := '+' register {, shift}
4101 // | '-' register {, shift}
4102 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004103
4104 // This method must return MatchOperand_NoMatch without consuming any tokens
4105 // in the case where there is no match, as other alternatives take other
4106 // parse methods.
4107 AsmToken Tok = Parser.getTok();
4108 SMLoc S = Tok.getLoc();
4109 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004110 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004111 if (Tok.is(AsmToken::Plus)) {
4112 Parser.Lex(); // Eat the '+' token.
4113 haveEaten = true;
4114 } else if (Tok.is(AsmToken::Minus)) {
4115 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004116 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004117 haveEaten = true;
4118 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004119
4120 SMLoc E = Parser.getTok().getEndLoc();
4121 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004122 if (Reg == -1) {
4123 if (!haveEaten)
4124 return MatchOperand_NoMatch;
4125 Error(Parser.getTok().getLoc(), "register expected");
4126 return MatchOperand_ParseFail;
4127 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004128
Jim Grosbachc320c852011-08-05 21:28:30 +00004129 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4130 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004131 if (Parser.getTok().is(AsmToken::Comma)) {
4132 Parser.Lex(); // Eat the ','.
4133 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4134 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004135
4136 // FIXME: Only approximates end...may include intervening whitespace.
4137 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004138 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004139
4140 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4141 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004142
4143 return MatchOperand_Success;
4144}
4145
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004146ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4147parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4148 // Check for a post-index addressing register operand. Specifically:
4149 // am3offset := '+' register
4150 // | '-' register
4151 // | register
4152 // | # imm
4153 // | # + imm
4154 // | # - imm
4155
4156 // This method must return MatchOperand_NoMatch without consuming any tokens
4157 // in the case where there is no match, as other alternatives take other
4158 // parse methods.
4159 AsmToken Tok = Parser.getTok();
4160 SMLoc S = Tok.getLoc();
4161
4162 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004163 if (Parser.getTok().is(AsmToken::Hash) ||
4164 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004165 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004166 // Explicitly look for a '-', as we need to encode negative zero
4167 // differently.
4168 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4169 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004170 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004171 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004172 return MatchOperand_ParseFail;
4173 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4174 if (!CE) {
4175 Error(S, "constant expression expected");
4176 return MatchOperand_ParseFail;
4177 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004178 // Negative zero is encoded as the flag value INT32_MIN.
4179 int32_t Val = CE->getValue();
4180 if (isNegative && Val == 0)
4181 Val = INT32_MIN;
4182
4183 Operands.push_back(
4184 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4185
4186 return MatchOperand_Success;
4187 }
4188
4189
4190 bool haveEaten = false;
4191 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004192 if (Tok.is(AsmToken::Plus)) {
4193 Parser.Lex(); // Eat the '+' token.
4194 haveEaten = true;
4195 } else if (Tok.is(AsmToken::Minus)) {
4196 Parser.Lex(); // Eat the '-' token.
4197 isAdd = false;
4198 haveEaten = true;
4199 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004200
4201 Tok = Parser.getTok();
4202 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004203 if (Reg == -1) {
4204 if (!haveEaten)
4205 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004206 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004207 return MatchOperand_ParseFail;
4208 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004209
4210 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004211 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004212
4213 return MatchOperand_Success;
4214}
4215
Tim Northovereb5e4d52013-07-22 09:06:12 +00004216/// Convert parsed operands to MCInst. Needed here because this instruction
4217/// only has two register operands, but multiplication is commutative so
4218/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004219void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004220cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004221 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004222 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4223 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004224 // If we have a three-operand form, make sure to set Rn to be the operand
4225 // that isn't the same as Rd.
4226 unsigned RegOp = 4;
4227 if (Operands.size() == 6 &&
4228 ((ARMOperand*)Operands[4])->getReg() ==
4229 ((ARMOperand*)Operands[3])->getReg())
4230 RegOp = 5;
4231 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4232 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004233 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004234}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004235
Mihai Popaad18d3c2013-08-09 10:38:32 +00004236void ARMAsmParser::
4237cvtThumbBranches(MCInst &Inst,
4238 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4239 int CondOp = -1, ImmOp = -1;
4240 switch(Inst.getOpcode()) {
4241 case ARM::tB:
4242 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4243
4244 case ARM::t2B:
4245 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4246
4247 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4248 }
4249 // first decide whether or not the branch should be conditional
4250 // by looking at it's location relative to an IT block
4251 if(inITBlock()) {
4252 // inside an IT block we cannot have any conditional branches. any
4253 // such instructions needs to be converted to unconditional form
4254 switch(Inst.getOpcode()) {
4255 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4256 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4257 }
4258 } else {
4259 // outside IT blocks we can only have unconditional branches with AL
4260 // condition code or conditional branches with non-AL condition code
4261 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4262 switch(Inst.getOpcode()) {
4263 case ARM::tB:
4264 case ARM::tBcc:
4265 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4266 break;
4267 case ARM::t2B:
4268 case ARM::t2Bcc:
4269 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4270 break;
4271 }
4272 }
4273
4274 // now decide on encoding size based on branch target range
4275 switch(Inst.getOpcode()) {
4276 // classify tB as either t2B or t1B based on range of immediate operand
4277 case ARM::tB: {
4278 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4279 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4280 Inst.setOpcode(ARM::t2B);
4281 break;
4282 }
4283 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4284 case ARM::tBcc: {
4285 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4286 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4287 Inst.setOpcode(ARM::t2Bcc);
4288 break;
4289 }
4290 }
4291 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4292 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4293}
4294
Bill Wendlinge18980a2010-11-06 22:36:58 +00004295/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004296/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004297bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004298parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004299 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004300 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004301 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004302 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004303 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004304
Sean Callanan936b0d32010-01-19 21:44:56 +00004305 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004306 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004307 if (BaseRegNum == -1)
4308 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004309
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004310 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004311 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004312 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4313 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004314 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004315
Jim Grosbachd3595712011-08-03 23:50:40 +00004316 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004317 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004318 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004319
Jim Grosbachd3595712011-08-03 23:50:40 +00004320 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004321 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004322
Jim Grosbach40700e02011-09-19 18:42:21 +00004323 // If there's a pre-indexing writeback marker, '!', just add it as a token
4324 // operand. It's rather odd, but syntactically valid.
4325 if (Parser.getTok().is(AsmToken::Exclaim)) {
4326 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4327 Parser.Lex(); // Eat the '!'.
4328 }
4329
Jim Grosbachd3595712011-08-03 23:50:40 +00004330 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004331 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004332
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004333 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4334 "Lost colon or comma in memory operand?!");
4335 if (Tok.is(AsmToken::Comma)) {
4336 Parser.Lex(); // Eat the comma.
4337 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004338
Jim Grosbacha95ec992011-10-11 17:29:55 +00004339 // If we have a ':', it's an alignment specifier.
4340 if (Parser.getTok().is(AsmToken::Colon)) {
4341 Parser.Lex(); // Eat the ':'.
4342 E = Parser.getTok().getLoc();
4343
4344 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004345 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004346 return true;
4347
4348 // The expression has to be a constant. Memory references with relocations
4349 // don't come through here, as they use the <label> forms of the relevant
4350 // instructions.
4351 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4352 if (!CE)
4353 return Error (E, "constant expression expected");
4354
4355 unsigned Align = 0;
4356 switch (CE->getValue()) {
4357 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004358 return Error(E,
4359 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4360 case 16: Align = 2; break;
4361 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004362 case 64: Align = 8; break;
4363 case 128: Align = 16; break;
4364 case 256: Align = 32; break;
4365 }
4366
4367 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004368 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004369 return Error(Parser.getTok().getLoc(), "']' expected");
4370 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004371 Parser.Lex(); // Eat right bracket token.
4372
4373 // Don't worry about range checking the value here. That's handled by
4374 // the is*() predicates.
4375 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4376 ARM_AM::no_shift, 0, Align,
4377 false, S, E));
4378
4379 // If there's a pre-indexing writeback marker, '!', just add it as a token
4380 // operand.
4381 if (Parser.getTok().is(AsmToken::Exclaim)) {
4382 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4383 Parser.Lex(); // Eat the '!'.
4384 }
4385
4386 return false;
4387 }
4388
4389 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004390 // offset. Be friendly and also accept a plain integer (without a leading
4391 // hash) for gas compatibility.
4392 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004393 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004394 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004395 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004396 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004397 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004398
Owen Anderson967674d2011-08-29 19:36:44 +00004399 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004400 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004401 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004402 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004403
4404 // The expression has to be a constant. Memory references with relocations
4405 // don't come through here, as they use the <label> forms of the relevant
4406 // instructions.
4407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4408 if (!CE)
4409 return Error (E, "constant expression expected");
4410
Owen Anderson967674d2011-08-29 19:36:44 +00004411 // If the constant was #-0, represent it as INT32_MIN.
4412 int32_t Val = CE->getValue();
4413 if (isNegative && Val == 0)
4414 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4415
Jim Grosbachd3595712011-08-03 23:50:40 +00004416 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004417 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004418 return Error(Parser.getTok().getLoc(), "']' expected");
4419 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004420 Parser.Lex(); // Eat right bracket token.
4421
4422 // Don't worry about range checking the value here. That's handled by
4423 // the is*() predicates.
4424 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004425 ARM_AM::no_shift, 0, 0,
4426 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004427
4428 // If there's a pre-indexing writeback marker, '!', just add it as a token
4429 // operand.
4430 if (Parser.getTok().is(AsmToken::Exclaim)) {
4431 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4432 Parser.Lex(); // Eat the '!'.
4433 }
4434
4435 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004436 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004437
4438 // The register offset is optionally preceded by a '+' or '-'
4439 bool isNegative = false;
4440 if (Parser.getTok().is(AsmToken::Minus)) {
4441 isNegative = true;
4442 Parser.Lex(); // Eat the '-'.
4443 } else if (Parser.getTok().is(AsmToken::Plus)) {
4444 // Nothing to do.
4445 Parser.Lex(); // Eat the '+'.
4446 }
4447
4448 E = Parser.getTok().getLoc();
4449 int OffsetRegNum = tryParseRegister();
4450 if (OffsetRegNum == -1)
4451 return Error(E, "register expected");
4452
4453 // If there's a shift operator, handle it.
4454 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004455 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004456 if (Parser.getTok().is(AsmToken::Comma)) {
4457 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004458 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004459 return true;
4460 }
4461
4462 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004463 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004464 return Error(Parser.getTok().getLoc(), "']' expected");
4465 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004466 Parser.Lex(); // Eat right bracket token.
4467
4468 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004469 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004470 S, E));
4471
Jim Grosbachc320c852011-08-05 21:28:30 +00004472 // If there's a pre-indexing writeback marker, '!', just add it as a token
4473 // operand.
4474 if (Parser.getTok().is(AsmToken::Exclaim)) {
4475 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4476 Parser.Lex(); // Eat the '!'.
4477 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004478
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004479 return false;
4480}
4481
Jim Grosbachd3595712011-08-03 23:50:40 +00004482/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004483/// ( lsl | lsr | asr | ror ) , # shift_amount
4484/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004485/// return true if it parses a shift otherwise it returns false.
4486bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4487 unsigned &Amount) {
4488 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004489 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004490 if (Tok.isNot(AsmToken::Identifier))
4491 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004492 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004493 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4494 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004495 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004496 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004497 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004498 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004499 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004500 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004501 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004502 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004503 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004504 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004505 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004506 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004507
Jim Grosbachd3595712011-08-03 23:50:40 +00004508 // rrx stands alone.
4509 Amount = 0;
4510 if (St != ARM_AM::rrx) {
4511 Loc = Parser.getTok().getLoc();
4512 // A '#' and a shift amount.
4513 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004514 if (HashTok.isNot(AsmToken::Hash) &&
4515 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004516 return Error(HashTok.getLoc(), "'#' expected");
4517 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004518
Jim Grosbachd3595712011-08-03 23:50:40 +00004519 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004520 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004521 return true;
4522 // Range check the immediate.
4523 // lsl, ror: 0 <= imm <= 31
4524 // lsr, asr: 0 <= imm <= 32
4525 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4526 if (!CE)
4527 return Error(Loc, "shift amount must be an immediate");
4528 int64_t Imm = CE->getValue();
4529 if (Imm < 0 ||
4530 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4531 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4532 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004533 // If <ShiftTy> #0, turn it into a no_shift.
4534 if (Imm == 0)
4535 St = ARM_AM::lsl;
4536 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4537 if (Imm == 32)
4538 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004539 Amount = Imm;
4540 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004541
4542 return false;
4543}
4544
Jim Grosbache7fbce72011-10-03 23:38:36 +00004545/// parseFPImm - A floating point immediate expression operand.
4546ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4547parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004548 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004549 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004550 // integer only.
4551 //
4552 // This routine still creates a generic Immediate operand, containing
4553 // a bitcast of the 64-bit floating point value. The various operands
4554 // that accept floats can check whether the value is valid for them
4555 // via the standard is*() predicates.
4556
Jim Grosbache7fbce72011-10-03 23:38:36 +00004557 SMLoc S = Parser.getTok().getLoc();
4558
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004559 if (Parser.getTok().isNot(AsmToken::Hash) &&
4560 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004561 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004562
4563 // Disambiguate the VMOV forms that can accept an FP immediate.
4564 // vmov.f32 <sreg>, #imm
4565 // vmov.f64 <dreg>, #imm
4566 // vmov.f32 <dreg>, #imm @ vector f32x2
4567 // vmov.f32 <qreg>, #imm @ vector f32x4
4568 //
4569 // There are also the NEON VMOV instructions which expect an
4570 // integer constant. Make sure we don't try to parse an FPImm
4571 // for these:
4572 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4573 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
4574 if (!TyOp->isToken() || (TyOp->getToken() != ".f32" &&
4575 TyOp->getToken() != ".f64"))
4576 return MatchOperand_NoMatch;
4577
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004578 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004579
4580 // Handle negation, as that still comes through as a separate token.
4581 bool isNegative = false;
4582 if (Parser.getTok().is(AsmToken::Minus)) {
4583 isNegative = true;
4584 Parser.Lex();
4585 }
4586 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004587 SMLoc Loc = Tok.getLoc();
Jim Grosbache7fbce72011-10-03 23:38:36 +00004588 if (Tok.is(AsmToken::Real)) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004589 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004590 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4591 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004592 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004593 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004594 Operands.push_back(ARMOperand::CreateImm(
4595 MCConstantExpr::Create(IntVal, getContext()),
4596 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004597 return MatchOperand_Success;
4598 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004599 // Also handle plain integers. Instructions which allow floating point
4600 // immediates also allow a raw encoded 8-bit value.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004601 if (Tok.is(AsmToken::Integer)) {
4602 int64_t Val = Tok.getIntVal();
4603 Parser.Lex(); // Eat the token.
4604 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004605 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004606 return MatchOperand_ParseFail;
4607 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004608 double RealVal = ARM_AM::getFPImmFloat(Val);
4609 Val = APFloat(APFloat::IEEEdouble, RealVal).bitcastToAPInt().getZExtValue();
4610 Operands.push_back(ARMOperand::CreateImm(
4611 MCConstantExpr::Create(Val, getContext()), S,
4612 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004613 return MatchOperand_Success;
4614 }
4615
Jim Grosbach235c8d22012-01-19 02:47:30 +00004616 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004617 return MatchOperand_ParseFail;
4618}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004619
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004620/// Parse a arm instruction operand. For now this parses the operand regardless
4621/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004622bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004623 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004624 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004625
4626 // Check if the current operand has a custom associated parser, if so, try to
4627 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004628 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4629 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004630 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004631 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4632 // there was a match, but an error occurred, in which case, just return that
4633 // the operand parsing failed.
4634 if (ResTy == MatchOperand_ParseFail)
4635 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004636
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004637 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004638 default:
4639 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004640 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004641 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004642 // If we've seen a branch mnemonic, the next operand must be a label. This
4643 // is true even if the label is a register name. So "br r1" means branch to
4644 // label "r1".
4645 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4646 if (!ExpectLabel) {
4647 if (!tryParseRegisterWithWriteBack(Operands))
4648 return false;
4649 int Res = tryParseShiftRegister(Operands);
4650 if (Res == 0) // success
4651 return false;
4652 else if (Res == -1) // irrecoverable error
4653 return true;
4654 // If this is VMRS, check for the apsr_nzcv operand.
4655 if (Mnemonic == "vmrs" &&
4656 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4657 S = Parser.getTok().getLoc();
4658 Parser.Lex();
4659 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4660 return false;
4661 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004662 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004663
4664 // Fall though for the Identifier case that is not a register or a
4665 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004666 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004667 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004668 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004669 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004670 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004671 // This was not a register so parse other operands that start with an
4672 // identifier (like labels) as expressions and create them as immediates.
4673 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004674 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004675 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004676 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004677 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004678 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4679 return false;
4680 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004681 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004682 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004683 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004684 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004685 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004686 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004687 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004688 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004689 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004690
4691 if (Parser.getTok().isNot(AsmToken::Colon)) {
4692 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4693 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004694 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004695 return true;
4696 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4697 if (CE) {
4698 int32_t Val = CE->getValue();
4699 if (isNegative && Val == 0)
4700 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4701 }
4702 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4703 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004704
4705 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004706 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004707 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4708 if (Parser.getTok().is(AsmToken::Exclaim)) {
4709 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4710 Parser.getTok().getLoc()));
4711 Parser.Lex(); // Eat exclaim token
4712 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004713 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004714 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004715 // w/ a ':' after the '#', it's just like a plain ':'.
4716 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004717 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004718 case AsmToken::Colon: {
4719 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004720 // FIXME: Check it's an expression prefix,
4721 // e.g. (FOO - :lower16:BAR) isn't legal.
4722 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004723 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004724 return true;
4725
Evan Cheng965b3c72011-01-13 07:58:56 +00004726 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004727 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004728 return true;
4729
Evan Cheng965b3c72011-01-13 07:58:56 +00004730 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004731 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004732 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004733 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004734 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004735 }
David Peixottoe407d092013-12-19 18:12:36 +00004736 case AsmToken::Equal: {
4737 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4738 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4739
4740 const MCSection *Section =
4741 getParser().getStreamer().getCurrentSection().first;
4742 assert(Section);
4743 Parser.Lex(); // Eat '='
4744 const MCExpr *SubExprVal;
4745 if (getParser().parseExpression(SubExprVal))
4746 return true;
4747 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4748
4749 const MCExpr *CPLoc =
4750 getOrCreateConstantPool(Section).addEntry(SubExprVal, getContext());
4751 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4752 return false;
4753 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004754 }
4755}
4756
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004757// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004758// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004759bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004760 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004761
4762 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004763 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004764 Parser.Lex(); // Eat ':'
4765
4766 if (getLexer().isNot(AsmToken::Identifier)) {
4767 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4768 return true;
4769 }
4770
4771 StringRef IDVal = Parser.getTok().getIdentifier();
4772 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004773 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004774 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004775 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004776 } else {
4777 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4778 return true;
4779 }
4780 Parser.Lex();
4781
4782 if (getLexer().isNot(AsmToken::Colon)) {
4783 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4784 return true;
4785 }
4786 Parser.Lex(); // Eat the last ':'
4787 return false;
4788}
4789
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004790/// \brief Given a mnemonic, split out possible predication code and carry
4791/// setting letters to form a canonical mnemonic and flags.
4792//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004793// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004794// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004795StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004796 unsigned &PredicationCode,
4797 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004798 unsigned &ProcessorIMod,
4799 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004800 PredicationCode = ARMCC::AL;
4801 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004802 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004803
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004804 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004805 //
4806 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004807 if ((Mnemonic == "movs" && isThumb()) ||
4808 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4809 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4810 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4811 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004812 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004813 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4814 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004815 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004816 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004817 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4818 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4819 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004820 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004821
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004822 // First, split out any predication code. Ignore mnemonics we know aren't
4823 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004824 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004825 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004826 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004827 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004828 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4829 .Case("eq", ARMCC::EQ)
4830 .Case("ne", ARMCC::NE)
4831 .Case("hs", ARMCC::HS)
4832 .Case("cs", ARMCC::HS)
4833 .Case("lo", ARMCC::LO)
4834 .Case("cc", ARMCC::LO)
4835 .Case("mi", ARMCC::MI)
4836 .Case("pl", ARMCC::PL)
4837 .Case("vs", ARMCC::VS)
4838 .Case("vc", ARMCC::VC)
4839 .Case("hi", ARMCC::HI)
4840 .Case("ls", ARMCC::LS)
4841 .Case("ge", ARMCC::GE)
4842 .Case("lt", ARMCC::LT)
4843 .Case("gt", ARMCC::GT)
4844 .Case("le", ARMCC::LE)
4845 .Case("al", ARMCC::AL)
4846 .Default(~0U);
4847 if (CC != ~0U) {
4848 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4849 PredicationCode = CC;
4850 }
Bill Wendling193961b2010-10-29 23:50:21 +00004851 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004852
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004853 // Next, determine if we have a carry setting bit. We explicitly ignore all
4854 // the instructions we know end in 's'.
4855 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004856 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004857 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4858 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4859 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004860 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004861 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004862 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004863 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004864 Mnemonic == "vfms" || Mnemonic == "vfnms" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004865 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004866 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4867 CarrySetting = true;
4868 }
4869
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004870 // The "cps" instruction can have a interrupt mode operand which is glued into
4871 // the mnemonic. Check if this is the case, split it and parse the imod op
4872 if (Mnemonic.startswith("cps")) {
4873 // Split out any imod code.
4874 unsigned IMod =
4875 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4876 .Case("ie", ARM_PROC::IE)
4877 .Case("id", ARM_PROC::ID)
4878 .Default(~0U);
4879 if (IMod != ~0U) {
4880 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4881 ProcessorIMod = IMod;
4882 }
4883 }
4884
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004885 // The "it" instruction has the condition mask on the end of the mnemonic.
4886 if (Mnemonic.startswith("it")) {
4887 ITMask = Mnemonic.slice(2, Mnemonic.size());
4888 Mnemonic = Mnemonic.slice(0, 2);
4889 }
4890
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004891 return Mnemonic;
4892}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004893
4894/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4895/// inclusion of carry set or predication code operands.
4896//
4897// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00004898void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00004899getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
4900 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004901 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4902 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004903 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004904 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004905 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004906 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004907 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004908 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004909 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004910 Mnemonic == "mla" || Mnemonic == "smlal" ||
4911 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004912 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00004913 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00004914 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004915
Tim Northover2c45a382013-06-26 16:52:40 +00004916 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
4917 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00004918 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00004919 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
4920 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004921 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
4922 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00004923 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
4924 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
4925 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00004926 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004927 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00004928 } else if (!isThumb()) {
4929 // Some instructions are only predicable in Thumb mode
4930 CanAcceptPredicationCode
4931 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
4932 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
4933 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
4934 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
4935 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
4936 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
4937 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
4938 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00004939 if (hasV6MOps())
4940 CanAcceptPredicationCode = Mnemonic != "movs";
4941 else
4942 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00004943 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004944 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004945}
4946
Jim Grosbach7283da92011-08-16 21:12:37 +00004947bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
4948 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004949 // FIXME: This is all horribly hacky. We really need a better way to deal
4950 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00004951
4952 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
4953 // another does not. Specifically, the MOVW instruction does not. So we
4954 // special case it here and remove the defaulted (non-setting) cc_out
4955 // operand if that's the instruction we're trying to match.
4956 //
4957 // We do this as post-processing of the explicit operands rather than just
4958 // conditionally adding the cc_out in the first place because we need
4959 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00004960 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00004961 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
4962 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
4963 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4964 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00004965
4966 // Register-register 'add' for thumb does not have a cc_out operand
4967 // when there are only two register operands.
4968 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
4969 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4970 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4971 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4972 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004973 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004974 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
4975 // have to check the immediate range here since Thumb2 has a variant
4976 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004977 if (((isThumb() && Mnemonic == "add") ||
4978 (isThumbTwo() && Mnemonic == "sub")) &&
4979 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004980 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4981 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4982 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004983 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00004984 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004985 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004986 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004987 // For Thumb2, add/sub immediate does not have a cc_out operand for the
4988 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004989 // selecting via the generic "add" mnemonic, so to know that we
4990 // should remove the cc_out operand, we have to explicitly check that
4991 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004992 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
4993 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004994 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4995 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4996 static_cast<ARMOperand*>(Operands[5])->isImm()) {
4997 // Nest conditions rather than one big 'if' statement for readability.
4998 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004999 // If both registers are low, we're in an IT block, and the immediate is
5000 // in range, we should use encoding T1 instead, which has a cc_out.
5001 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005002 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005003 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5004 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5005 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005006 // Check against T3. If the second register is the PC, this is an
5007 // alternate form of ADR, which uses encoding T4, so check for that too.
5008 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5009 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5010 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005011
5012 // Otherwise, we use encoding T4, which does not have a cc_out
5013 // operand.
5014 return true;
5015 }
5016
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005017 // The thumb2 multiply instruction doesn't have a CCOut register, so
5018 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5019 // use the 16-bit encoding or not.
5020 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5021 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5022 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5023 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5024 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5025 // If the registers aren't low regs, the destination reg isn't the
5026 // same as one of the source regs, or the cc_out operand is zero
5027 // outside of an IT block, we have to use the 32-bit encoding, so
5028 // remove the cc_out operand.
5029 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5030 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005031 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005032 !inITBlock() ||
5033 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5034 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5035 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5036 static_cast<ARMOperand*>(Operands[4])->getReg())))
5037 return true;
5038
Jim Grosbachefa7e952011-11-15 19:55:16 +00005039 // Also check the 'mul' syntax variant that doesn't specify an explicit
5040 // destination register.
5041 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5042 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5043 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5044 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5045 // If the registers aren't low regs or the cc_out operand is zero
5046 // outside of an IT block, we have to use the 32-bit encoding, so
5047 // remove the cc_out operand.
5048 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5049 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5050 !inITBlock()))
5051 return true;
5052
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005053
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005054
Jim Grosbach4b701af2011-08-24 21:42:27 +00005055 // Register-register 'add/sub' for thumb does not have a cc_out operand
5056 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5057 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5058 // right, this will result in better diagnostics (which operand is off)
5059 // anyway.
5060 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5061 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005062 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5063 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005064 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5065 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5066 (Operands.size() == 6 &&
5067 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005068 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005069
Jim Grosbach7283da92011-08-16 21:12:37 +00005070 return false;
5071}
5072
Joey Goulye8602552013-07-19 16:34:16 +00005073bool ARMAsmParser::shouldOmitPredicateOperand(
5074 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5075 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5076 unsigned RegIdx = 3;
5077 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5078 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5079 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5080 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5081 RegIdx = 4;
5082
5083 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5084 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5085 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5086 ARMMCRegisterClasses[ARM::QPRRegClassID]
5087 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5088 return true;
5089 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005090 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005091}
5092
Jim Grosbach12952fe2011-11-11 23:08:10 +00005093static bool isDataTypeToken(StringRef Tok) {
5094 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5095 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5096 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5097 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5098 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5099 Tok == ".f" || Tok == ".d";
5100}
5101
5102// FIXME: This bit should probably be handled via an explicit match class
5103// in the .td files that matches the suffix instead of having it be
5104// a literal string token the way it is now.
5105static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5106 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5107}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005108static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5109 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005110
5111static bool RequiresVFPRegListValidation(StringRef Inst,
5112 bool &AcceptSinglePrecisionOnly,
5113 bool &AcceptDoublePrecisionOnly) {
5114 if (Inst.size() < 7)
5115 return false;
5116
5117 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5118 StringRef AddressingMode = Inst.substr(4, 2);
5119 if (AddressingMode == "ia" || AddressingMode == "db" ||
5120 AddressingMode == "ea" || AddressingMode == "fd") {
5121 AcceptSinglePrecisionOnly = Inst[6] == 's';
5122 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5123 return true;
5124 }
5125 }
5126
5127 return false;
5128}
5129
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005130/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005131bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5132 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005133 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005134 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005135 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005136 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005137 bool AcceptDoublePrecisionOnly;
5138 RequireVFPRegisterListCheck =
5139 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5140 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005141
Jim Grosbach8be2f652011-12-09 23:34:09 +00005142 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005143 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005144 // The generic tblgen'erated code does this later, at the start of
5145 // MatchInstructionImpl(), but that's too late for aliases that include
5146 // any sort of suffix.
5147 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005148 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5149 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005150
Jim Grosbachab5830e2011-12-14 02:16:11 +00005151 // First check for the ARM-specific .req directive.
5152 if (Parser.getTok().is(AsmToken::Identifier) &&
5153 Parser.getTok().getIdentifier() == ".req") {
5154 parseDirectiveReq(Name, NameLoc);
5155 // We always return 'error' for this, as we're done with this
5156 // statement and don't need to match the 'instruction."
5157 return true;
5158 }
5159
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005160 // Create the leading tokens for the mnemonic, split by '.' characters.
5161 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005162 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005163
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005164 // Split out the predication code and carry setting flag from the mnemonic.
5165 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005166 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005167 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005168 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005169 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005170 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005171
Jim Grosbach1c171b12011-08-25 17:23:55 +00005172 // In Thumb1, only the branch (B) instruction can be predicated.
5173 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005174 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005175 return Error(NameLoc, "conditional execution not supported in Thumb1");
5176 }
5177
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005178 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5179
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005180 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5181 // is the mask as it will be for the IT encoding if the conditional
5182 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5183 // where the conditional bit0 is zero, the instruction post-processing
5184 // will adjust the mask accordingly.
5185 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005186 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5187 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005188 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005189 return Error(Loc, "too many conditions on IT instruction");
5190 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005191 unsigned Mask = 8;
5192 for (unsigned i = ITMask.size(); i != 0; --i) {
5193 char pos = ITMask[i - 1];
5194 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005195 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005196 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005197 }
5198 Mask >>= 1;
5199 if (ITMask[i - 1] == 't')
5200 Mask |= 8;
5201 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005202 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005203 }
5204
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005205 // FIXME: This is all a pretty gross hack. We should automatically handle
5206 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005207
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005208 // Next, add the CCOut and ConditionCode operands, if needed.
5209 //
5210 // For mnemonics which can ever incorporate a carry setting bit or predication
5211 // code, our matching model involves us always generating CCOut and
5212 // ConditionCode operands to match the mnemonic "as written" and then we let
5213 // the matcher deal with finding the right instruction or generating an
5214 // appropriate error.
5215 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005216 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005217
Jim Grosbach03a8a162011-07-14 22:04:21 +00005218 // If we had a carry-set on an instruction that can't do that, issue an
5219 // error.
5220 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005221 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005222 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005223 "' can not set flags, but 's' suffix specified");
5224 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005225 // If we had a predication code on an instruction that can't do that, issue an
5226 // error.
5227 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005228 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005229 return Error(NameLoc, "instruction '" + Mnemonic +
5230 "' is not predicable, but condition code specified");
5231 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005232
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005233 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005234 if (CanAcceptCarrySet) {
5235 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005236 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005237 Loc));
5238 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005239
5240 // Add the predication code operand, if necessary.
5241 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005242 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5243 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005244 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005245 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005246 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005247
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005248 // Add the processor imod operand, if necessary.
5249 if (ProcessorIMod) {
5250 Operands.push_back(ARMOperand::CreateImm(
5251 MCConstantExpr::Create(ProcessorIMod, getContext()),
5252 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005253 }
5254
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005255 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005256 while (Next != StringRef::npos) {
5257 Start = Next;
5258 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005259 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005260
Jim Grosbach12952fe2011-11-11 23:08:10 +00005261 // Some NEON instructions have an optional datatype suffix that is
5262 // completely ignored. Check for that.
5263 if (isDataTypeToken(ExtraToken) &&
5264 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5265 continue;
5266
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005267 // For for ARM mode generate an error if the .n qualifier is used.
5268 if (ExtraToken == ".n" && !isThumb()) {
5269 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5270 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5271 "arm mode");
5272 }
5273
5274 // The .n qualifier is always discarded as that is what the tables
5275 // and matcher expect. In ARM mode the .w qualifier has no effect,
5276 // so discard it to avoid errors that can be caused by the matcher.
5277 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005278 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5279 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5280 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005281 }
5282
5283 // Read the remaining operands.
5284 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005285 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005286 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005287 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005288 return true;
5289 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005290
5291 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005292 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005293
5294 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005295 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005296 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005297 return true;
5298 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005299 }
5300 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005301
Chris Lattnera2a9d162010-09-11 16:18:25 +00005302 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005303 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005304 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005305 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005306 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005307
Chris Lattner91689c12010-09-08 05:10:46 +00005308 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005309
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005310 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005311 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005312 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5313 return Error(Op->getStartLoc(),
5314 "VFP/Neon single precision register expected");
5315 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5316 return Error(Op->getStartLoc(),
5317 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005318 }
5319
Jim Grosbach7283da92011-08-16 21:12:37 +00005320 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5321 // do and don't have a cc_out optional-def operand. With some spot-checks
5322 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005323 // parse and adjust accordingly before actually matching. We shouldn't ever
5324 // try to remove a cc_out operand that was explicitly set on the the
5325 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5326 // table driven matcher doesn't fit well with the ARM instruction set.
5327 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005328 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5329 Operands.erase(Operands.begin() + 1);
5330 delete Op;
5331 }
5332
Joey Goulye8602552013-07-19 16:34:16 +00005333 // Some instructions have the same mnemonic, but don't always
5334 // have a predicate. Distinguish them here and delete the
5335 // predicate if needed.
5336 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5337 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5338 Operands.erase(Operands.begin() + 1);
5339 delete Op;
5340 }
5341
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005342 // ARM mode 'blx' need special handling, as the register operand version
5343 // is predicable, but the label operand version is not. So, we can't rely
5344 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005345 // a k_CondCode operand in the list. If we're trying to match the label
5346 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005347 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5348 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5349 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5350 Operands.erase(Operands.begin() + 1);
5351 delete Op;
5352 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005353
Weiming Zhao8f56f882012-11-16 21:55:34 +00005354 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5355 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5356 // a single GPRPair reg operand is used in the .td file to replace the two
5357 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5358 // expressed as a GPRPair, so we have to manually merge them.
5359 // FIXME: We would really like to be able to tablegen'erate this.
5360 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005361 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5362 Mnemonic == "stlexd")) {
5363 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005364 unsigned Idx = isLoad ? 2 : 3;
5365 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5366 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5367
5368 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5369 // Adjust only if Op1 and Op2 are GPRs.
5370 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5371 MRC.contains(Op2->getReg())) {
5372 unsigned Reg1 = Op1->getReg();
5373 unsigned Reg2 = Op2->getReg();
5374 unsigned Rt = MRI->getEncodingValue(Reg1);
5375 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5376
5377 // Rt2 must be Rt + 1 and Rt must be even.
5378 if (Rt + 1 != Rt2 || (Rt & 1)) {
5379 Error(Op2->getStartLoc(), isLoad ?
5380 "destination operands must be sequential" :
5381 "source operands must be sequential");
5382 return true;
5383 }
5384 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5385 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5386 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5387 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5388 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5389 delete Op1;
5390 delete Op2;
5391 }
5392 }
5393
Kevin Enderby78f95722013-07-31 21:05:30 +00005394 // FIXME: As said above, this is all a pretty gross hack. This instruction
5395 // does not fit with other "subs" and tblgen.
5396 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5397 // so the Mnemonic is the original name "subs" and delete the predicate
5398 // operand so it will match the table entry.
5399 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5400 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5401 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5402 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5403 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5404 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5405 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5406 Operands.erase(Operands.begin());
5407 delete Op0;
5408 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5409
5410 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5411 Operands.erase(Operands.begin() + 1);
5412 delete Op1;
5413 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005414 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005415}
5416
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005417// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005418
5419// return 'true' if register list contains non-low GPR registers,
5420// 'false' otherwise. If Reg is in the register list or is HiReg, set
5421// 'containsReg' to true.
5422static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5423 unsigned HiReg, bool &containsReg) {
5424 containsReg = false;
5425 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5426 unsigned OpReg = Inst.getOperand(i).getReg();
5427 if (OpReg == Reg)
5428 containsReg = true;
5429 // Anything other than a low register isn't legal here.
5430 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5431 return true;
5432 }
5433 return false;
5434}
5435
Jim Grosbacha31f2232011-09-07 18:05:34 +00005436// Check if the specified regisgter is in the register list of the inst,
5437// starting at the indicated operand number.
5438static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5439 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5440 unsigned OpReg = Inst.getOperand(i).getReg();
5441 if (OpReg == Reg)
5442 return true;
5443 }
5444 return false;
5445}
5446
Richard Barton8d519fe2013-09-05 14:14:19 +00005447// Return true if instruction has the interesting property of being
5448// allowed in IT blocks, but not being predicable.
5449static bool instIsBreakpoint(const MCInst &Inst) {
5450 return Inst.getOpcode() == ARM::tBKPT ||
5451 Inst.getOpcode() == ARM::BKPT ||
5452 Inst.getOpcode() == ARM::tHLT ||
5453 Inst.getOpcode() == ARM::HLT;
5454
5455}
5456
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005457// FIXME: We would really like to be able to tablegen'erate this.
5458bool ARMAsmParser::
5459validateInstruction(MCInst &Inst,
5460 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005461 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005462 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005463
Jim Grosbached16ec42011-08-29 22:24:09 +00005464 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005465 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005466 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005467 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005468 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005469 if (ITState.FirstCond)
5470 ITState.FirstCond = false;
5471 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005472 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005473 // The instruction must be predicable.
5474 if (!MCID.isPredicable())
5475 return Error(Loc, "instructions in IT block must be predicable");
5476 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005477 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005478 ARMCC::getOppositeCondition(ITState.Cond);
5479 if (Cond != ITCond) {
5480 // Find the condition code Operand to get its SMLoc information.
5481 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005482 for (unsigned I = 1; I < Operands.size(); ++I)
5483 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5484 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005485 return Error(CondLoc, "incorrect condition in IT block; got '" +
5486 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5487 "', but expected '" +
5488 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5489 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005490 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005491 } else if (isThumbTwo() && MCID.isPredicable() &&
5492 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005493 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5494 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005495 return Error(Loc, "predicated instructions must be in IT block");
5496
Tilmann Scheller255722b2013-09-30 16:11:48 +00005497 const unsigned Opcode = Inst.getOpcode();
5498 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005499 case ARM::LDRD:
5500 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005501 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005502 const unsigned RtReg = Inst.getOperand(0).getReg();
5503
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005504 // Rt can't be R14.
5505 if (RtReg == ARM::LR)
5506 return Error(Operands[3]->getStartLoc(),
5507 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005508
5509 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005510 // Rt must be even-numbered.
5511 if ((Rt & 1) == 1)
5512 return Error(Operands[3]->getStartLoc(),
5513 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005514
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005515 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005516 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005517 if (Rt2 != Rt + 1)
5518 return Error(Operands[3]->getStartLoc(),
5519 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005520
5521 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5522 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5523 // For addressing modes with writeback, the base register needs to be
5524 // different from the destination registers.
5525 if (Rn == Rt || Rn == Rt2)
5526 return Error(Operands[3]->getStartLoc(),
5527 "base register needs to be different from destination "
5528 "registers");
5529 }
5530
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005531 return false;
5532 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005533 case ARM::t2LDRDi8:
5534 case ARM::t2LDRD_PRE:
5535 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005536 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005537 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5538 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5539 if (Rt2 == Rt)
5540 return Error(Operands[3]->getStartLoc(),
5541 "destination operands can't be identical");
5542 return false;
5543 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005544 case ARM::STRD: {
5545 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005546 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5547 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005548 if (Rt2 != Rt + 1)
5549 return Error(Operands[3]->getStartLoc(),
5550 "source operands must be sequential");
5551 return false;
5552 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005553 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005554 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005555 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005556 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5557 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005558 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005559 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005560 "source operands must be sequential");
5561 return false;
5562 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005563 case ARM::SBFX:
5564 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005565 // Width must be in range [1, 32-lsb].
5566 unsigned LSB = Inst.getOperand(2).getImm();
5567 unsigned Widthm1 = Inst.getOperand(3).getImm();
5568 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005569 return Error(Operands[5]->getStartLoc(),
5570 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005571 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005572 }
Tim Northover08a86602013-10-22 19:00:39 +00005573 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005574 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005575 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005576 // most cases that are normally illegal for a Thumb1 LDM instruction.
5577 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005578 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005579 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005580 // in the register list.
5581 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005582 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005583 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5584 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005585 bool ListContainsBase;
5586 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5587 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005588 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005589 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005590 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005591 return Error(Operands[2]->getStartLoc(),
5592 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005593 // If we should not have writeback, there must not be a '!'. This is
5594 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005595 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005596 return Error(Operands[3]->getStartLoc(),
5597 "writeback operator '!' not allowed when base register "
5598 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005599
5600 break;
5601 }
Tim Northover08a86602013-10-22 19:00:39 +00005602 case ARM::LDMIA_UPD:
5603 case ARM::LDMDB_UPD:
5604 case ARM::LDMIB_UPD:
5605 case ARM::LDMDA_UPD:
5606 // ARM variants loading and updating the same register are only officially
5607 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5608 if (!hasV7Ops())
5609 break;
5610 // Fallthrough
5611 case ARM::t2LDMIA_UPD:
5612 case ARM::t2LDMDB_UPD:
5613 case ARM::t2STMIA_UPD:
5614 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005615 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005616 return Error(Operands.back()->getStartLoc(),
5617 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005618 break;
5619 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005620 case ARM::sysLDMIA_UPD:
5621 case ARM::sysLDMDA_UPD:
5622 case ARM::sysLDMDB_UPD:
5623 case ARM::sysLDMIB_UPD:
5624 if (!listContainsReg(Inst, 3, ARM::PC))
5625 return Error(Operands[4]->getStartLoc(),
5626 "writeback register only allowed on system LDM "
5627 "if PC in register-list");
5628 break;
5629 case ARM::sysSTMIA_UPD:
5630 case ARM::sysSTMDA_UPD:
5631 case ARM::sysSTMDB_UPD:
5632 case ARM::sysSTMIB_UPD:
5633 return Error(Operands[2]->getStartLoc(),
5634 "system STM cannot have writeback register");
5635 break;
Chad Rosier8513ffb2012-08-30 23:20:38 +00005636 case ARM::tMUL: {
5637 // The second source operand must be the same register as the destination
5638 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005639 //
5640 // In this case, we must directly check the parsed operands because the
5641 // cvtThumbMultiply() function is written in such a way that it guarantees
5642 // this first statement is always true for the new Inst. Essentially, the
5643 // destination is unconditionally copied into the second source operand
5644 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005645 if (Operands.size() == 6 &&
5646 (((ARMOperand*)Operands[3])->getReg() !=
5647 ((ARMOperand*)Operands[5])->getReg()) &&
5648 (((ARMOperand*)Operands[3])->getReg() !=
5649 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005650 return Error(Operands[3]->getStartLoc(),
5651 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005652 }
5653 break;
5654 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005655 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5656 // so only issue a diagnostic for thumb1. The instructions will be
5657 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005658 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005659 bool ListContainsBase;
5660 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005661 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005662 return Error(Operands[2]->getStartLoc(),
5663 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005664 break;
5665 }
5666 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005667 bool ListContainsBase;
5668 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005669 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005670 return Error(Operands[2]->getStartLoc(),
5671 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005672 break;
5673 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005674 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005675 bool ListContainsBase, InvalidLowList;
5676 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5677 0, ListContainsBase);
5678 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005679 return Error(Operands[4]->getStartLoc(),
5680 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005681
5682 // This would be converted to a 32-bit stm, but that's not valid if the
5683 // writeback register is in the list.
5684 if (InvalidLowList && ListContainsBase)
5685 return Error(Operands[4]->getStartLoc(),
5686 "writeback operator '!' not allowed when base register "
5687 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005688 break;
5689 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005690 case ARM::tADDrSP: {
5691 // If the non-SP source operand and the destination operand are not the
5692 // same, we need thumb2 (for the wide encoding), or we have an error.
5693 if (!isThumbTwo() &&
5694 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5695 return Error(Operands[4]->getStartLoc(),
5696 "source register must be the same as destination");
5697 }
5698 break;
5699 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005700 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005701 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005702 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5703 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005704 break;
5705 case ARM::t2B: {
5706 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005707 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5708 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005709 break;
5710 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005711 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005712 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005713 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5714 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005715 break;
5716 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005717 int Op = (Operands[2]->isImm()) ? 2 : 3;
5718 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5719 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005720 break;
5721 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005722 }
5723
5724 return false;
5725}
5726
Jim Grosbach1a747242012-01-23 23:45:44 +00005727static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005728 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005729 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005730 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005731 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5732 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5733 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5734 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5735 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5736 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5737 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5738 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5739 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005740
5741 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005742 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5743 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5744 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5745 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5746 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005747
Jim Grosbach1e946a42012-01-24 00:43:12 +00005748 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5749 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5750 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5751 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5752 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005753
Jim Grosbach1e946a42012-01-24 00:43:12 +00005754 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5755 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5756 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5757 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5758 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005759
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005760 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005761 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5762 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5763 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5764 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5765 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5766 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5767 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5768 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5769 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5770 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5771 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5772 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5773 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5774 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5775 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005776
Jim Grosbach1a747242012-01-23 23:45:44 +00005777 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005778 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5779 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5780 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5781 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5782 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5783 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5784 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5785 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5786 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5787 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5788 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5789 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5790 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5791 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5792 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5793 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5794 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5795 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005796
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005797 // VST4LN
5798 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5799 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5800 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5801 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5802 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5803 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5804 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5805 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5806 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5807 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5808 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5809 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5810 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5811 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5812 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5813
Jim Grosbachda70eac2012-01-24 00:58:13 +00005814 // VST4
5815 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5816 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5817 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5818 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5819 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5820 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5821 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5822 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5823 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5824 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5825 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5826 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5827 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5828 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5829 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5830 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5831 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5832 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00005833 }
5834}
5835
Jim Grosbach1a747242012-01-23 23:45:44 +00005836static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00005837 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005838 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005839 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005840 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5841 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5842 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5843 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5844 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5845 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5846 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5847 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5848 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005849
5850 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005851 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5852 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5853 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5854 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5855 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5856 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5857 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5858 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5859 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5860 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5861 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5862 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5863 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5864 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5865 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005866
Jim Grosbachb78403c2012-01-24 23:47:04 +00005867 // VLD3DUP
5868 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5869 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5870 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5871 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5872 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5873 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5874 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5875 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5876 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5877 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5878 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5879 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5880 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5881 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5882 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5883 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5884 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5885 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5886
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005887 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005888 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5889 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5890 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5891 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5892 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5893 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5894 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5895 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5896 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5897 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5898 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5899 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5900 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5901 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5902 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00005903
5904 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005905 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5906 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5907 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5908 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5909 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5910 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5911 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5912 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5913 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5914 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5915 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5916 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5917 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
5918 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
5919 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
5920 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
5921 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
5922 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00005923
Jim Grosbach14952a02012-01-24 18:37:25 +00005924 // VLD4LN
5925 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5926 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5927 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5928 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
5929 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5930 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5931 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5932 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5933 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
5934 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5935 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
5936 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
5937 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
5938 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
5939 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
5940
Jim Grosbach086cbfa2012-01-25 00:01:08 +00005941 // VLD4DUP
5942 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5943 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5944 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5945 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
5946 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
5947 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5948 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5949 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5950 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5951 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
5952 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
5953 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5954 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
5955 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
5956 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
5957 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
5958 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
5959 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
5960
Jim Grosbached561fc2012-01-24 00:43:17 +00005961 // VLD4
5962 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5963 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5964 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5965 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5966 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5967 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5968 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5969 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5970 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5971 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5972 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5973 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5974 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
5975 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
5976 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
5977 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
5978 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
5979 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00005980 }
5981}
5982
Jim Grosbachafad0532011-11-10 23:42:14 +00005983bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00005984processInstruction(MCInst &Inst,
5985 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
5986 switch (Inst.getOpcode()) {
Jim Grosbache974a6a2012-09-25 00:08:13 +00005987 // Alias for alternate form of 'ADR Rd, #imm' instruction.
5988 case ARM::ADDri: {
5989 if (Inst.getOperand(1).getReg() != ARM::PC ||
5990 Inst.getOperand(5).getReg() != 0)
5991 return false;
5992 MCInst TmpInst;
5993 TmpInst.setOpcode(ARM::ADR);
5994 TmpInst.addOperand(Inst.getOperand(0));
5995 TmpInst.addOperand(Inst.getOperand(2));
5996 TmpInst.addOperand(Inst.getOperand(3));
5997 TmpInst.addOperand(Inst.getOperand(4));
5998 Inst = TmpInst;
5999 return true;
6000 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006001 // Aliases for alternate PC+imm syntax of LDR instructions.
6002 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006003 // Select the narrow version if the immediate will fit.
6004 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006005 Inst.getOperand(1).getImm() <= 0xff &&
6006 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6007 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006008 Inst.setOpcode(ARM::tLDRpci);
6009 else
6010 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006011 return true;
6012 case ARM::t2LDRBpcrel:
6013 Inst.setOpcode(ARM::t2LDRBpci);
6014 return true;
6015 case ARM::t2LDRHpcrel:
6016 Inst.setOpcode(ARM::t2LDRHpci);
6017 return true;
6018 case ARM::t2LDRSBpcrel:
6019 Inst.setOpcode(ARM::t2LDRSBpci);
6020 return true;
6021 case ARM::t2LDRSHpcrel:
6022 Inst.setOpcode(ARM::t2LDRSHpci);
6023 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006024 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006025 case ARM::VST1LNdWB_register_Asm_8:
6026 case ARM::VST1LNdWB_register_Asm_16:
6027 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006028 MCInst TmpInst;
6029 // Shuffle the operands around so the lane index operand is in the
6030 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006031 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006032 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006033 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6034 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6035 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6036 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6037 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6038 TmpInst.addOperand(Inst.getOperand(1)); // lane
6039 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6040 TmpInst.addOperand(Inst.getOperand(6));
6041 Inst = TmpInst;
6042 return true;
6043 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006044
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006045 case ARM::VST2LNdWB_register_Asm_8:
6046 case ARM::VST2LNdWB_register_Asm_16:
6047 case ARM::VST2LNdWB_register_Asm_32:
6048 case ARM::VST2LNqWB_register_Asm_16:
6049 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006050 MCInst TmpInst;
6051 // Shuffle the operands around so the lane index operand is in the
6052 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006053 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006054 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006055 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6056 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6057 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6058 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6059 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006060 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6061 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006062 TmpInst.addOperand(Inst.getOperand(1)); // lane
6063 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6064 TmpInst.addOperand(Inst.getOperand(6));
6065 Inst = TmpInst;
6066 return true;
6067 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006068
6069 case ARM::VST3LNdWB_register_Asm_8:
6070 case ARM::VST3LNdWB_register_Asm_16:
6071 case ARM::VST3LNdWB_register_Asm_32:
6072 case ARM::VST3LNqWB_register_Asm_16:
6073 case ARM::VST3LNqWB_register_Asm_32: {
6074 MCInst TmpInst;
6075 // Shuffle the operands around so the lane index operand is in the
6076 // right place.
6077 unsigned Spacing;
6078 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6079 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6080 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6081 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6082 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6083 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6084 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6085 Spacing));
6086 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6087 Spacing * 2));
6088 TmpInst.addOperand(Inst.getOperand(1)); // lane
6089 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6090 TmpInst.addOperand(Inst.getOperand(6));
6091 Inst = TmpInst;
6092 return true;
6093 }
6094
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006095 case ARM::VST4LNdWB_register_Asm_8:
6096 case ARM::VST4LNdWB_register_Asm_16:
6097 case ARM::VST4LNdWB_register_Asm_32:
6098 case ARM::VST4LNqWB_register_Asm_16:
6099 case ARM::VST4LNqWB_register_Asm_32: {
6100 MCInst TmpInst;
6101 // Shuffle the operands around so the lane index operand is in the
6102 // right place.
6103 unsigned Spacing;
6104 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6105 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6106 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6107 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6108 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6109 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6110 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6111 Spacing));
6112 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6113 Spacing * 2));
6114 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6115 Spacing * 3));
6116 TmpInst.addOperand(Inst.getOperand(1)); // lane
6117 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6118 TmpInst.addOperand(Inst.getOperand(6));
6119 Inst = TmpInst;
6120 return true;
6121 }
6122
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006123 case ARM::VST1LNdWB_fixed_Asm_8:
6124 case ARM::VST1LNdWB_fixed_Asm_16:
6125 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006126 MCInst TmpInst;
6127 // Shuffle the operands around so the lane index operand is in the
6128 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006129 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006130 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006131 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6132 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6133 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6134 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6135 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6136 TmpInst.addOperand(Inst.getOperand(1)); // lane
6137 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6138 TmpInst.addOperand(Inst.getOperand(5));
6139 Inst = TmpInst;
6140 return true;
6141 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006142
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006143 case ARM::VST2LNdWB_fixed_Asm_8:
6144 case ARM::VST2LNdWB_fixed_Asm_16:
6145 case ARM::VST2LNdWB_fixed_Asm_32:
6146 case ARM::VST2LNqWB_fixed_Asm_16:
6147 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006148 MCInst TmpInst;
6149 // Shuffle the operands around so the lane index operand is in the
6150 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006151 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006152 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006153 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6154 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6155 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6156 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6157 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006158 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6159 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006160 TmpInst.addOperand(Inst.getOperand(1)); // lane
6161 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6162 TmpInst.addOperand(Inst.getOperand(5));
6163 Inst = TmpInst;
6164 return true;
6165 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006166
6167 case ARM::VST3LNdWB_fixed_Asm_8:
6168 case ARM::VST3LNdWB_fixed_Asm_16:
6169 case ARM::VST3LNdWB_fixed_Asm_32:
6170 case ARM::VST3LNqWB_fixed_Asm_16:
6171 case ARM::VST3LNqWB_fixed_Asm_32: {
6172 MCInst TmpInst;
6173 // Shuffle the operands around so the lane index operand is in the
6174 // right place.
6175 unsigned Spacing;
6176 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6177 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6178 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6179 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6180 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6181 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6182 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6183 Spacing));
6184 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6185 Spacing * 2));
6186 TmpInst.addOperand(Inst.getOperand(1)); // lane
6187 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6188 TmpInst.addOperand(Inst.getOperand(5));
6189 Inst = TmpInst;
6190 return true;
6191 }
6192
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006193 case ARM::VST4LNdWB_fixed_Asm_8:
6194 case ARM::VST4LNdWB_fixed_Asm_16:
6195 case ARM::VST4LNdWB_fixed_Asm_32:
6196 case ARM::VST4LNqWB_fixed_Asm_16:
6197 case ARM::VST4LNqWB_fixed_Asm_32: {
6198 MCInst TmpInst;
6199 // Shuffle the operands around so the lane index operand is in the
6200 // right place.
6201 unsigned Spacing;
6202 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6203 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6204 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6205 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6206 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6207 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6208 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6209 Spacing));
6210 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6211 Spacing * 2));
6212 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6213 Spacing * 3));
6214 TmpInst.addOperand(Inst.getOperand(1)); // lane
6215 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6216 TmpInst.addOperand(Inst.getOperand(5));
6217 Inst = TmpInst;
6218 return true;
6219 }
6220
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006221 case ARM::VST1LNdAsm_8:
6222 case ARM::VST1LNdAsm_16:
6223 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006224 MCInst TmpInst;
6225 // Shuffle the operands around so the lane index operand is in the
6226 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006227 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006228 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006229 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6230 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6231 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6232 TmpInst.addOperand(Inst.getOperand(1)); // lane
6233 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6234 TmpInst.addOperand(Inst.getOperand(5));
6235 Inst = TmpInst;
6236 return true;
6237 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006238
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006239 case ARM::VST2LNdAsm_8:
6240 case ARM::VST2LNdAsm_16:
6241 case ARM::VST2LNdAsm_32:
6242 case ARM::VST2LNqAsm_16:
6243 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006244 MCInst TmpInst;
6245 // Shuffle the operands around so the lane index operand is in the
6246 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006247 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006248 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006249 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6250 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6251 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006252 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6253 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006254 TmpInst.addOperand(Inst.getOperand(1)); // lane
6255 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6256 TmpInst.addOperand(Inst.getOperand(5));
6257 Inst = TmpInst;
6258 return true;
6259 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006260
6261 case ARM::VST3LNdAsm_8:
6262 case ARM::VST3LNdAsm_16:
6263 case ARM::VST3LNdAsm_32:
6264 case ARM::VST3LNqAsm_16:
6265 case ARM::VST3LNqAsm_32: {
6266 MCInst TmpInst;
6267 // Shuffle the operands around so the lane index operand is in the
6268 // right place.
6269 unsigned Spacing;
6270 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6271 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6272 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6273 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6274 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6275 Spacing));
6276 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6277 Spacing * 2));
6278 TmpInst.addOperand(Inst.getOperand(1)); // lane
6279 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6280 TmpInst.addOperand(Inst.getOperand(5));
6281 Inst = TmpInst;
6282 return true;
6283 }
6284
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006285 case ARM::VST4LNdAsm_8:
6286 case ARM::VST4LNdAsm_16:
6287 case ARM::VST4LNdAsm_32:
6288 case ARM::VST4LNqAsm_16:
6289 case ARM::VST4LNqAsm_32: {
6290 MCInst TmpInst;
6291 // Shuffle the operands around so the lane index operand is in the
6292 // right place.
6293 unsigned Spacing;
6294 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6295 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6296 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6297 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6298 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6299 Spacing));
6300 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6301 Spacing * 2));
6302 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6303 Spacing * 3));
6304 TmpInst.addOperand(Inst.getOperand(1)); // lane
6305 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6306 TmpInst.addOperand(Inst.getOperand(5));
6307 Inst = TmpInst;
6308 return true;
6309 }
6310
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006311 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006312 case ARM::VLD1LNdWB_register_Asm_8:
6313 case ARM::VLD1LNdWB_register_Asm_16:
6314 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006315 MCInst TmpInst;
6316 // Shuffle the operands around so the lane index operand is in the
6317 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006318 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006319 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006320 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6321 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6322 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6323 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6324 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6325 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6326 TmpInst.addOperand(Inst.getOperand(1)); // lane
6327 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6328 TmpInst.addOperand(Inst.getOperand(6));
6329 Inst = TmpInst;
6330 return true;
6331 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006332
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006333 case ARM::VLD2LNdWB_register_Asm_8:
6334 case ARM::VLD2LNdWB_register_Asm_16:
6335 case ARM::VLD2LNdWB_register_Asm_32:
6336 case ARM::VLD2LNqWB_register_Asm_16:
6337 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006338 MCInst TmpInst;
6339 // Shuffle the operands around so the lane index operand is in the
6340 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006341 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006342 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006343 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006344 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6345 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006346 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6347 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6348 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6349 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6350 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006351 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6352 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006353 TmpInst.addOperand(Inst.getOperand(1)); // lane
6354 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6355 TmpInst.addOperand(Inst.getOperand(6));
6356 Inst = TmpInst;
6357 return true;
6358 }
6359
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006360 case ARM::VLD3LNdWB_register_Asm_8:
6361 case ARM::VLD3LNdWB_register_Asm_16:
6362 case ARM::VLD3LNdWB_register_Asm_32:
6363 case ARM::VLD3LNqWB_register_Asm_16:
6364 case ARM::VLD3LNqWB_register_Asm_32: {
6365 MCInst TmpInst;
6366 // Shuffle the operands around so the lane index operand is in the
6367 // right place.
6368 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006369 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006370 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6371 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6372 Spacing));
6373 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006374 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006375 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6376 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6377 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6378 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6379 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6380 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6381 Spacing));
6382 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006383 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006384 TmpInst.addOperand(Inst.getOperand(1)); // lane
6385 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6386 TmpInst.addOperand(Inst.getOperand(6));
6387 Inst = TmpInst;
6388 return true;
6389 }
6390
Jim Grosbach14952a02012-01-24 18:37:25 +00006391 case ARM::VLD4LNdWB_register_Asm_8:
6392 case ARM::VLD4LNdWB_register_Asm_16:
6393 case ARM::VLD4LNdWB_register_Asm_32:
6394 case ARM::VLD4LNqWB_register_Asm_16:
6395 case ARM::VLD4LNqWB_register_Asm_32: {
6396 MCInst TmpInst;
6397 // Shuffle the operands around so the lane index operand is in the
6398 // right place.
6399 unsigned Spacing;
6400 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6401 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6402 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6403 Spacing));
6404 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6405 Spacing * 2));
6406 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6407 Spacing * 3));
6408 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6409 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6410 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6411 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6412 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6413 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6414 Spacing));
6415 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6416 Spacing * 2));
6417 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6418 Spacing * 3));
6419 TmpInst.addOperand(Inst.getOperand(1)); // lane
6420 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6421 TmpInst.addOperand(Inst.getOperand(6));
6422 Inst = TmpInst;
6423 return true;
6424 }
6425
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006426 case ARM::VLD1LNdWB_fixed_Asm_8:
6427 case ARM::VLD1LNdWB_fixed_Asm_16:
6428 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006429 MCInst TmpInst;
6430 // Shuffle the operands around so the lane index operand is in the
6431 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006432 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006433 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006434 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6435 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6436 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6437 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6438 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6439 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6440 TmpInst.addOperand(Inst.getOperand(1)); // lane
6441 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6442 TmpInst.addOperand(Inst.getOperand(5));
6443 Inst = TmpInst;
6444 return true;
6445 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006446
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006447 case ARM::VLD2LNdWB_fixed_Asm_8:
6448 case ARM::VLD2LNdWB_fixed_Asm_16:
6449 case ARM::VLD2LNdWB_fixed_Asm_32:
6450 case ARM::VLD2LNqWB_fixed_Asm_16:
6451 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006452 MCInst TmpInst;
6453 // Shuffle the operands around so the lane index operand is in the
6454 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006455 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006456 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006457 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006458 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6459 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006460 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6461 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6462 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6463 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6464 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006465 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6466 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006467 TmpInst.addOperand(Inst.getOperand(1)); // lane
6468 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6469 TmpInst.addOperand(Inst.getOperand(5));
6470 Inst = TmpInst;
6471 return true;
6472 }
6473
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006474 case ARM::VLD3LNdWB_fixed_Asm_8:
6475 case ARM::VLD3LNdWB_fixed_Asm_16:
6476 case ARM::VLD3LNdWB_fixed_Asm_32:
6477 case ARM::VLD3LNqWB_fixed_Asm_16:
6478 case ARM::VLD3LNqWB_fixed_Asm_32: {
6479 MCInst TmpInst;
6480 // Shuffle the operands around so the lane index operand is in the
6481 // right place.
6482 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006483 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006484 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6485 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6486 Spacing));
6487 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006488 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006489 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6490 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6491 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6492 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6493 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6494 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6495 Spacing));
6496 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006497 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006498 TmpInst.addOperand(Inst.getOperand(1)); // lane
6499 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6500 TmpInst.addOperand(Inst.getOperand(5));
6501 Inst = TmpInst;
6502 return true;
6503 }
6504
Jim Grosbach14952a02012-01-24 18:37:25 +00006505 case ARM::VLD4LNdWB_fixed_Asm_8:
6506 case ARM::VLD4LNdWB_fixed_Asm_16:
6507 case ARM::VLD4LNdWB_fixed_Asm_32:
6508 case ARM::VLD4LNqWB_fixed_Asm_16:
6509 case ARM::VLD4LNqWB_fixed_Asm_32: {
6510 MCInst TmpInst;
6511 // Shuffle the operands around so the lane index operand is in the
6512 // right place.
6513 unsigned Spacing;
6514 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6515 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6516 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6517 Spacing));
6518 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6519 Spacing * 2));
6520 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6521 Spacing * 3));
6522 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6523 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6524 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6525 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6526 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6527 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6528 Spacing));
6529 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6530 Spacing * 2));
6531 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6532 Spacing * 3));
6533 TmpInst.addOperand(Inst.getOperand(1)); // lane
6534 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6535 TmpInst.addOperand(Inst.getOperand(5));
6536 Inst = TmpInst;
6537 return true;
6538 }
6539
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006540 case ARM::VLD1LNdAsm_8:
6541 case ARM::VLD1LNdAsm_16:
6542 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006543 MCInst TmpInst;
6544 // Shuffle the operands around so the lane index operand is in the
6545 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006546 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006547 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006548 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6549 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6550 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6551 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6552 TmpInst.addOperand(Inst.getOperand(1)); // lane
6553 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6554 TmpInst.addOperand(Inst.getOperand(5));
6555 Inst = TmpInst;
6556 return true;
6557 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006558
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006559 case ARM::VLD2LNdAsm_8:
6560 case ARM::VLD2LNdAsm_16:
6561 case ARM::VLD2LNdAsm_32:
6562 case ARM::VLD2LNqAsm_16:
6563 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006564 MCInst TmpInst;
6565 // Shuffle the operands around so the lane index operand is in the
6566 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006567 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006568 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006569 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006570 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6571 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006572 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6573 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6574 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006575 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6576 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006577 TmpInst.addOperand(Inst.getOperand(1)); // lane
6578 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6579 TmpInst.addOperand(Inst.getOperand(5));
6580 Inst = TmpInst;
6581 return true;
6582 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006583
6584 case ARM::VLD3LNdAsm_8:
6585 case ARM::VLD3LNdAsm_16:
6586 case ARM::VLD3LNdAsm_32:
6587 case ARM::VLD3LNqAsm_16:
6588 case ARM::VLD3LNqAsm_32: {
6589 MCInst TmpInst;
6590 // Shuffle the operands around so the lane index operand is in the
6591 // right place.
6592 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006593 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006594 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6595 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6596 Spacing));
6597 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006598 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006599 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6600 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6601 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6602 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6603 Spacing));
6604 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006605 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006606 TmpInst.addOperand(Inst.getOperand(1)); // lane
6607 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6608 TmpInst.addOperand(Inst.getOperand(5));
6609 Inst = TmpInst;
6610 return true;
6611 }
6612
Jim Grosbach14952a02012-01-24 18:37:25 +00006613 case ARM::VLD4LNdAsm_8:
6614 case ARM::VLD4LNdAsm_16:
6615 case ARM::VLD4LNdAsm_32:
6616 case ARM::VLD4LNqAsm_16:
6617 case ARM::VLD4LNqAsm_32: {
6618 MCInst TmpInst;
6619 // Shuffle the operands around so the lane index operand is in the
6620 // right place.
6621 unsigned Spacing;
6622 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6623 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6624 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6625 Spacing));
6626 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6627 Spacing * 2));
6628 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6629 Spacing * 3));
6630 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6631 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6632 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6633 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6634 Spacing));
6635 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6636 Spacing * 2));
6637 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6638 Spacing * 3));
6639 TmpInst.addOperand(Inst.getOperand(1)); // lane
6640 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6641 TmpInst.addOperand(Inst.getOperand(5));
6642 Inst = TmpInst;
6643 return true;
6644 }
6645
Jim Grosbachb78403c2012-01-24 23:47:04 +00006646 // VLD3DUP single 3-element structure to all lanes instructions.
6647 case ARM::VLD3DUPdAsm_8:
6648 case ARM::VLD3DUPdAsm_16:
6649 case ARM::VLD3DUPdAsm_32:
6650 case ARM::VLD3DUPqAsm_8:
6651 case ARM::VLD3DUPqAsm_16:
6652 case ARM::VLD3DUPqAsm_32: {
6653 MCInst TmpInst;
6654 unsigned Spacing;
6655 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6656 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6657 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6658 Spacing));
6659 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6660 Spacing * 2));
6661 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6662 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6663 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6664 TmpInst.addOperand(Inst.getOperand(4));
6665 Inst = TmpInst;
6666 return true;
6667 }
6668
6669 case ARM::VLD3DUPdWB_fixed_Asm_8:
6670 case ARM::VLD3DUPdWB_fixed_Asm_16:
6671 case ARM::VLD3DUPdWB_fixed_Asm_32:
6672 case ARM::VLD3DUPqWB_fixed_Asm_8:
6673 case ARM::VLD3DUPqWB_fixed_Asm_16:
6674 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6675 MCInst TmpInst;
6676 unsigned Spacing;
6677 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6678 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6679 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6680 Spacing));
6681 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6682 Spacing * 2));
6683 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6684 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6685 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6686 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6687 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6688 TmpInst.addOperand(Inst.getOperand(4));
6689 Inst = TmpInst;
6690 return true;
6691 }
6692
6693 case ARM::VLD3DUPdWB_register_Asm_8:
6694 case ARM::VLD3DUPdWB_register_Asm_16:
6695 case ARM::VLD3DUPdWB_register_Asm_32:
6696 case ARM::VLD3DUPqWB_register_Asm_8:
6697 case ARM::VLD3DUPqWB_register_Asm_16:
6698 case ARM::VLD3DUPqWB_register_Asm_32: {
6699 MCInst TmpInst;
6700 unsigned Spacing;
6701 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6702 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6703 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6704 Spacing));
6705 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6706 Spacing * 2));
6707 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6708 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6709 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6710 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6711 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6712 TmpInst.addOperand(Inst.getOperand(5));
6713 Inst = TmpInst;
6714 return true;
6715 }
6716
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006717 // VLD3 multiple 3-element structure instructions.
6718 case ARM::VLD3dAsm_8:
6719 case ARM::VLD3dAsm_16:
6720 case ARM::VLD3dAsm_32:
6721 case ARM::VLD3qAsm_8:
6722 case ARM::VLD3qAsm_16:
6723 case ARM::VLD3qAsm_32: {
6724 MCInst TmpInst;
6725 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006726 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006727 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6728 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6729 Spacing));
6730 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6731 Spacing * 2));
6732 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6733 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6734 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6735 TmpInst.addOperand(Inst.getOperand(4));
6736 Inst = TmpInst;
6737 return true;
6738 }
6739
6740 case ARM::VLD3dWB_fixed_Asm_8:
6741 case ARM::VLD3dWB_fixed_Asm_16:
6742 case ARM::VLD3dWB_fixed_Asm_32:
6743 case ARM::VLD3qWB_fixed_Asm_8:
6744 case ARM::VLD3qWB_fixed_Asm_16:
6745 case ARM::VLD3qWB_fixed_Asm_32: {
6746 MCInst TmpInst;
6747 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006748 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006749 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6750 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6751 Spacing));
6752 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6753 Spacing * 2));
6754 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6755 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6756 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6757 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6758 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6759 TmpInst.addOperand(Inst.getOperand(4));
6760 Inst = TmpInst;
6761 return true;
6762 }
6763
6764 case ARM::VLD3dWB_register_Asm_8:
6765 case ARM::VLD3dWB_register_Asm_16:
6766 case ARM::VLD3dWB_register_Asm_32:
6767 case ARM::VLD3qWB_register_Asm_8:
6768 case ARM::VLD3qWB_register_Asm_16:
6769 case ARM::VLD3qWB_register_Asm_32: {
6770 MCInst TmpInst;
6771 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006772 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006773 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6774 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6775 Spacing));
6776 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6777 Spacing * 2));
6778 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6779 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6780 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6781 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6782 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6783 TmpInst.addOperand(Inst.getOperand(5));
6784 Inst = TmpInst;
6785 return true;
6786 }
6787
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006788 // VLD4DUP single 3-element structure to all lanes instructions.
6789 case ARM::VLD4DUPdAsm_8:
6790 case ARM::VLD4DUPdAsm_16:
6791 case ARM::VLD4DUPdAsm_32:
6792 case ARM::VLD4DUPqAsm_8:
6793 case ARM::VLD4DUPqAsm_16:
6794 case ARM::VLD4DUPqAsm_32: {
6795 MCInst TmpInst;
6796 unsigned Spacing;
6797 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6798 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6799 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6800 Spacing));
6801 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6802 Spacing * 2));
6803 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6804 Spacing * 3));
6805 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6806 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6807 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6808 TmpInst.addOperand(Inst.getOperand(4));
6809 Inst = TmpInst;
6810 return true;
6811 }
6812
6813 case ARM::VLD4DUPdWB_fixed_Asm_8:
6814 case ARM::VLD4DUPdWB_fixed_Asm_16:
6815 case ARM::VLD4DUPdWB_fixed_Asm_32:
6816 case ARM::VLD4DUPqWB_fixed_Asm_8:
6817 case ARM::VLD4DUPqWB_fixed_Asm_16:
6818 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6819 MCInst TmpInst;
6820 unsigned Spacing;
6821 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6822 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6823 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6824 Spacing));
6825 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6826 Spacing * 2));
6827 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6828 Spacing * 3));
6829 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6830 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6831 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6832 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6833 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6834 TmpInst.addOperand(Inst.getOperand(4));
6835 Inst = TmpInst;
6836 return true;
6837 }
6838
6839 case ARM::VLD4DUPdWB_register_Asm_8:
6840 case ARM::VLD4DUPdWB_register_Asm_16:
6841 case ARM::VLD4DUPdWB_register_Asm_32:
6842 case ARM::VLD4DUPqWB_register_Asm_8:
6843 case ARM::VLD4DUPqWB_register_Asm_16:
6844 case ARM::VLD4DUPqWB_register_Asm_32: {
6845 MCInst TmpInst;
6846 unsigned Spacing;
6847 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6848 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6849 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6850 Spacing));
6851 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6852 Spacing * 2));
6853 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6854 Spacing * 3));
6855 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6856 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6857 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6858 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6859 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6860 TmpInst.addOperand(Inst.getOperand(5));
6861 Inst = TmpInst;
6862 return true;
6863 }
6864
6865 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00006866 case ARM::VLD4dAsm_8:
6867 case ARM::VLD4dAsm_16:
6868 case ARM::VLD4dAsm_32:
6869 case ARM::VLD4qAsm_8:
6870 case ARM::VLD4qAsm_16:
6871 case ARM::VLD4qAsm_32: {
6872 MCInst TmpInst;
6873 unsigned Spacing;
6874 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6875 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6876 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6877 Spacing));
6878 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6879 Spacing * 2));
6880 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6881 Spacing * 3));
6882 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6883 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6884 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6885 TmpInst.addOperand(Inst.getOperand(4));
6886 Inst = TmpInst;
6887 return true;
6888 }
6889
6890 case ARM::VLD4dWB_fixed_Asm_8:
6891 case ARM::VLD4dWB_fixed_Asm_16:
6892 case ARM::VLD4dWB_fixed_Asm_32:
6893 case ARM::VLD4qWB_fixed_Asm_8:
6894 case ARM::VLD4qWB_fixed_Asm_16:
6895 case ARM::VLD4qWB_fixed_Asm_32: {
6896 MCInst TmpInst;
6897 unsigned Spacing;
6898 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6899 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6900 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6901 Spacing));
6902 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6903 Spacing * 2));
6904 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6905 Spacing * 3));
6906 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6907 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6908 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6909 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6910 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6911 TmpInst.addOperand(Inst.getOperand(4));
6912 Inst = TmpInst;
6913 return true;
6914 }
6915
6916 case ARM::VLD4dWB_register_Asm_8:
6917 case ARM::VLD4dWB_register_Asm_16:
6918 case ARM::VLD4dWB_register_Asm_32:
6919 case ARM::VLD4qWB_register_Asm_8:
6920 case ARM::VLD4qWB_register_Asm_16:
6921 case ARM::VLD4qWB_register_Asm_32: {
6922 MCInst TmpInst;
6923 unsigned Spacing;
6924 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6925 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6926 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6927 Spacing));
6928 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6929 Spacing * 2));
6930 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6931 Spacing * 3));
6932 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6933 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6934 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6935 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6936 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6937 TmpInst.addOperand(Inst.getOperand(5));
6938 Inst = TmpInst;
6939 return true;
6940 }
6941
Jim Grosbach1a747242012-01-23 23:45:44 +00006942 // VST3 multiple 3-element structure instructions.
6943 case ARM::VST3dAsm_8:
6944 case ARM::VST3dAsm_16:
6945 case ARM::VST3dAsm_32:
6946 case ARM::VST3qAsm_8:
6947 case ARM::VST3qAsm_16:
6948 case ARM::VST3qAsm_32: {
6949 MCInst TmpInst;
6950 unsigned Spacing;
6951 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6952 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6953 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6954 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6955 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6956 Spacing));
6957 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6958 Spacing * 2));
6959 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6960 TmpInst.addOperand(Inst.getOperand(4));
6961 Inst = TmpInst;
6962 return true;
6963 }
6964
6965 case ARM::VST3dWB_fixed_Asm_8:
6966 case ARM::VST3dWB_fixed_Asm_16:
6967 case ARM::VST3dWB_fixed_Asm_32:
6968 case ARM::VST3qWB_fixed_Asm_8:
6969 case ARM::VST3qWB_fixed_Asm_16:
6970 case ARM::VST3qWB_fixed_Asm_32: {
6971 MCInst TmpInst;
6972 unsigned Spacing;
6973 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6974 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6975 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6976 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6977 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6978 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6979 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6980 Spacing));
6981 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6982 Spacing * 2));
6983 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6984 TmpInst.addOperand(Inst.getOperand(4));
6985 Inst = TmpInst;
6986 return true;
6987 }
6988
6989 case ARM::VST3dWB_register_Asm_8:
6990 case ARM::VST3dWB_register_Asm_16:
6991 case ARM::VST3dWB_register_Asm_32:
6992 case ARM::VST3qWB_register_Asm_8:
6993 case ARM::VST3qWB_register_Asm_16:
6994 case ARM::VST3qWB_register_Asm_32: {
6995 MCInst TmpInst;
6996 unsigned Spacing;
6997 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6998 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6999 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7000 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7001 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7002 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7003 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7004 Spacing));
7005 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7006 Spacing * 2));
7007 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7008 TmpInst.addOperand(Inst.getOperand(5));
7009 Inst = TmpInst;
7010 return true;
7011 }
7012
Jim Grosbachda70eac2012-01-24 00:58:13 +00007013 // VST4 multiple 3-element structure instructions.
7014 case ARM::VST4dAsm_8:
7015 case ARM::VST4dAsm_16:
7016 case ARM::VST4dAsm_32:
7017 case ARM::VST4qAsm_8:
7018 case ARM::VST4qAsm_16:
7019 case ARM::VST4qAsm_32: {
7020 MCInst TmpInst;
7021 unsigned Spacing;
7022 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7023 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7024 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7025 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7026 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7027 Spacing));
7028 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7029 Spacing * 2));
7030 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7031 Spacing * 3));
7032 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7033 TmpInst.addOperand(Inst.getOperand(4));
7034 Inst = TmpInst;
7035 return true;
7036 }
7037
7038 case ARM::VST4dWB_fixed_Asm_8:
7039 case ARM::VST4dWB_fixed_Asm_16:
7040 case ARM::VST4dWB_fixed_Asm_32:
7041 case ARM::VST4qWB_fixed_Asm_8:
7042 case ARM::VST4qWB_fixed_Asm_16:
7043 case ARM::VST4qWB_fixed_Asm_32: {
7044 MCInst TmpInst;
7045 unsigned Spacing;
7046 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7047 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7048 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7049 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7050 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7051 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7052 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7053 Spacing));
7054 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7055 Spacing * 2));
7056 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7057 Spacing * 3));
7058 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7059 TmpInst.addOperand(Inst.getOperand(4));
7060 Inst = TmpInst;
7061 return true;
7062 }
7063
7064 case ARM::VST4dWB_register_Asm_8:
7065 case ARM::VST4dWB_register_Asm_16:
7066 case ARM::VST4dWB_register_Asm_32:
7067 case ARM::VST4qWB_register_Asm_8:
7068 case ARM::VST4qWB_register_Asm_16:
7069 case ARM::VST4qWB_register_Asm_32: {
7070 MCInst TmpInst;
7071 unsigned Spacing;
7072 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7073 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7074 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7075 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7076 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7077 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7078 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7079 Spacing));
7080 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7081 Spacing * 2));
7082 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7083 Spacing * 3));
7084 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7085 TmpInst.addOperand(Inst.getOperand(5));
7086 Inst = TmpInst;
7087 return true;
7088 }
7089
Jim Grosbachad66de12012-04-11 00:15:16 +00007090 // Handle encoding choice for the shift-immediate instructions.
7091 case ARM::t2LSLri:
7092 case ARM::t2LSRri:
7093 case ARM::t2ASRri: {
7094 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7095 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7096 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7097 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7098 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7099 unsigned NewOpc;
7100 switch (Inst.getOpcode()) {
7101 default: llvm_unreachable("unexpected opcode");
7102 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7103 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7104 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7105 }
7106 // The Thumb1 operands aren't in the same order. Awesome, eh?
7107 MCInst TmpInst;
7108 TmpInst.setOpcode(NewOpc);
7109 TmpInst.addOperand(Inst.getOperand(0));
7110 TmpInst.addOperand(Inst.getOperand(5));
7111 TmpInst.addOperand(Inst.getOperand(1));
7112 TmpInst.addOperand(Inst.getOperand(2));
7113 TmpInst.addOperand(Inst.getOperand(3));
7114 TmpInst.addOperand(Inst.getOperand(4));
7115 Inst = TmpInst;
7116 return true;
7117 }
7118 return false;
7119 }
7120
Jim Grosbach485e5622011-12-13 22:45:11 +00007121 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007122 case ARM::t2MOVsr:
7123 case ARM::t2MOVSsr: {
7124 // Which instruction to expand to depends on the CCOut operand and
7125 // whether we're in an IT block if the register operands are low
7126 // registers.
7127 bool isNarrow = false;
7128 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7129 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7130 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7131 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7132 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7133 isNarrow = true;
7134 MCInst TmpInst;
7135 unsigned newOpc;
7136 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7137 default: llvm_unreachable("unexpected opcode!");
7138 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7139 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7140 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7141 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7142 }
7143 TmpInst.setOpcode(newOpc);
7144 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7145 if (isNarrow)
7146 TmpInst.addOperand(MCOperand::CreateReg(
7147 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7148 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7149 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7150 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7151 TmpInst.addOperand(Inst.getOperand(5));
7152 if (!isNarrow)
7153 TmpInst.addOperand(MCOperand::CreateReg(
7154 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7155 Inst = TmpInst;
7156 return true;
7157 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007158 case ARM::t2MOVsi:
7159 case ARM::t2MOVSsi: {
7160 // Which instruction to expand to depends on the CCOut operand and
7161 // whether we're in an IT block if the register operands are low
7162 // registers.
7163 bool isNarrow = false;
7164 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7165 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7166 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7167 isNarrow = true;
7168 MCInst TmpInst;
7169 unsigned newOpc;
7170 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7171 default: llvm_unreachable("unexpected opcode!");
7172 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7173 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7174 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7175 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007176 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007177 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007178 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7179 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007180 TmpInst.setOpcode(newOpc);
7181 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7182 if (isNarrow)
7183 TmpInst.addOperand(MCOperand::CreateReg(
7184 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7185 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007186 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007187 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007188 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7189 TmpInst.addOperand(Inst.getOperand(4));
7190 if (!isNarrow)
7191 TmpInst.addOperand(MCOperand::CreateReg(
7192 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7193 Inst = TmpInst;
7194 return true;
7195 }
7196 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007197 case ARM::ASRr:
7198 case ARM::LSRr:
7199 case ARM::LSLr:
7200 case ARM::RORr: {
7201 ARM_AM::ShiftOpc ShiftTy;
7202 switch(Inst.getOpcode()) {
7203 default: llvm_unreachable("unexpected opcode!");
7204 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7205 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7206 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7207 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7208 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007209 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7210 MCInst TmpInst;
7211 TmpInst.setOpcode(ARM::MOVsr);
7212 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7213 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7214 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7215 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7216 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7217 TmpInst.addOperand(Inst.getOperand(4));
7218 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7219 Inst = TmpInst;
7220 return true;
7221 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007222 case ARM::ASRi:
7223 case ARM::LSRi:
7224 case ARM::LSLi:
7225 case ARM::RORi: {
7226 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007227 switch(Inst.getOpcode()) {
7228 default: llvm_unreachable("unexpected opcode!");
7229 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7230 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7231 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7232 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7233 }
7234 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007235 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007236 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007237 // A shift by 32 should be encoded as 0 when permitted
7238 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7239 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007240 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007241 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007242 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007243 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7244 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007245 if (Opc == ARM::MOVsi)
7246 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007247 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7248 TmpInst.addOperand(Inst.getOperand(4));
7249 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7250 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007251 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007252 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007253 case ARM::RRXi: {
7254 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7255 MCInst TmpInst;
7256 TmpInst.setOpcode(ARM::MOVsi);
7257 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7258 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7259 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7260 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7261 TmpInst.addOperand(Inst.getOperand(3));
7262 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7263 Inst = TmpInst;
7264 return true;
7265 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007266 case ARM::t2LDMIA_UPD: {
7267 // If this is a load of a single register, then we should use
7268 // a post-indexed LDR instruction instead, per the ARM ARM.
7269 if (Inst.getNumOperands() != 5)
7270 return false;
7271 MCInst TmpInst;
7272 TmpInst.setOpcode(ARM::t2LDR_POST);
7273 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7274 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7275 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7276 TmpInst.addOperand(MCOperand::CreateImm(4));
7277 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7278 TmpInst.addOperand(Inst.getOperand(3));
7279 Inst = TmpInst;
7280 return true;
7281 }
7282 case ARM::t2STMDB_UPD: {
7283 // If this is a store of a single register, then we should use
7284 // a pre-indexed STR instruction instead, per the ARM ARM.
7285 if (Inst.getNumOperands() != 5)
7286 return false;
7287 MCInst TmpInst;
7288 TmpInst.setOpcode(ARM::t2STR_PRE);
7289 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7290 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7291 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7292 TmpInst.addOperand(MCOperand::CreateImm(-4));
7293 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7294 TmpInst.addOperand(Inst.getOperand(3));
7295 Inst = TmpInst;
7296 return true;
7297 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007298 case ARM::LDMIA_UPD:
7299 // If this is a load of a single register via a 'pop', then we should use
7300 // a post-indexed LDR instruction instead, per the ARM ARM.
7301 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7302 Inst.getNumOperands() == 5) {
7303 MCInst TmpInst;
7304 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7305 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7306 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7307 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7308 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7309 TmpInst.addOperand(MCOperand::CreateImm(4));
7310 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7311 TmpInst.addOperand(Inst.getOperand(3));
7312 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007313 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007314 }
7315 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007316 case ARM::STMDB_UPD:
7317 // If this is a store of a single register via a 'push', then we should use
7318 // a pre-indexed STR instruction instead, per the ARM ARM.
7319 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7320 Inst.getNumOperands() == 5) {
7321 MCInst TmpInst;
7322 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7323 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7324 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7325 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7326 TmpInst.addOperand(MCOperand::CreateImm(-4));
7327 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7328 TmpInst.addOperand(Inst.getOperand(3));
7329 Inst = TmpInst;
7330 }
7331 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007332 case ARM::t2ADDri12:
7333 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7334 // mnemonic was used (not "addw"), encoding T3 is preferred.
7335 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7336 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7337 break;
7338 Inst.setOpcode(ARM::t2ADDri);
7339 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7340 break;
7341 case ARM::t2SUBri12:
7342 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7343 // mnemonic was used (not "subw"), encoding T3 is preferred.
7344 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7345 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7346 break;
7347 Inst.setOpcode(ARM::t2SUBri);
7348 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7349 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007350 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007351 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007352 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7353 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7354 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007355 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007356 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007357 return true;
7358 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007359 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007360 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007361 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007362 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7363 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7364 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007365 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007366 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007367 return true;
7368 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007369 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007370 case ARM::t2ADDri:
7371 case ARM::t2SUBri: {
7372 // If the destination and first source operand are the same, and
7373 // the flags are compatible with the current IT status, use encoding T2
7374 // instead of T3. For compatibility with the system 'as'. Make sure the
7375 // wide encoding wasn't explicit.
7376 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007377 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007378 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7379 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7380 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7381 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7382 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7383 break;
7384 MCInst TmpInst;
7385 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7386 ARM::tADDi8 : ARM::tSUBi8);
7387 TmpInst.addOperand(Inst.getOperand(0));
7388 TmpInst.addOperand(Inst.getOperand(5));
7389 TmpInst.addOperand(Inst.getOperand(0));
7390 TmpInst.addOperand(Inst.getOperand(2));
7391 TmpInst.addOperand(Inst.getOperand(3));
7392 TmpInst.addOperand(Inst.getOperand(4));
7393 Inst = TmpInst;
7394 return true;
7395 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007396 case ARM::t2ADDrr: {
7397 // If the destination and first source operand are the same, and
7398 // there's no setting of the flags, use encoding T2 instead of T3.
7399 // Note that this is only for ADD, not SUB. This mirrors the system
7400 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7401 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7402 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007403 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7404 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007405 break;
7406 MCInst TmpInst;
7407 TmpInst.setOpcode(ARM::tADDhirr);
7408 TmpInst.addOperand(Inst.getOperand(0));
7409 TmpInst.addOperand(Inst.getOperand(0));
7410 TmpInst.addOperand(Inst.getOperand(2));
7411 TmpInst.addOperand(Inst.getOperand(3));
7412 TmpInst.addOperand(Inst.getOperand(4));
7413 Inst = TmpInst;
7414 return true;
7415 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007416 case ARM::tADDrSP: {
7417 // If the non-SP source operand and the destination operand are not the
7418 // same, we need to use the 32-bit encoding if it's available.
7419 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7420 Inst.setOpcode(ARM::t2ADDrr);
7421 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7422 return true;
7423 }
7424 break;
7425 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007426 case ARM::tB:
7427 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007428 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007429 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007430 return true;
7431 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007432 break;
7433 case ARM::t2B:
7434 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007435 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007436 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007437 return true;
7438 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007439 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007440 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007441 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007442 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007443 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007444 return true;
7445 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007446 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007447 case ARM::tBcc:
7448 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007449 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007450 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007451 return true;
7452 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007453 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007454 case ARM::tLDMIA: {
7455 // If the register list contains any high registers, or if the writeback
7456 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7457 // instead if we're in Thumb2. Otherwise, this should have generated
7458 // an error in validateInstruction().
7459 unsigned Rn = Inst.getOperand(0).getReg();
7460 bool hasWritebackToken =
7461 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7462 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7463 bool listContainsBase;
7464 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7465 (!listContainsBase && !hasWritebackToken) ||
7466 (listContainsBase && hasWritebackToken)) {
7467 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7468 assert (isThumbTwo());
7469 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7470 // If we're switching to the updating version, we need to insert
7471 // the writeback tied operand.
7472 if (hasWritebackToken)
7473 Inst.insert(Inst.begin(),
7474 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007475 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007476 }
7477 break;
7478 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007479 case ARM::tSTMIA_UPD: {
7480 // If the register list contains any high registers, we need to use
7481 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7482 // should have generated an error in validateInstruction().
7483 unsigned Rn = Inst.getOperand(0).getReg();
7484 bool listContainsBase;
7485 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7486 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7487 assert (isThumbTwo());
7488 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007489 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007490 }
7491 break;
7492 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007493 case ARM::tPOP: {
7494 bool listContainsBase;
7495 // If the register list contains any high registers, we need to use
7496 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7497 // should have generated an error in validateInstruction().
7498 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007499 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007500 assert (isThumbTwo());
7501 Inst.setOpcode(ARM::t2LDMIA_UPD);
7502 // Add the base register and writeback operands.
7503 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7504 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007505 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007506 }
7507 case ARM::tPUSH: {
7508 bool listContainsBase;
7509 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007510 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007511 assert (isThumbTwo());
7512 Inst.setOpcode(ARM::t2STMDB_UPD);
7513 // Add the base register and writeback operands.
7514 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7515 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007516 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007517 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007518 case ARM::t2MOVi: {
7519 // If we can use the 16-bit encoding and the user didn't explicitly
7520 // request the 32-bit variant, transform it here.
7521 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007522 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007523 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7524 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7525 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007526 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7527 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7528 // The operands aren't in the same order for tMOVi8...
7529 MCInst TmpInst;
7530 TmpInst.setOpcode(ARM::tMOVi8);
7531 TmpInst.addOperand(Inst.getOperand(0));
7532 TmpInst.addOperand(Inst.getOperand(4));
7533 TmpInst.addOperand(Inst.getOperand(1));
7534 TmpInst.addOperand(Inst.getOperand(2));
7535 TmpInst.addOperand(Inst.getOperand(3));
7536 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007537 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007538 }
7539 break;
7540 }
7541 case ARM::t2MOVr: {
7542 // If we can use the 16-bit encoding and the user didn't explicitly
7543 // request the 32-bit variant, transform it here.
7544 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7545 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7546 Inst.getOperand(2).getImm() == ARMCC::AL &&
7547 Inst.getOperand(4).getReg() == ARM::CPSR &&
7548 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7549 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7550 // The operands aren't the same for tMOV[S]r... (no cc_out)
7551 MCInst TmpInst;
7552 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7553 TmpInst.addOperand(Inst.getOperand(0));
7554 TmpInst.addOperand(Inst.getOperand(1));
7555 TmpInst.addOperand(Inst.getOperand(2));
7556 TmpInst.addOperand(Inst.getOperand(3));
7557 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007558 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007559 }
7560 break;
7561 }
Jim Grosbach82213192011-09-19 20:29:33 +00007562 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007563 case ARM::t2SXTB:
7564 case ARM::t2UXTH:
7565 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007566 // If we can use the 16-bit encoding and the user didn't explicitly
7567 // request the 32-bit variant, transform it here.
7568 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7569 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7570 Inst.getOperand(2).getImm() == 0 &&
7571 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7572 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007573 unsigned NewOpc;
7574 switch (Inst.getOpcode()) {
7575 default: llvm_unreachable("Illegal opcode!");
7576 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7577 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7578 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7579 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7580 }
Jim Grosbach82213192011-09-19 20:29:33 +00007581 // The operands aren't the same for thumb1 (no rotate operand).
7582 MCInst TmpInst;
7583 TmpInst.setOpcode(NewOpc);
7584 TmpInst.addOperand(Inst.getOperand(0));
7585 TmpInst.addOperand(Inst.getOperand(1));
7586 TmpInst.addOperand(Inst.getOperand(3));
7587 TmpInst.addOperand(Inst.getOperand(4));
7588 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007589 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007590 }
7591 break;
7592 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007593 case ARM::MOVsi: {
7594 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007595 // rrx shifts and asr/lsr of #32 is encoded as 0
7596 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7597 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007598 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7599 // Shifting by zero is accepted as a vanilla 'MOVr'
7600 MCInst TmpInst;
7601 TmpInst.setOpcode(ARM::MOVr);
7602 TmpInst.addOperand(Inst.getOperand(0));
7603 TmpInst.addOperand(Inst.getOperand(1));
7604 TmpInst.addOperand(Inst.getOperand(3));
7605 TmpInst.addOperand(Inst.getOperand(4));
7606 TmpInst.addOperand(Inst.getOperand(5));
7607 Inst = TmpInst;
7608 return true;
7609 }
7610 return false;
7611 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007612 case ARM::ANDrsi:
7613 case ARM::ORRrsi:
7614 case ARM::EORrsi:
7615 case ARM::BICrsi:
7616 case ARM::SUBrsi:
7617 case ARM::ADDrsi: {
7618 unsigned newOpc;
7619 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7620 if (SOpc == ARM_AM::rrx) return false;
7621 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007622 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007623 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7624 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7625 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7626 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7627 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7628 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7629 }
7630 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007631 // The exception is for right shifts, where 0 == 32
7632 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7633 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007634 MCInst TmpInst;
7635 TmpInst.setOpcode(newOpc);
7636 TmpInst.addOperand(Inst.getOperand(0));
7637 TmpInst.addOperand(Inst.getOperand(1));
7638 TmpInst.addOperand(Inst.getOperand(2));
7639 TmpInst.addOperand(Inst.getOperand(4));
7640 TmpInst.addOperand(Inst.getOperand(5));
7641 TmpInst.addOperand(Inst.getOperand(6));
7642 Inst = TmpInst;
7643 return true;
7644 }
7645 return false;
7646 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007647 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007648 case ARM::t2IT: {
7649 // The mask bits for all but the first condition are represented as
7650 // the low bit of the condition code value implies 't'. We currently
7651 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007652 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007653 MCOperand &MO = Inst.getOperand(1);
7654 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007655 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007656 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007657 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007658 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007659 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007660 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007661 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007662
7663 // Set up the IT block state according to the IT instruction we just
7664 // matched.
7665 assert(!inITBlock() && "nested IT blocks?!");
7666 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7667 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7668 ITState.CurPosition = 0;
7669 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007670 break;
7671 }
Richard Bartona39625e2012-07-09 16:12:24 +00007672 case ARM::t2LSLrr:
7673 case ARM::t2LSRrr:
7674 case ARM::t2ASRrr:
7675 case ARM::t2SBCrr:
7676 case ARM::t2RORrr:
7677 case ARM::t2BICrr:
7678 {
Richard Bartond5660372012-07-09 16:14:28 +00007679 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007680 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7681 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7682 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007683 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7684 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007685 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7686 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7687 unsigned NewOpc;
7688 switch (Inst.getOpcode()) {
7689 default: llvm_unreachable("unexpected opcode");
7690 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7691 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7692 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7693 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7694 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7695 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7696 }
7697 MCInst TmpInst;
7698 TmpInst.setOpcode(NewOpc);
7699 TmpInst.addOperand(Inst.getOperand(0));
7700 TmpInst.addOperand(Inst.getOperand(5));
7701 TmpInst.addOperand(Inst.getOperand(1));
7702 TmpInst.addOperand(Inst.getOperand(2));
7703 TmpInst.addOperand(Inst.getOperand(3));
7704 TmpInst.addOperand(Inst.getOperand(4));
7705 Inst = TmpInst;
7706 return true;
7707 }
7708 return false;
7709 }
7710 case ARM::t2ANDrr:
7711 case ARM::t2EORrr:
7712 case ARM::t2ADCrr:
7713 case ARM::t2ORRrr:
7714 {
Richard Bartond5660372012-07-09 16:14:28 +00007715 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007716 // These instructions are special in that they are commutable, so shorter encodings
7717 // are available more often.
7718 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7719 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7720 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7721 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007722 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7723 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007724 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7725 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7726 unsigned NewOpc;
7727 switch (Inst.getOpcode()) {
7728 default: llvm_unreachable("unexpected opcode");
7729 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7730 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7731 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7732 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7733 }
7734 MCInst TmpInst;
7735 TmpInst.setOpcode(NewOpc);
7736 TmpInst.addOperand(Inst.getOperand(0));
7737 TmpInst.addOperand(Inst.getOperand(5));
7738 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7739 TmpInst.addOperand(Inst.getOperand(1));
7740 TmpInst.addOperand(Inst.getOperand(2));
7741 } else {
7742 TmpInst.addOperand(Inst.getOperand(2));
7743 TmpInst.addOperand(Inst.getOperand(1));
7744 }
7745 TmpInst.addOperand(Inst.getOperand(3));
7746 TmpInst.addOperand(Inst.getOperand(4));
7747 Inst = TmpInst;
7748 return true;
7749 }
7750 return false;
7751 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007752 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007753 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007754}
7755
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007756unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7757 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7758 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007759 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007760 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007761 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7762 assert(MCID.hasOptionalDef() &&
7763 "optionally flag setting instruction missing optional def operand");
7764 assert(MCID.NumOperands == Inst.getNumOperands() &&
7765 "operand count mismatch!");
7766 // Find the optional-def operand (cc_out).
7767 unsigned OpNo;
7768 for (OpNo = 0;
7769 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7770 ++OpNo)
7771 ;
7772 // If we're parsing Thumb1, reject it completely.
7773 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7774 return Match_MnemonicFail;
7775 // If we're parsing Thumb2, which form is legal depends on whether we're
7776 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007777 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7778 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007779 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007780 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7781 inITBlock())
7782 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007783 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007784 // Some high-register supporting Thumb1 encodings only allow both registers
7785 // to be from r0-r7 when in Thumb2.
7786 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7787 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7788 isARMLowRegister(Inst.getOperand(2).getReg()))
7789 return Match_RequiresThumb2;
7790 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007791 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007792 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7793 isARMLowRegister(Inst.getOperand(1).getReg()))
7794 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007795 return Match_Success;
7796}
7797
Jim Grosbach5117ef72012-04-24 22:40:08 +00007798static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00007799bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00007800MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00007801 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00007802 MCStreamer &Out, unsigned &ErrorInfo,
7803 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00007804 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00007805 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00007806
Chad Rosier2f480a82012-10-12 22:53:36 +00007807 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00007808 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00007809 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00007810 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007811 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007812 // Context sensitive operand constraints aren't handled by the matcher,
7813 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007814 if (validateInstruction(Inst, Operands)) {
7815 // Still progress the IT block, otherwise one wrong condition causes
7816 // nasty cascading errors.
7817 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007818 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007819 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007820
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007821 { // processInstruction() updates inITBlock state, we need to save it away
7822 bool wasInITBlock = inITBlock();
7823
7824 // Some instructions need post-processing to, for example, tweak which
7825 // encoding is selected. Loop on it while changes happen so the
7826 // individual transformations can chain off each other. E.g.,
7827 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7828 while (processInstruction(Inst, Operands))
7829 ;
7830
7831 // Only after the instruction is fully processed, we can validate it
7832 if (wasInITBlock && hasV8Ops() && isThumb() &&
7833 !isV8EligibleForIT(&Inst, 2)) {
7834 Warning(IDLoc, "deprecated instruction in IT block");
7835 }
7836 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007837
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007838 // Only move forward at the very end so that everything in validate
7839 // and process gets a consistent answer about whether we're in an IT
7840 // block.
7841 forwardITPosition();
7842
Jim Grosbach82f76d12012-01-25 19:52:01 +00007843 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7844 // doesn't actually encode.
7845 if (Inst.getOpcode() == ARM::ITasm)
7846 return false;
7847
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00007848 Inst.setLoc(IDLoc);
Chris Lattner9487de62010-10-28 21:28:01 +00007849 Out.EmitInstruction(Inst);
7850 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00007851 case Match_MissingFeature: {
7852 assert(ErrorInfo && "Unknown missing feature!");
7853 // Special case the error message for the very common case where only
7854 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7855 std::string Msg = "instruction requires:";
7856 unsigned Mask = 1;
7857 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7858 if (ErrorInfo & Mask) {
7859 Msg += " ";
7860 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7861 }
7862 Mask <<= 1;
7863 }
7864 return Error(IDLoc, Msg);
7865 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007866 case Match_InvalidOperand: {
7867 SMLoc ErrorLoc = IDLoc;
7868 if (ErrorInfo != ~0U) {
7869 if (ErrorInfo >= Operands.size())
7870 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00007871
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007872 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7873 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7874 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007875
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007876 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00007877 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007878 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00007879 return Error(IDLoc, "invalid instruction",
7880 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00007881 case Match_RequiresNotITBlock:
7882 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007883 case Match_RequiresITBlock:
7884 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007885 case Match_RequiresV6:
7886 return Error(IDLoc, "instruction variant requires ARMv6 or later");
7887 case Match_RequiresThumb2:
7888 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00007889 case Match_ImmRange0_15: {
7890 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7891 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7892 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
7893 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00007894 case Match_ImmRange0_239: {
7895 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7896 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7897 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
7898 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007899 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007900
Eric Christopher91d7b902010-10-29 09:26:59 +00007901 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00007902}
7903
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007904/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00007905bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
7906 StringRef IDVal = DirectiveID.getIdentifier();
7907 if (IDVal == ".word")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007908 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007909 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007910 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00007911 else if (IDVal == ".arm")
7912 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007913 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007914 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007915 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007916 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007917 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007918 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00007919 else if (IDVal == ".unreq")
7920 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kim135d2442011-12-20 17:38:12 +00007921 else if (IDVal == ".arch")
7922 return parseDirectiveArch(DirectiveID.getLoc());
7923 else if (IDVal == ".eabi_attribute")
7924 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Logan Chien8cbb80d2013-10-28 17:51:12 +00007925 else if (IDVal == ".cpu")
7926 return parseDirectiveCPU(DirectiveID.getLoc());
7927 else if (IDVal == ".fpu")
7928 return parseDirectiveFPU(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00007929 else if (IDVal == ".fnstart")
7930 return parseDirectiveFnStart(DirectiveID.getLoc());
7931 else if (IDVal == ".fnend")
7932 return parseDirectiveFnEnd(DirectiveID.getLoc());
7933 else if (IDVal == ".cantunwind")
7934 return parseDirectiveCantUnwind(DirectiveID.getLoc());
7935 else if (IDVal == ".personality")
7936 return parseDirectivePersonality(DirectiveID.getLoc());
7937 else if (IDVal == ".handlerdata")
7938 return parseDirectiveHandlerData(DirectiveID.getLoc());
7939 else if (IDVal == ".setfp")
7940 return parseDirectiveSetFP(DirectiveID.getLoc());
7941 else if (IDVal == ".pad")
7942 return parseDirectivePad(DirectiveID.getLoc());
7943 else if (IDVal == ".save")
7944 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
7945 else if (IDVal == ".vsave")
7946 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00007947 else if (IDVal == ".inst")
7948 return parseDirectiveInst(DirectiveID.getLoc());
7949 else if (IDVal == ".inst.n")
7950 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
7951 else if (IDVal == ".inst.w")
7952 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00007953 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00007954 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00007955 else if (IDVal == ".even")
7956 return parseDirectiveEven(DirectiveID.getLoc());
Kevin Enderbyccab3172009-09-15 00:27:25 +00007957 return true;
7958}
7959
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007960/// parseDirectiveWord
Kevin Enderbyccab3172009-09-15 00:27:25 +00007961/// ::= .word [ expression (, expression)* ]
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007962bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00007963 if (getLexer().isNot(AsmToken::EndOfStatement)) {
7964 for (;;) {
7965 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00007966 if (getParser().parseExpression(Value))
Kevin Enderbyccab3172009-09-15 00:27:25 +00007967 return true;
7968
Eric Christopherbf7bc492013-01-09 03:52:05 +00007969 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00007970
7971 if (getLexer().is(AsmToken::EndOfStatement))
7972 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00007973
Kevin Enderbyccab3172009-09-15 00:27:25 +00007974 // FIXME: Improve diagnostic.
7975 if (getLexer().isNot(AsmToken::Comma))
7976 return Error(L, "unexpected token in directive");
Sean Callanana83fd7d2010-01-19 20:27:46 +00007977 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00007978 }
7979 }
7980
Sean Callanana83fd7d2010-01-19 20:27:46 +00007981 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00007982 return false;
7983}
7984
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007985/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00007986/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007987bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby146dcf22009-10-15 20:48:48 +00007988 if (getLexer().isNot(AsmToken::EndOfStatement))
7989 return Error(L, "unexpected token in directive");
Sean Callanana83fd7d2010-01-19 20:27:46 +00007990 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00007991
Tim Northovera2292d02013-06-10 23:20:58 +00007992 if (!hasThumb())
7993 return Error(L, "target does not support Thumb mode");
7994
Jim Grosbach7f882392011-12-07 18:04:19 +00007995 if (!isThumb())
7996 SwitchMode();
7997 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
7998 return false;
7999}
8000
8001/// parseDirectiveARM
8002/// ::= .arm
8003bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
8004 if (getLexer().isNot(AsmToken::EndOfStatement))
8005 return Error(L, "unexpected token in directive");
8006 Parser.Lex();
8007
Tim Northovera2292d02013-06-10 23:20:58 +00008008 if (!hasARM())
8009 return Error(L, "target does not support ARM mode");
8010
Jim Grosbach7f882392011-12-07 18:04:19 +00008011 if (isThumb())
8012 SwitchMode();
8013 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008014 return false;
8015}
8016
Tim Northover1744d0a2013-10-25 12:49:50 +00008017void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8018 if (NextSymbolIsThumb) {
8019 getParser().getStreamer().EmitThumbFunc(Symbol);
8020 NextSymbolIsThumb = false;
8021 }
8022}
8023
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008024/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008025/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008026bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008027 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8028 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008029
Jim Grosbach1152cc02011-12-21 22:30:16 +00008030 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008031 // ELF doesn't
8032 if (isMachO) {
8033 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008034 if (Tok.isNot(AsmToken::EndOfStatement)) {
8035 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
8036 return Error(L, "unexpected token in .thumb_func directive");
Tim Northover1744d0a2013-10-25 12:49:50 +00008037 MCSymbol *Func =
8038 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8039 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008040 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008041 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008042 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008043 }
8044
Jim Grosbach1152cc02011-12-21 22:30:16 +00008045 if (getLexer().isNot(AsmToken::EndOfStatement))
Kevin Enderby146dcf22009-10-15 20:48:48 +00008046 return Error(L, "unexpected token in directive");
Jim Grosbach1152cc02011-12-21 22:30:16 +00008047
Tim Northover1744d0a2013-10-25 12:49:50 +00008048 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008049
Kevin Enderby146dcf22009-10-15 20:48:48 +00008050 return false;
8051}
8052
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008053/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008054/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008055bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008056 const AsmToken &Tok = Parser.getTok();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008057 if (Tok.isNot(AsmToken::Identifier))
8058 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer92d89982010-07-14 22:38:02 +00008059 StringRef Mode = Tok.getString();
Duncan Sands257eba42010-06-29 13:04:35 +00008060 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callanana83fd7d2010-01-19 20:27:46 +00008061 Parser.Lex();
Duncan Sands257eba42010-06-29 13:04:35 +00008062 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderbye9f2f0c2011-01-27 23:22:36 +00008063 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby146dcf22009-10-15 20:48:48 +00008064 else
8065 return Error(L, "unrecognized syntax mode in .syntax directive");
8066
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008067 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8068 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8069 return false;
8070 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008071 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008072
8073 // TODO tell the MC streamer the mode
8074 // getParser().getStreamer().Emit???();
8075 return false;
8076}
8077
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008078/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008079/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008080bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008081 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008082 if (Tok.isNot(AsmToken::Integer)) {
8083 Error(L, "unexpected token in .code directive");
8084 return false;
8085 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008086 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008087 if (Val != 16 && Val != 32) {
8088 Error(L, "invalid operand to .code directive");
8089 return false;
8090 }
8091 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008092
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008093 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8094 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8095 return false;
8096 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008097 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008098
Evan Cheng284b4672011-07-08 22:36:29 +00008099 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008100 if (!hasThumb()) {
8101 Error(L, "target does not support Thumb mode");
8102 return false;
8103 }
Tim Northovera2292d02013-06-10 23:20:58 +00008104
Jim Grosbachf471ac32011-09-06 18:46:23 +00008105 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008106 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008107 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008108 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008109 if (!hasARM()) {
8110 Error(L, "target does not support ARM mode");
8111 return false;
8112 }
Tim Northovera2292d02013-06-10 23:20:58 +00008113
Jim Grosbachf471ac32011-09-06 18:46:23 +00008114 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008115 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008116 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008117 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008118
Kevin Enderby146dcf22009-10-15 20:48:48 +00008119 return false;
8120}
8121
Jim Grosbachab5830e2011-12-14 02:16:11 +00008122/// parseDirectiveReq
8123/// ::= name .req registername
8124bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8125 Parser.Lex(); // Eat the '.req' token.
8126 unsigned Reg;
8127 SMLoc SRegLoc, ERegLoc;
8128 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008129 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008130 Error(SRegLoc, "register name expected");
8131 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008132 }
8133
8134 // Shouldn't be anything else.
8135 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008136 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008137 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8138 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008139 }
8140
8141 Parser.Lex(); // Consume the EndOfStatement
8142
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008143 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8144 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8145 return false;
8146 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008147
8148 return false;
8149}
8150
8151/// parseDirectiveUneq
8152/// ::= .unreq registername
8153bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8154 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008155 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008156 Error(L, "unexpected input in .unreq directive.");
8157 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008158 }
8159 RegisterReqs.erase(Parser.getTok().getIdentifier());
8160 Parser.Lex(); // Eat the identifier.
8161 return false;
8162}
8163
Jason W Kim135d2442011-12-20 17:38:12 +00008164/// parseDirectiveArch
8165/// ::= .arch token
8166bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008167 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8168
8169 unsigned ID = StringSwitch<unsigned>(Arch)
8170#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8171 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008172#define ARM_ARCH_ALIAS(NAME, ID) \
8173 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008174#include "MCTargetDesc/ARMArchName.def"
8175 .Default(ARM::INVALID_ARCH);
8176
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008177 if (ID == ARM::INVALID_ARCH) {
8178 Error(L, "Unknown arch name");
8179 return false;
8180 }
Logan Chien439e8f92013-12-11 17:16:25 +00008181
8182 getTargetStreamer().emitArch(ID);
8183 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008184}
8185
8186/// parseDirectiveEabiAttr
8187/// ::= .eabi_attribute int, int
8188bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008189 if (Parser.getTok().isNot(AsmToken::Integer)) {
8190 Error(L, "integer expected");
8191 return false;
8192 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008193 int64_t Tag = Parser.getTok().getIntVal();
8194 Parser.Lex(); // eat tag integer
8195
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008196 if (Parser.getTok().isNot(AsmToken::Comma)) {
8197 Error(L, "comma expected");
8198 return false;
8199 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008200 Parser.Lex(); // skip comma
8201
8202 L = Parser.getTok().getLoc();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008203 if (Parser.getTok().isNot(AsmToken::Integer)) {
8204 Error(L, "integer expected");
8205 return false;
8206 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008207 int64_t Value = Parser.getTok().getIntVal();
8208 Parser.Lex(); // eat value integer
8209
8210 getTargetStreamer().emitAttribute(Tag, Value);
8211 return false;
8212}
8213
8214/// parseDirectiveCPU
8215/// ::= .cpu str
8216bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8217 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8218 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8219 return false;
8220}
8221
8222/// parseDirectiveFPU
8223/// ::= .fpu str
8224bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8225 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8226
8227 unsigned ID = StringSwitch<unsigned>(FPU)
8228#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8229#include "ARMFPUName.def"
8230 .Default(ARM::INVALID_FPU);
8231
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008232 if (ID == ARM::INVALID_FPU) {
8233 Error(L, "Unknown FPU name");
8234 return false;
8235 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008236
8237 getTargetStreamer().emitFPU(ID);
8238 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008239}
8240
Logan Chien4ea23b52013-05-10 16:17:24 +00008241/// parseDirectiveFnStart
8242/// ::= .fnstart
8243bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
8244 if (FnStartLoc.isValid()) {
8245 Error(L, ".fnstart starts before the end of previous one");
8246 Error(FnStartLoc, "previous .fnstart starts here");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008247 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008248 }
8249
8250 FnStartLoc = L;
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008251 getTargetStreamer().emitFnStart();
Logan Chien4ea23b52013-05-10 16:17:24 +00008252 return false;
8253}
8254
8255/// parseDirectiveFnEnd
8256/// ::= .fnend
8257bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8258 // Check the ordering of unwind directives
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008259 if (!FnStartLoc.isValid()) {
8260 Error(L, ".fnstart must precede .fnend directive");
8261 return false;
8262 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008263
8264 // Reset the unwind directives parser state
8265 resetUnwindDirectiveParserState();
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008266 getTargetStreamer().emitFnEnd();
Logan Chien4ea23b52013-05-10 16:17:24 +00008267 return false;
8268}
8269
8270/// parseDirectiveCantUnwind
8271/// ::= .cantunwind
8272bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
8273 // Check the ordering of unwind directives
8274 CantUnwindLoc = L;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008275 if (!FnStartLoc.isValid()) {
8276 Error(L, ".fnstart must precede .cantunwind directive");
8277 return false;
8278 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008279 if (HandlerDataLoc.isValid()) {
8280 Error(L, ".cantunwind can't be used with .handlerdata directive");
8281 Error(HandlerDataLoc, ".handlerdata was specified here");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008282 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008283 }
8284 if (PersonalityLoc.isValid()) {
8285 Error(L, ".cantunwind can't be used with .personality directive");
8286 Error(PersonalityLoc, ".personality was specified here");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008287 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008288 }
8289
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008290 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008291 return false;
8292}
8293
8294/// parseDirectivePersonality
8295/// ::= .personality name
8296bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
8297 // Check the ordering of unwind directives
8298 PersonalityLoc = L;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008299 if (!FnStartLoc.isValid()) {
8300 Error(L, ".fnstart must precede .personality directive");
8301 return false;
8302 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008303 if (CantUnwindLoc.isValid()) {
8304 Error(L, ".personality can't be used with .cantunwind directive");
8305 Error(CantUnwindLoc, ".cantunwind was specified here");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008306 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008307 }
8308 if (HandlerDataLoc.isValid()) {
8309 Error(L, ".personality must precede .handlerdata directive");
8310 Error(HandlerDataLoc, ".handlerdata was specified here");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008311 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008312 }
8313
8314 // Parse the name of the personality routine
8315 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8316 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008317 Error(L, "unexpected input in .personality directive.");
8318 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008319 }
8320 StringRef Name(Parser.getTok().getIdentifier());
8321 Parser.Lex();
8322
8323 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008324 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008325 return false;
8326}
8327
8328/// parseDirectiveHandlerData
8329/// ::= .handlerdata
8330bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
8331 // Check the ordering of unwind directives
8332 HandlerDataLoc = L;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008333 if (!FnStartLoc.isValid()) {
8334 Error(L, ".fnstart must precede .personality directive");
8335 return false;
8336 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008337 if (CantUnwindLoc.isValid()) {
8338 Error(L, ".handlerdata can't be used with .cantunwind directive");
8339 Error(CantUnwindLoc, ".cantunwind was specified here");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008340 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008341 }
8342
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008343 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008344 return false;
8345}
8346
8347/// parseDirectiveSetFP
8348/// ::= .setfp fpreg, spreg [, offset]
8349bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8350 // Check the ordering of unwind directives
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008351 if (!FnStartLoc.isValid()) {
8352 Error(L, ".fnstart must precede .setfp directive");
8353 return false;
8354 }
8355 if (HandlerDataLoc.isValid()) {
8356 Error(L, ".setfp must precede .handlerdata directive");
8357 return false;
8358 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008359
8360 // Parse fpreg
8361 SMLoc NewFPRegLoc = Parser.getTok().getLoc();
8362 int NewFPReg = tryParseRegister();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008363 if (NewFPReg == -1) {
8364 Error(NewFPRegLoc, "frame pointer register expected");
8365 return false;
8366 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008367
8368 // Consume comma
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008369 if (!Parser.getTok().is(AsmToken::Comma)) {
8370 Error(Parser.getTok().getLoc(), "comma expected");
8371 return false;
8372 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008373 Parser.Lex(); // skip comma
8374
8375 // Parse spreg
8376 SMLoc NewSPRegLoc = Parser.getTok().getLoc();
8377 int NewSPReg = tryParseRegister();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008378 if (NewSPReg == -1) {
8379 Error(NewSPRegLoc, "stack pointer register expected");
8380 return false;
8381 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008382
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008383 if (NewSPReg != ARM::SP && NewSPReg != FPReg) {
8384 Error(NewSPRegLoc,
8385 "register should be either $sp or the latest fp register");
8386 return false;
8387 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008388
8389 // Update the frame pointer register
8390 FPReg = NewFPReg;
8391
8392 // Parse offset
8393 int64_t Offset = 0;
8394 if (Parser.getTok().is(AsmToken::Comma)) {
8395 Parser.Lex(); // skip comma
8396
8397 if (Parser.getTok().isNot(AsmToken::Hash) &&
8398 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008399 Error(Parser.getTok().getLoc(), "'#' expected");
8400 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008401 }
8402 Parser.Lex(); // skip hash token.
8403
8404 const MCExpr *OffsetExpr;
8405 SMLoc ExLoc = Parser.getTok().getLoc();
8406 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008407 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8408 Error(ExLoc, "malformed setfp offset");
8409 return false;
8410 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008411 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008412 if (!CE) {
8413 Error(ExLoc, "setfp offset must be an immediate");
8414 return false;
8415 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008416
8417 Offset = CE->getValue();
8418 }
8419
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008420 getTargetStreamer().emitSetFP(static_cast<unsigned>(NewFPReg),
8421 static_cast<unsigned>(NewSPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008422 return false;
8423}
8424
8425/// parseDirective
8426/// ::= .pad offset
8427bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8428 // Check the ordering of unwind directives
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008429 if (!FnStartLoc.isValid()) {
8430 Error(L, ".fnstart must precede .pad directive");
8431 return false;
8432 }
8433 if (HandlerDataLoc.isValid()) {
8434 Error(L, ".pad must precede .handlerdata directive");
8435 return false;
8436 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008437
8438 // Parse the offset
8439 if (Parser.getTok().isNot(AsmToken::Hash) &&
8440 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008441 Error(Parser.getTok().getLoc(), "'#' expected");
8442 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008443 }
8444 Parser.Lex(); // skip hash token.
8445
8446 const MCExpr *OffsetExpr;
8447 SMLoc ExLoc = Parser.getTok().getLoc();
8448 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008449 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8450 Error(ExLoc, "malformed pad offset");
8451 return false;
8452 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008453 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008454 if (!CE) {
8455 Error(ExLoc, "pad offset must be an immediate");
8456 return false;
8457 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008458
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008459 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008460 return false;
8461}
8462
8463/// parseDirectiveRegSave
8464/// ::= .save { registers }
8465/// ::= .vsave { registers }
8466bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8467 // Check the ordering of unwind directives
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008468 if (!FnStartLoc.isValid()) {
8469 Error(L, ".fnstart must precede .save or .vsave directives");
8470 return false;
8471 }
8472 if (HandlerDataLoc.isValid()) {
8473 Error(L, ".save or .vsave must precede .handlerdata directive");
8474 return false;
8475 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008476
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008477 // RAII object to make sure parsed operands are deleted.
8478 struct CleanupObject {
8479 SmallVector<MCParsedAsmOperand *, 1> Operands;
8480 ~CleanupObject() {
8481 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8482 delete Operands[I];
8483 }
8484 } CO;
8485
Logan Chien4ea23b52013-05-10 16:17:24 +00008486 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008487 if (parseRegisterList(CO.Operands))
Logan Chien4ea23b52013-05-10 16:17:24 +00008488 return true;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008489 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008490 if (!IsVector && !Op->isRegList()) {
8491 Error(L, ".save expects GPR registers");
8492 return false;
8493 }
8494 if (IsVector && !Op->isDPRRegList()) {
8495 Error(L, ".vsave expects DPR registers");
8496 return false;
8497 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008498
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008499 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008500 return false;
8501}
8502
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008503/// parseDirectiveInst
8504/// ::= .inst opcode [, ...]
8505/// ::= .inst.n opcode [, ...]
8506/// ::= .inst.w opcode [, ...]
8507bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8508 int Width;
8509
8510 if (isThumb()) {
8511 switch (Suffix) {
8512 case 'n':
8513 Width = 2;
8514 break;
8515 case 'w':
8516 Width = 4;
8517 break;
8518 default:
8519 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008520 Error(Loc, "cannot determine Thumb instruction size, "
8521 "use inst.n/inst.w instead");
8522 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008523 }
8524 } else {
8525 if (Suffix) {
8526 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008527 Error(Loc, "width suffixes are invalid in ARM mode");
8528 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008529 }
8530 Width = 4;
8531 }
8532
8533 if (getLexer().is(AsmToken::EndOfStatement)) {
8534 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008535 Error(Loc, "expected expression following directive");
8536 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008537 }
8538
8539 for (;;) {
8540 const MCExpr *Expr;
8541
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008542 if (getParser().parseExpression(Expr)) {
8543 Error(Loc, "expected expression");
8544 return false;
8545 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008546
8547 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008548 if (!Value) {
8549 Error(Loc, "expected constant expression");
8550 return false;
8551 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008552
8553 switch (Width) {
8554 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008555 if (Value->getValue() > 0xffff) {
8556 Error(Loc, "inst.n operand is too big, use inst.w instead");
8557 return false;
8558 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008559 break;
8560 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008561 if (Value->getValue() > 0xffffffff) {
8562 Error(Loc,
8563 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8564 return false;
8565 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008566 break;
8567 default:
8568 llvm_unreachable("only supported widths are 2 and 4");
8569 }
8570
8571 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8572
8573 if (getLexer().is(AsmToken::EndOfStatement))
8574 break;
8575
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008576 if (getLexer().isNot(AsmToken::Comma)) {
8577 Error(Loc, "unexpected token in directive");
8578 return false;
8579 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008580
8581 Parser.Lex();
8582 }
8583
8584 Parser.Lex();
8585 return false;
8586}
8587
David Peixotto80c083a2013-12-19 18:26:07 +00008588/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008589/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00008590bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
8591 MCStreamer &Streamer = getParser().getStreamer();
8592 const MCSection *Section = Streamer.getCurrentSection().first;
8593
8594 if (ConstantPool *CP = getConstantPool(Section)) {
David Peixotto52303f62013-12-19 22:41:56 +00008595 if (!CP->empty())
8596 CP->emitEntries(Streamer);
David Peixotto80c083a2013-12-19 18:26:07 +00008597 }
8598 return false;
8599}
8600
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008601bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
8602 const MCSection *Section = getStreamer().getCurrentSection().first;
8603
8604 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8605 TokError("unexpected token in directive");
8606 return false;
8607 }
8608
8609 if (!Section) {
8610 getStreamer().InitToTextSection();
8611 Section = getStreamer().getCurrentSection().first;
8612 }
8613
8614 if (Section->UseCodeAlign())
8615 getStreamer().EmitCodeAlignment(2, 0);
8616 else
8617 getStreamer().EmitValueToAlignment(2, 0, 1, 0);
8618
8619 return false;
8620}
8621
Kevin Enderby8be42bd2009-10-30 22:55:57 +00008622/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00008623extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng11424442011-07-26 00:24:13 +00008624 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
8625 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008626}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00008627
Chris Lattner3e4582a2010-09-06 19:11:01 +00008628#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00008629#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00008630#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00008631#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00008632
8633// Define this matcher function after the auto-generated include so we
8634// have the match class enum definitions.
8635unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
8636 unsigned Kind) {
8637 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
8638 // If the kind is a token for a literal immediate, check if our asm
8639 // operand matches. This is for InstAliases which have a fixed-value
8640 // immediate in the syntax.
8641 if (Kind == MCK__35_0 && Op->isImm()) {
8642 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
8643 if (!CE)
8644 return Match_InvalidOperand;
8645 if (CE->getValue() == 0)
8646 return Match_Success;
8647 }
8648 return Match_InvalidOperand;
8649}
David Peixottoe407d092013-12-19 18:12:36 +00008650
8651void ARMAsmParser::finishParse() {
8652 // Dump contents of assembler constant pools.
8653 MCStreamer &Streamer = getParser().getStreamer();
8654 for (ConstantPoolMapTy::iterator CPI = ConstantPools.begin(),
8655 CPE = ConstantPools.end();
8656 CPI != CPE; ++CPI) {
8657 const MCSection *Section = CPI->first;
8658 ConstantPool &CP = CPI->second;
8659
David Peixotto52303f62013-12-19 22:41:56 +00008660 // Dump non-empty assembler constant pools at the end of the section.
8661 if (!CP.empty()) {
8662 Streamer.SwitchSection(Section);
8663 CP.emitEntries(Streamer);
8664 }
David Peixottoe407d092013-12-19 18:12:36 +00008665 }
8666}