blob: 2de852b48434748a8127b893e7355aadf156576a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===//
2//
Chris Lattner2a85fa12006-03-25 07:51:43 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner2a85fa12006-03-25 07:51:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattner1c85e342010-03-28 08:00:23 +000018// Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be
19// of that type.
20def vnot_ppc : PatFrag<(ops node:$in),
21 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
Chris Lattnere8b83b42006-04-06 17:23:16 +000022
Nate Begeman8d6d4b92009-04-27 18:41:29 +000023def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
24 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000025 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000026}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000027def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
28 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000029 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000030}]>;
31def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
32 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000033 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000034}]>;
35def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
36 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000037 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000038}]>;
39
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000040// These fragments are provided for little-endian, where the inputs must be
41// swapped for correct semantics.
42def vpkuhum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
43 (vector_shuffle node:$lhs, node:$rhs), [{
44 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
45}]>;
46def vpkuwum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
47 (vector_shuffle node:$lhs, node:$rhs), [{
48 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
49}]>;
Chris Lattnera4bbfae2006-04-06 22:28:36 +000050
Nate Begeman8d6d4b92009-04-27 18:41:29 +000051def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000052 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000053 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000054}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000055def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000056 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000057 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000058}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000059def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000060 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000061 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000062}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000063def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000064 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000065 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000066}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000067def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000068 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000069 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000070}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000071def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000072 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000073 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000074}]>;
75
Nate Begeman8d6d4b92009-04-27 18:41:29 +000076
77def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000078 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000079 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000080}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000081def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
82 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000083 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000084}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000085def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
86 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000087 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000088}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000089def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
90 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000091 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000092}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000093def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
94 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000095 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000096}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000097def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
98 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000099 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
100}]>;
101
102
103// These fragments are provided for little-endian, where the inputs must be
104// swapped for correct semantics.
105def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
106 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
107 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
108}]>;
109def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
110 (vector_shuffle node:$lhs, node:$rhs), [{
111 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
112}]>;
113def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
114 (vector_shuffle node:$lhs, node:$rhs), [{
115 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
116}]>;
117def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
118 (vector_shuffle node:$lhs, node:$rhs), [{
119 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
120}]>;
121def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
122 (vector_shuffle node:$lhs, node:$rhs), [{
123 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
124}]>;
125def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
126 (vector_shuffle node:$lhs, node:$rhs), [{
127 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000128}]>;
129
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000130
131def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000132 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 0, *CurDAG));
Chris Lattner1d338192006-04-06 18:26:28 +0000133}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000134def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
135 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000136 return PPC::isVSLDOIShuffleMask(N, 0, *CurDAG) != -1;
Chris Lattner1d338192006-04-06 18:26:28 +0000137}], VSLDOI_get_imm>;
138
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000139
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000140/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattner1d338192006-04-06 18:26:28 +0000141/// vector_shuffle(X,undef,mask) by the dag combiner.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000142def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000143 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 1, *CurDAG));
Chris Lattner1d338192006-04-06 18:26:28 +0000144}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000145def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
146 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000147 return PPC::isVSLDOIShuffleMask(N, 1, *CurDAG) != -1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000148}], VSLDOI_unary_get_imm>;
Chris Lattner1d338192006-04-06 18:26:28 +0000149
150
Bill Schmidt42a69362014-08-05 20:47:25 +0000151/// VSLDOI_swapped* - These fragments are provided for little-endian, where
152/// the inputs must be swapped for correct semantics.
153def VSLDOI_swapped_get_imm : SDNodeXForm<vector_shuffle, [{
154 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 2, *CurDAG));
155}]>;
156def vsldoi_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
157 (vector_shuffle node:$lhs, node:$rhs), [{
158 return PPC::isVSLDOIShuffleMask(N, 2, *CurDAG) != -1;
159}], VSLDOI_get_imm>;
160
161
Chris Lattner95c7adc2006-04-04 17:25:31 +0000162// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000163def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000164 return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG));
Chris Lattner2a85fa12006-03-25 07:51:43 +0000165}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000166def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
167 (vector_shuffle node:$lhs, node:$rhs), [{
168 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000169}], VSPLTB_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000170def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000171 return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000172}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000173def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
174 (vector_shuffle node:$lhs, node:$rhs), [{
175 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000176}], VSPLTH_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000177def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000178 return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000179}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000180def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
181 (vector_shuffle node:$lhs, node:$rhs), [{
182 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000183}], VSPLTW_get_imm>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000184
Chris Lattner2a85fa12006-03-25 07:51:43 +0000185
186// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
187def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000188 return PPC::get_VSPLTI_elt(N, 1, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000189}]>;
190def vecspltisb : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000191 return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000192}], VSPLTISB_get_imm>;
193
194// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
195def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000196 return PPC::get_VSPLTI_elt(N, 2, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000197}]>;
198def vecspltish : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000199 return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000200}], VSPLTISH_get_imm>;
201
202// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
203def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000204 return PPC::get_VSPLTI_elt(N, 4, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000205}]>;
206def vecspltisw : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000207 return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000208}], VSPLTISW_get_imm>;
209
Chris Lattner2a85fa12006-03-25 07:51:43 +0000210//===----------------------------------------------------------------------===//
Chris Lattnera23158f2006-03-30 23:21:27 +0000211// Helpers for defining instructions that directly correspond to intrinsics.
212
Bill Schmidt74b2e722013-03-28 19:27:24 +0000213// VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type.
214class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000215 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000216 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000217 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>;
218
219// VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the
220// inputs doesn't match the type of the output.
221class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
222 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000223 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000224 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000225 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>;
226
227// VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two
228// input types and an output type.
229class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
230 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000231 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000232 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000233 [(set OutTy:$vD,
234 (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>;
235
Bill Schmidt74b2e722013-03-28 19:27:24 +0000236// VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type.
237class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000238 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000239 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000240 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>;
241
242// VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the
243// inputs doesn't match the type of the output.
244class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
245 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000246 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000247 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000248 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>;
249
250// VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two
251// input types and an output type.
252class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
253 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000254 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000255 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000256 [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>;
257
Bill Schmidt74b2e722013-03-28 19:27:24 +0000258// VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type.
259class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000260 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000261 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000262 [(set v4f32:$vD, (IntID v4f32:$vB))]>;
263
264// VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the
265// inputs doesn't match the type of the output.
266class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
267 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000268 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000269 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000270 [(set OutTy:$vD, (IntID InTy:$vB))]>;
271
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000272class VXBX_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
273 : VXForm_BX<xo, (outs vrrc:$vD), (ins vrrc:$vA),
274 !strconcat(opc, " $vD, $vA"), IIC_VecFP,
275 [(set Ty:$vD, (IntID Ty:$vA))]>;
276
277class VXCR_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
278 : VXForm_CR<xo, (outs vrrc:$vD), (ins vrrc:$vA, u1imm:$ST, u4imm:$SIX),
279 !strconcat(opc, " $vD, $vA, $ST, $SIX"), IIC_VecFP,
280 [(set Ty:$vD, (IntID Ty:$vA, imm:$ST, imm:$SIX))]>;
281
Chris Lattnera23158f2006-03-30 23:21:27 +0000282//===----------------------------------------------------------------------===//
Chris Lattner2a85fa12006-03-25 07:51:43 +0000283// Instruction Definitions.
284
Eric Christopher1b8e7632014-05-22 01:07:24 +0000285def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">;
Hal Finkelb0fac422013-03-15 13:21:21 +0000286let Predicates = [HasAltivec] in {
287
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000288def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM),
289 "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>,
290 Deprecated<DeprecatedDST> {
291 let A = 0;
292 let B = 0;
293}
294
295def DSSALL : DSS_Form<1, 822, (outs), (ins),
296 "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>,
297 Deprecated<DeprecatedDST> {
298 let STRM = 0;
299 let A = 0;
300 let B = 0;
301}
302
303def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
304 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
305 [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000306 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000307
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000308def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
309 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
310 [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000311 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000312
313def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
314 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
315 [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000316 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000317
318def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
319 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
320 [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000321 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000322
323let isCodeGenOnly = 1 in {
324 // The very same instructions as above, but formally matching 64bit registers.
325 def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
326 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
327 [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>,
328 Deprecated<DeprecatedDST>;
329
330 def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
331 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
332 [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>,
333 Deprecated<DeprecatedDST>;
334
335 def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
336 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
337 [(int_ppc_altivec_dstst i64:$rA, i32:$rB,
338 imm:$STRM)]>,
339 Deprecated<DeprecatedDST>;
340
341 def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
342 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
343 [(int_ppc_altivec_dststt i64:$rA, i32:$rB,
344 imm:$STRM)]>,
345 Deprecated<DeprecatedDST>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000346}
Chris Lattnerc94d9322006-04-05 22:27:14 +0000347
Ulrich Weigand136ac222013-04-26 16:53:15 +0000348def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000349 "mfvscr $vD", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000350 [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000351def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000352 "mtvscr $vB", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000353 [(int_ppc_altivec_mtvscr v4i32:$vB)]>;
Chris Lattner5a528e52006-04-05 00:03:57 +0000354
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000355let canFoldAsLoad = 1, PPC970_Unit = 2 in { // Loads.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000356def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000357 "lvebx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000358 [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000359def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000360 "lvehx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000361 [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000362def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000363 "lvewx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000364 [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000365def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000366 "lvx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000367 [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000368def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000369 "lvxl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000370 [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000371}
372
Ulrich Weigand136ac222013-04-26 16:53:15 +0000373def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000374 "lvsl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000375 [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000376 PPC970_Unit_LSU;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000377def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000378 "lvsr $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000379 [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000380 PPC970_Unit_LSU;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000381
Chris Lattnere20f3802008-01-06 05:53:26 +0000382let PPC970_Unit = 2 in { // Stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000383def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000384 "stvebx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000385 [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000386def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000387 "stvehx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000388 [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000389def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000390 "stvewx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000391 [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000392def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000393 "stvx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000394 [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000395def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000396 "stvxl $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000397 [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000398}
399
400let PPC970_Unit = 5 in { // VALU Operations.
401// VA-Form instructions. 3-input AltiVec ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000402let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000403def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000404 "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000405 [(set v4f32:$vD,
406 (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>;
Hal Finkel0c6d2192013-04-03 14:40:16 +0000407
408// FIXME: The fma+fneg pattern won't match because fneg is not legal.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000409def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000410 "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000411 [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC,
Hal Finkele01d3212014-03-24 15:07:28 +0000412 (fneg v4f32:$vB))))]>;
Chris Lattner575352a2006-04-05 00:49:48 +0000413
Bill Schmidt74b2e722013-03-28 19:27:24 +0000414def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>;
415def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs,
416 v8i16>;
417def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000418} // isCommutable
Bill Schmidt74b2e722013-03-28 19:27:24 +0000419
420def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm,
421 v4i32, v4i32, v16i8>;
422def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>;
Chris Lattnere7fd4b02006-03-31 20:00:35 +0000423
Chris Lattner1d338192006-04-06 18:26:28 +0000424// Shuffles.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000425def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000426 "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000427 [(set v16i8:$vD,
428 (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000429
430// VX-Form instructions. AltiVec arithmetic ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000431let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000432def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000433 "vaddfp $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000434 [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000435
Ulrich Weigand136ac222013-04-26 16:53:15 +0000436def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000437 "vaddubm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000438 [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000439def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000440 "vadduhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000441 [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000442def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000443 "vadduwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000444 [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000445
Bill Schmidt74b2e722013-03-28 19:27:24 +0000446def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>;
447def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>;
448def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>;
449def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>;
450def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>;
451def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>;
452def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000453} // isCommutable
454
455let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000456def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000457 "vand $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000458 [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000459def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000460 "vandc $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000461 [(set v4i32:$vD, (and v4i32:$vA,
462 (vnot_ppc v4i32:$vB)))]>;
Chris Lattnerb3617be2006-03-25 22:16:05 +0000463
Ulrich Weigand136ac222013-04-26 16:53:15 +0000464def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000465 "vcfsx $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000466 [(set v4f32:$vD,
467 (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000468def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000469 "vcfux $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000470 [(set v4f32:$vD,
471 (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000472def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000473 "vctsxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000474 [(set v4i32:$vD,
475 (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000476def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000477 "vctuxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000478 [(set v4i32:$vD,
479 (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000480
481// Defines with the UIM field set to 0 for floating-point
482// to integer (fp_to_sint/fp_to_uint) conversions and integer
483// to floating-point (sint_to_fp/uint_to_fp) conversions.
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000484let isCodeGenOnly = 1, VA = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000485def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000486 "vcfsx $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000487 [(set v4f32:$vD,
488 (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000489def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000490 "vctuxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000491 [(set v4i32:$vD,
492 (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000493def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000494 "vcfux $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000495 [(set v4f32:$vD,
496 (int_ppc_altivec_vcfux v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000497def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000498 "vctsxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000499 [(set v4i32:$vD,
500 (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000501}
Bill Schmidt74b2e722013-03-28 19:27:24 +0000502def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>;
503def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>;
Chris Lattnerff77dc02006-03-31 22:41:56 +0000504
Hal Finkele01d3212014-03-24 15:07:28 +0000505let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000506def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>;
507def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>;
508def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>;
509def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>;
510def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>;
511def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>;
Chris Lattner96338b62006-04-04 23:14:00 +0000512
Bill Schmidt74b2e722013-03-28 19:27:24 +0000513def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>;
514def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>;
515def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>;
516def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>;
517def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>;
518def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>;
519def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>;
520def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>;
521def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>;
522def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>;
523def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>;
524def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>;
525def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>;
526def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000527} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000528
Ulrich Weigand136ac222013-04-26 16:53:15 +0000529def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000530 "vmrghb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000531 [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000532def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000533 "vmrghh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000534 [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000535def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000536 "vmrghw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000537 [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000538def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000539 "vmrglb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000540 [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000541def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000542 "vmrglh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000543 [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000544def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000545 "vmrglw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000546 [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000547
Bill Schmidt74b2e722013-03-28 19:27:24 +0000548def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm,
549 v4i32, v16i8, v4i32>;
550def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm,
551 v4i32, v8i16, v4i32>;
552def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs,
553 v4i32, v8i16, v4i32>;
554def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm,
555 v4i32, v16i8, v4i32>;
556def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm,
557 v4i32, v8i16, v4i32>;
558def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs,
559 v4i32, v8i16, v4i32>;
Chris Lattnerc4e3ead2006-03-30 23:39:06 +0000560
Hal Finkele01d3212014-03-24 15:07:28 +0000561let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000562def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb,
563 v8i16, v16i8>;
564def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh,
565 v4i32, v8i16>;
566def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub,
567 v8i16, v16i8>;
568def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh,
569 v4i32, v8i16>;
570def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb,
571 v8i16, v16i8>;
572def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh,
573 v4i32, v8i16>;
574def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub,
575 v8i16, v16i8>;
576def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh,
577 v4i32, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000578} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000579
Bill Schmidt74b2e722013-03-28 19:27:24 +0000580def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>;
581def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>;
582def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>;
583def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>;
584def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>;
585def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000586
Ulrich Weigand551b0852013-04-26 15:39:57 +0000587def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000588
Ulrich Weigand136ac222013-04-26 16:53:15 +0000589def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000590 "vsubfp $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000591 [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000592def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000593 "vsububm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000594 [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000595def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000596 "vsubuhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000597 [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000598def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000599 "vsubuwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000600 [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000601
Bill Schmidt74b2e722013-03-28 19:27:24 +0000602def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>;
603def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>;
604def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>;
605def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>;
606def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>;
607def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>;
608
609def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>;
610def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>;
611
Ulrich Weigand551b0852013-04-26 15:39:57 +0000612def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000613 v4i32, v16i8, v4i32>;
614def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs,
615 v4i32, v8i16, v4i32>;
616def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs,
617 v4i32, v16i8, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000618
Ulrich Weigand136ac222013-04-26 16:53:15 +0000619def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000620 "vnor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000621 [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA,
622 v4i32:$vB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000623let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000624def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000625 "vor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000626 [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000627def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000628 "vxor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000629 [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000630} // isCommutable
Chris Lattner2a85fa12006-03-25 07:51:43 +0000631
Bill Schmidt74b2e722013-03-28 19:27:24 +0000632def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>;
633def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>;
634def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>;
Chris Lattner2f8e2b22006-04-05 01:16:22 +0000635
Bill Schmidt74b2e722013-03-28 19:27:24 +0000636def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >;
637def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>;
638
639def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>;
640def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>;
641def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000642
Ulrich Weigand136ac222013-04-26 16:53:15 +0000643def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000644 "vspltb $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000645 [(set v16i8:$vD,
646 (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000647def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000648 "vsplth $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000649 [(set v16i8:$vD,
650 (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000651def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000652 "vspltw $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000653 [(set v16i8:$vD,
654 (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000655
Bill Schmidt74b2e722013-03-28 19:27:24 +0000656def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>;
657def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>;
658
659def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>;
660def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>;
661def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>;
662def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>;
663def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>;
664def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000665
666
Ulrich Weigand136ac222013-04-26 16:53:15 +0000667def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000668 "vspltisb $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000669 [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000670def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000671 "vspltish $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000672 [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000673def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000674 "vspltisw $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000675 [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000676
Chris Lattner551d3a12006-03-30 23:07:36 +0000677// Vector Pack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000678def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx,
679 v8i16, v4i32>;
680def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss,
681 v16i8, v8i16>;
682def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus,
683 v16i8, v8i16>;
684def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss,
685 v16i8, v4i32>;
686def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus,
687 v8i16, v4i32>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000688def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000689 "vpkuhum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000690 [(set v16i8:$vD,
691 (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000692def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus,
693 v16i8, v8i16>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000694def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000695 "vpkuwum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000696 [(set v16i8:$vD,
697 (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000698def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus,
699 v8i16, v4i32>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000700
701// Vector Unpack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000702def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx,
703 v4i32, v8i16>;
704def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb,
705 v8i16, v16i8>;
706def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh,
707 v4i32, v8i16>;
708def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx,
709 v4i32, v8i16>;
710def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb,
711 v8i16, v16i8>;
712def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh,
713 v4i32, v8i16>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000714
Chris Lattner2a85fa12006-03-25 07:51:43 +0000715
Chris Lattner793cbcb2006-03-26 04:57:17 +0000716// Altivec Comparisons.
717
Chris Lattner45c70932006-03-31 05:32:57 +0000718class VCMP<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000719 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
720 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000721 [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>;
Chris Lattner45c70932006-03-31 05:32:57 +0000722class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000723 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
724 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000725 [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> {
Chris Lattner95c7adc2006-04-04 17:25:31 +0000726 let Defs = [CR6];
727 let RC = 1;
728}
Chris Lattner45c70932006-03-31 05:32:57 +0000729
730// f32 element comparisons.0
731def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
732def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
733def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
734def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
735def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
736def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
737def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
738def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000739
740// i8 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000741def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
742def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
743def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
744def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
745def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
746def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000747
748// i16 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000749def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
750def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
751def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
752def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
753def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
754def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000755
756// i32 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000757def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
758def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
759def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
760def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
761def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
762def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Kit Barton0cfa7b72015-03-03 19:55:45 +0000763
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000764let isCodeGenOnly = 1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000765def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000766 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000767 [(set v16i8:$vD, (v16i8 immAllZerosV))]>;
768def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000769 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000770 [(set v8i16:$vD, (v8i16 immAllZerosV))]>;
771def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000772 "vxor $vD, $vD, $vD", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000773 [(set v4i32:$vD, (v4i32 immAllZerosV))]>;
Hal Finkel47150812013-07-11 17:43:32 +0000774
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000775let IMM=-1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000776def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000777 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000778 [(set v16i8:$vD, (v16i8 immAllOnesV))]>;
779def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000780 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000781 [(set v8i16:$vD, (v8i16 immAllOnesV))]>;
782def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000783 "vspltisw $vD, -1", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000784 [(set v4i32:$vD, (v4i32 immAllOnesV))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000785}
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000786}
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000787} // VALU Operations.
Chris Lattner2a85fa12006-03-25 07:51:43 +0000788
789//===----------------------------------------------------------------------===//
790// Additional Altivec Patterns
791//
792
Chris Lattner2a85fa12006-03-25 07:51:43 +0000793// Loads.
Chris Lattner868a75b2006-06-20 00:39:56 +0000794def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000795
796// Stores.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000797def : Pat<(store v4i32:$rS, xoaddr:$dst),
798 (STVX $rS, xoaddr:$dst)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000799
800// Bit conversions.
801def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
802def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
803def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000804def : Pat<(v16i8 (bitconvert (v2i64 VRRC:$src))), (v16i8 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000805
806def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
807def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
808def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000809def : Pat<(v8i16 (bitconvert (v2i64 VRRC:$src))), (v8i16 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000810
811def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
812def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
813def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000814def : Pat<(v4i32 (bitconvert (v2i64 VRRC:$src))), (v4i32 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000815
816def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
817def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
818def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000819def : Pat<(v4f32 (bitconvert (v2i64 VRRC:$src))), (v4f32 VRRC:$src)>;
820
821def : Pat<(v2i64 (bitconvert (v16i8 VRRC:$src))), (v2i64 VRRC:$src)>;
822def : Pat<(v2i64 (bitconvert (v8i16 VRRC:$src))), (v2i64 VRRC:$src)>;
823def : Pat<(v2i64 (bitconvert (v4i32 VRRC:$src))), (v2i64 VRRC:$src)>;
824def : Pat<(v2i64 (bitconvert (v4f32 VRRC:$src))), (v2i64 VRRC:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000825
Chris Lattner1d338192006-04-06 18:26:28 +0000826// Shuffles.
827
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000828// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000829def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef),
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000830 (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000831def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef),
832 (VPKUWUM $vA, $vA)>;
833def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef),
834 (VPKUHUM $vA, $vA)>;
Chris Lattner1d338192006-04-06 18:26:28 +0000835
Bill Schmidt42a69362014-08-05 20:47:25 +0000836// Match vsldoi(y,x), vpkuwum(y,x), vpkuhum(y,x), i.e., swapped operands.
837// These fragments are matched for little-endian, where the inputs must
838// be swapped for correct semantics.
839def:Pat<(vsldoi_swapped_shuffle:$in v16i8:$vA, v16i8:$vB),
840 (VSLDOI $vB, $vA, (VSLDOI_swapped_get_imm $in))>;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000841def:Pat<(vpkuwum_swapped_shuffle v16i8:$vA, v16i8:$vB),
842 (VPKUWUM $vB, $vA)>;
843def:Pat<(vpkuhum_swapped_shuffle v16i8:$vA, v16i8:$vB),
844 (VPKUHUM $vB, $vA)>;
845
Chris Lattnerf38e0332006-04-06 22:02:42 +0000846// Match vmrg*(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000847def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef),
848 (VMRGLB $vA, $vA)>;
849def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef),
850 (VMRGLH $vA, $vA)>;
851def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef),
852 (VMRGLW $vA, $vA)>;
853def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef),
854 (VMRGHB $vA, $vA)>;
855def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef),
856 (VMRGHH $vA, $vA)>;
857def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef),
858 (VMRGHW $vA, $vA)>;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000859
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000860// Match vmrg*(y,x), i.e., swapped operands. These fragments
861// are matched for little-endian, where the inputs must be
862// swapped for correct semantics.
863def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB),
864 (VMRGLB $vB, $vA)>;
865def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB),
866 (VMRGLH $vB, $vA)>;
867def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB),
868 (VMRGLW $vB, $vA)>;
869def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB),
870 (VMRGHB $vB, $vA)>;
871def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB),
872 (VMRGHH $vB, $vA)>;
873def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB),
874 (VMRGHW $vB, $vA)>;
875
Chris Lattnerb3617be2006-03-25 22:16:05 +0000876// Logical Operations
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000877def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000878
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000879def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000880 (VNOR $A, $B)>;
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000881def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000882 (VANDC $A, $B)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000883
Bill Schmidt74b2e722013-03-28 19:27:24 +0000884def : Pat<(fmul v4f32:$vA, v4f32:$vB),
885 (VMADDFP $vA, $vB,
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000886 (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000887
888// Fused multiply add and multiply sub for packed float. These are represented
889// separately from the real instructions above, for operations that must have
890// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000891def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
892 (VMADDFP $A, $B, $C)>;
893def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
894 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000895
Bill Schmidt74b2e722013-03-28 19:27:24 +0000896def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
897 (VMADDFP $A, $B, $C)>;
898def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
899 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000900
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000901def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000902 (VPERM $vA, $vB, $vC)>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000903
Hal Finkel2e103312013-04-03 04:01:11 +0000904def : Pat<(PPCfre v4f32:$A), (VREFP $A)>;
905def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>;
906
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000907// Vector shifts
Bill Schmidt74b2e722013-03-28 19:27:24 +0000908def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)),
909 (v16i8 (VSLB $vA, $vB))>;
910def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)),
911 (v8i16 (VSLH $vA, $vB))>;
912def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)),
913 (v4i32 (VSLW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000914
Bill Schmidt74b2e722013-03-28 19:27:24 +0000915def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)),
916 (v16i8 (VSRB $vA, $vB))>;
917def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)),
918 (v8i16 (VSRH $vA, $vB))>;
919def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)),
920 (v4i32 (VSRW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000921
Bill Schmidt74b2e722013-03-28 19:27:24 +0000922def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)),
923 (v16i8 (VSRAB $vA, $vB))>;
924def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)),
925 (v8i16 (VSRAH $vA, $vB))>;
926def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)),
927 (v4i32 (VSRAW $vA, $vB))>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000928
929// Float to integer and integer to float conversions
Bill Schmidt74b2e722013-03-28 19:27:24 +0000930def : Pat<(v4i32 (fp_to_sint v4f32:$vA)),
931 (VCTSXS_0 $vA)>;
932def : Pat<(v4i32 (fp_to_uint v4f32:$vA)),
933 (VCTUXS_0 $vA)>;
934def : Pat<(v4f32 (sint_to_fp v4i32:$vA)),
935 (VCFSX_0 $vA)>;
936def : Pat<(v4f32 (uint_to_fp v4i32:$vA)),
937 (VCFUX_0 $vA)>;
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000938
939// Floating-point rounding
Bill Schmidt74b2e722013-03-28 19:27:24 +0000940def : Pat<(v4f32 (ffloor v4f32:$vA)),
941 (VRFIM $vA)>;
942def : Pat<(v4f32 (fceil v4f32:$vA)),
943 (VRFIP $vA)>;
944def : Pat<(v4f32 (ftrunc v4f32:$vA)),
945 (VRFIZ $vA)>;
946def : Pat<(v4f32 (fnearbyint v4f32:$vA)),
947 (VRFIN $vA)>;
Hal Finkelb0fac422013-03-15 13:21:21 +0000948
949} // end HasAltivec
950
Bill Schmidtfe88b182015-02-03 21:58:23 +0000951def HasP8Altivec : Predicate<"PPCSubTarget->hasP8Altivec()">;
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000952def HasP8Crypto : Predicate<"PPCSubTarget->hasP8Crypto()">;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000953let Predicates = [HasP8Altivec] in {
Bill Schmidt433b1c32015-02-05 15:24:47 +0000954
Kit Barton0cfa7b72015-03-03 19:55:45 +0000955let isCommutable = 1 in {
956def VMULESW : VX1_Int_Ty2<904, "vmulesw", int_ppc_altivec_vmulesw,
957 v2i64, v4i32>;
958def VMULEUW : VX1_Int_Ty2<648, "vmuleuw", int_ppc_altivec_vmuleuw,
959 v2i64, v4i32>;
960def VMULOSW : VX1_Int_Ty2<392, "vmulosw", int_ppc_altivec_vmulosw,
961 v2i64, v4i32>;
962def VMULOUW : VX1_Int_Ty2<136, "vmulouw", int_ppc_altivec_vmulouw,
963 v2i64, v4i32>;
964def VMULUWM : VX1_Int_Ty<137, "vmuluwm", int_ppc_altivec_vmuluwm,
965 v4i32>;
966def VMAXSD : VX1_Int_Ty<450, "vmaxsd", int_ppc_altivec_vmaxsd, v2i64>;
967def VMAXUD : VX1_Int_Ty<194, "vmaxud", int_ppc_altivec_vmaxud, v2i64>;
968def VMINSD : VX1_Int_Ty<962, "vminsd", int_ppc_altivec_vminsd, v2i64>;
969def VMIDUD : VX1_Int_Ty<706, "vminud", int_ppc_altivec_vminud, v2i64>;
970} // isCommutable
971
972def VRLD : VX1_Int_Ty<196, "vrld", int_ppc_altivec_vrld, v2i64>;
973def VSLD : VX1_Int_Ty<1476, "vsld", int_ppc_altivec_vsld, v2i64>;
974def VSRD : VX1_Int_Ty<1732, "vsrd", int_ppc_altivec_vsrd, v2i64>;
975def VSRAD : VX1_Int_Ty<964, "vsrad", int_ppc_altivec_vsrad, v2i64>;
976
977
978// Vector Integer Arithmetic Instructions
979let isCommutable = 1 in {
980def VADDUDM : VXForm_1<192, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
981 "vaddudm $vD, $vA, $vB", IIC_VecGeneral,
982 [(set v2i64:$vD, (add v2i64:$vA, v2i64:$vB))]>;
983} // isCommutable
984
985def VSUBUDM : VXForm_1<1216, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
986 "vsubudm $vD, $vA, $vB", IIC_VecGeneral,
987 [(set v2i64:$vD, (sub v2i64:$vA, v2i64:$vB))]>;
988
Bill Schmidt433b1c32015-02-05 15:24:47 +0000989// Count Leading Zeros
990def VCLZB : VXForm_2<1794, (outs vrrc:$vD), (ins vrrc:$vB),
991 "vclzb $vD, $vB", IIC_VecGeneral,
992 [(set v16i8:$vD, (ctlz v16i8:$vB))]>;
993def VCLZH : VXForm_2<1858, (outs vrrc:$vD), (ins vrrc:$vB),
994 "vclzh $vD, $vB", IIC_VecGeneral,
995 [(set v8i16:$vD, (ctlz v8i16:$vB))]>;
996def VCLZW : VXForm_2<1922, (outs vrrc:$vD), (ins vrrc:$vB),
997 "vclzw $vD, $vB", IIC_VecGeneral,
998 [(set v4i32:$vD, (ctlz v4i32:$vB))]>;
999def VCLZD : VXForm_2<1986, (outs vrrc:$vD), (ins vrrc:$vB),
1000 "vclzd $vD, $vB", IIC_VecGeneral,
1001 [(set v2i64:$vD, (ctlz v2i64:$vB))]>;
1002
Bill Schmidtfe88b182015-02-03 21:58:23 +00001003// Population Count
1004def VPOPCNTB : VXForm_2<1795, (outs vrrc:$vD), (ins vrrc:$vB),
1005 "vpopcntb $vD, $vB", IIC_VecGeneral,
1006 [(set v16i8:$vD, (ctpop v16i8:$vB))]>;
1007def VPOPCNTH : VXForm_2<1859, (outs vrrc:$vD), (ins vrrc:$vB),
1008 "vpopcnth $vD, $vB", IIC_VecGeneral,
1009 [(set v8i16:$vD, (ctpop v8i16:$vB))]>;
1010def VPOPCNTW : VXForm_2<1923, (outs vrrc:$vD), (ins vrrc:$vB),
1011 "vpopcntw $vD, $vB", IIC_VecGeneral,
1012 [(set v4i32:$vD, (ctpop v4i32:$vB))]>;
1013def VPOPCNTD : VXForm_2<1987, (outs vrrc:$vD), (ins vrrc:$vB),
1014 "vpopcntd $vD, $vB", IIC_VecGeneral,
1015 [(set v2i64:$vD, (ctpop v2i64:$vB))]>;
Kit Barton0b0cdb12015-02-09 17:03:18 +00001016
1017let isCommutable = 1 in {
Kit Barton0b0cdb12015-02-09 17:03:18 +00001018// FIXME: Use AddedComplexity > 400 to ensure these patterns match before the
1019// VSX equivalents. We need to fix this up at some point. Two possible
1020// solutions for this problem:
1021// 1. Disable Altivec patterns that compete with VSX patterns using the
1022// !HasVSX predicate. This essentially favours VSX over Altivec, in
1023// hopes of reducing register pressure (larger register set using VSX
1024// instructions than VMX instructions)
1025// 2. Employ a more disciplined use of AddedComplexity, which would provide
1026// more fine-grained control than option 1. This would be beneficial
1027// if we find situations where Altivec is really preferred over VSX.
1028def VEQV : VXForm_1<1668, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1029 "veqv $vD, $vA, $vB", IIC_VecGeneral,
1030 [(set v4i32:$vD, (vnot_ppc (xor v4i32:$vA, v4i32:$vB)))]>;
1031def VNAND : VXForm_1<1412, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1032 "vnand $vD, $vA, $vB", IIC_VecGeneral,
1033 [(set v4i32:$vD, (vnot_ppc (and v4i32:$vA, v4i32:$vB)))]>;
Kit Barton263edb92015-02-20 15:54:58 +00001034} // isCommutable
1035
Kit Barton0b0cdb12015-02-09 17:03:18 +00001036def VORC : VXForm_1<1348, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
1037 "vorc $vD, $vA, $vB", IIC_VecGeneral,
1038 [(set v4i32:$vD, (or v4i32:$vA,
1039 (vnot_ppc v4i32:$vB)))]>;
Kit Barton0cfa7b72015-03-03 19:55:45 +00001040
1041// i64 element comparisons.
1042def VCMPEQUD : VCMP <199, "vcmpequd $vD, $vA, $vB" , v2i64>;
1043def VCMPEQUDo : VCMPo<199, "vcmpequd. $vD, $vA, $vB", v2i64>;
1044def VCMPGTSD : VCMP <967, "vcmpgtsd $vD, $vA, $vB" , v2i64>;
1045def VCMPGTSDo : VCMPo<967, "vcmpgtsd. $vD, $vA, $vB", v2i64>;
1046def VCMPGTUD : VCMP <711, "vcmpgtud $vD, $vA, $vB" , v2i64>;
1047def VCMPGTUDo : VCMPo<711, "vcmpgtud. $vD, $vA, $vB", v2i64>;
1048
Nemanja Ivanovice8effe12015-03-04 20:44:33 +00001049// The cryptography instructions that do not require Category:Vector.Crypto
1050def VPMSUMB : VX1_Int_Ty<1032, "vpmsumb",
1051 int_ppc_altivec_crypto_vpmsumb, v16i8>;
1052def VPMSUMH : VX1_Int_Ty<1096, "vpmsumh",
1053 int_ppc_altivec_crypto_vpmsumh, v8i16>;
1054def VPMSUMW : VX1_Int_Ty<1160, "vpmsumw",
1055 int_ppc_altivec_crypto_vpmsumw, v4i32>;
1056def VPMSUMD : VX1_Int_Ty<1224, "vpmsumd",
1057 int_ppc_altivec_crypto_vpmsumd, v2i64>;
1058def VPERMXOR : VA1a_Int_Ty<45, "vpermxor",
1059 int_ppc_altivec_crypto_vpermxor, v16i8>;
1060
Bill Schmidtfe88b182015-02-03 21:58:23 +00001061} // end HasP8Altivec
Nemanja Ivanovice8effe12015-03-04 20:44:33 +00001062
1063// Crypto instructions (from builtins)
1064let Predicates = [HasP8Crypto] in {
1065def VSHASIGMAW : VXCR_Int_Ty<1666, "vshasigmaw",
1066 int_ppc_altivec_crypto_vshasigmaw, v4i32>;
1067def VSHASIGMAD : VXCR_Int_Ty<1730, "vshasigmad",
1068 int_ppc_altivec_crypto_vshasigmad, v2i64>;
1069def VCIPHER : VX1_Int_Ty<1288, "vcipher", int_ppc_altivec_crypto_vcipher,
1070 v2i64>;
1071def VCIPHERLAST : VX1_Int_Ty<1289, "vcipherlast",
1072 int_ppc_altivec_crypto_vcipherlast, v2i64>;
1073def VNCIPHER : VX1_Int_Ty<1352, "vncipher",
1074 int_ppc_altivec_crypto_vncipher, v2i64>;
1075def VNCIPHERLAST : VX1_Int_Ty<1353, "vncipherlast",
1076 int_ppc_altivec_crypto_vncipherlast, v2i64>;
1077def VSBOX : VXBX_Int_Ty<1480, "vsbox", int_ppc_altivec_crypto_vsbox, v2i64>;
1078} // HasP8Crypto