blob: bf585f3e74653d91dc9f9dfea1312bf9c64ca778 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===//
2//
Chris Lattner2a85fa12006-03-25 07:51:43 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner2a85fa12006-03-25 07:51:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattner1c85e342010-03-28 08:00:23 +000018// Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be
19// of that type.
20def vnot_ppc : PatFrag<(ops node:$in),
21 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
Chris Lattnere8b83b42006-04-06 17:23:16 +000022
Nate Begeman8d6d4b92009-04-27 18:41:29 +000023def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
24 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000025 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000026}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000027def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
28 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000029 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000030}]>;
31def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
32 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000033 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000034}]>;
35def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
36 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000037 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000038}]>;
39
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000040// These fragments are provided for little-endian, where the inputs must be
41// swapped for correct semantics.
42def vpkuhum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
43 (vector_shuffle node:$lhs, node:$rhs), [{
44 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
45}]>;
46def vpkuwum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
47 (vector_shuffle node:$lhs, node:$rhs), [{
48 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
49}]>;
Chris Lattnera4bbfae2006-04-06 22:28:36 +000050
Nate Begeman8d6d4b92009-04-27 18:41:29 +000051def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000052 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000053 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000054}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000055def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000056 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000057 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000058}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000059def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000060 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000061 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000062}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000063def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000064 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000065 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000066}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000067def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000068 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000069 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000070}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000071def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000072 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000073 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000074}]>;
75
Nate Begeman8d6d4b92009-04-27 18:41:29 +000076
77def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000078 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000079 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000080}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000081def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
82 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000083 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000084}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000085def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
86 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000087 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000088}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000089def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
90 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000091 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000092}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000093def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
94 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000095 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000096}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000097def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
98 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000099 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
100}]>;
101
102
103// These fragments are provided for little-endian, where the inputs must be
104// swapped for correct semantics.
105def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
106 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
107 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
108}]>;
109def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
110 (vector_shuffle node:$lhs, node:$rhs), [{
111 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
112}]>;
113def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
114 (vector_shuffle node:$lhs, node:$rhs), [{
115 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
116}]>;
117def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
118 (vector_shuffle node:$lhs, node:$rhs), [{
119 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
120}]>;
121def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
122 (vector_shuffle node:$lhs, node:$rhs), [{
123 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
124}]>;
125def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
126 (vector_shuffle node:$lhs, node:$rhs), [{
127 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000128}]>;
129
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000130
131def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000132 return getI32Imm(PPC::isVSLDOIShuffleMask(N, false, *CurDAG));
Chris Lattner1d338192006-04-06 18:26:28 +0000133}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000134def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
135 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000136 return PPC::isVSLDOIShuffleMask(N, false, *CurDAG) != -1;
Chris Lattner1d338192006-04-06 18:26:28 +0000137}], VSLDOI_get_imm>;
138
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000139
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000140/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattner1d338192006-04-06 18:26:28 +0000141/// vector_shuffle(X,undef,mask) by the dag combiner.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000142def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000143 return getI32Imm(PPC::isVSLDOIShuffleMask(N, true, *CurDAG));
Chris Lattner1d338192006-04-06 18:26:28 +0000144}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000145def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
146 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000147 return PPC::isVSLDOIShuffleMask(N, true, *CurDAG) != -1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000148}], VSLDOI_unary_get_imm>;
Chris Lattner1d338192006-04-06 18:26:28 +0000149
150
Chris Lattner95c7adc2006-04-04 17:25:31 +0000151// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000152def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000153 return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG));
Chris Lattner2a85fa12006-03-25 07:51:43 +0000154}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000155def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
156 (vector_shuffle node:$lhs, node:$rhs), [{
157 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000158}], VSPLTB_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000159def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000160 return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000161}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000162def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
163 (vector_shuffle node:$lhs, node:$rhs), [{
164 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000165}], VSPLTH_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000166def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000167 return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000168}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000169def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
170 (vector_shuffle node:$lhs, node:$rhs), [{
171 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000172}], VSPLTW_get_imm>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000173
Chris Lattner2a85fa12006-03-25 07:51:43 +0000174
175// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
176def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000177 return PPC::get_VSPLTI_elt(N, 1, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000178}]>;
179def vecspltisb : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000180 return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000181}], VSPLTISB_get_imm>;
182
183// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
184def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000185 return PPC::get_VSPLTI_elt(N, 2, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000186}]>;
187def vecspltish : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000188 return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000189}], VSPLTISH_get_imm>;
190
191// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
192def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000193 return PPC::get_VSPLTI_elt(N, 4, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000194}]>;
195def vecspltisw : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000196 return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000197}], VSPLTISW_get_imm>;
198
Chris Lattner2a85fa12006-03-25 07:51:43 +0000199//===----------------------------------------------------------------------===//
Chris Lattnera23158f2006-03-30 23:21:27 +0000200// Helpers for defining instructions that directly correspond to intrinsics.
201
Bill Schmidt74b2e722013-03-28 19:27:24 +0000202// VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type.
203class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000204 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000205 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000206 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>;
207
208// VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the
209// inputs doesn't match the type of the output.
210class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
211 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000212 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000213 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000214 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>;
215
216// VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two
217// input types and an output type.
218class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
219 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000220 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000221 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000222 [(set OutTy:$vD,
223 (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>;
224
Bill Schmidt74b2e722013-03-28 19:27:24 +0000225// VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type.
226class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000227 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000228 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000229 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>;
230
231// VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the
232// inputs doesn't match the type of the output.
233class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
234 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000235 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000236 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000237 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>;
238
239// VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two
240// input types and an output type.
241class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
242 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000243 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000244 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000245 [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>;
246
Bill Schmidt74b2e722013-03-28 19:27:24 +0000247// VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type.
248class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000249 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000250 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000251 [(set v4f32:$vD, (IntID v4f32:$vB))]>;
252
253// VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the
254// inputs doesn't match the type of the output.
255class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
256 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000257 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000258 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000259 [(set OutTy:$vD, (IntID InTy:$vB))]>;
260
Chris Lattnera23158f2006-03-30 23:21:27 +0000261//===----------------------------------------------------------------------===//
Chris Lattner2a85fa12006-03-25 07:51:43 +0000262// Instruction Definitions.
263
Eric Christopher1b8e7632014-05-22 01:07:24 +0000264def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">;
Hal Finkelb0fac422013-03-15 13:21:21 +0000265let Predicates = [HasAltivec] in {
266
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000267def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM),
268 "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>,
269 Deprecated<DeprecatedDST> {
270 let A = 0;
271 let B = 0;
272}
273
274def DSSALL : DSS_Form<1, 822, (outs), (ins),
275 "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>,
276 Deprecated<DeprecatedDST> {
277 let STRM = 0;
278 let A = 0;
279 let B = 0;
280}
281
282def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
283 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
284 [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000285 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000286
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000287def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
288 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
289 [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000290 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000291
292def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
293 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
294 [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000295 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000296
297def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
298 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
299 [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000300 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000301
302let isCodeGenOnly = 1 in {
303 // The very same instructions as above, but formally matching 64bit registers.
304 def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
305 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
306 [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>,
307 Deprecated<DeprecatedDST>;
308
309 def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
310 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
311 [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>,
312 Deprecated<DeprecatedDST>;
313
314 def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
315 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
316 [(int_ppc_altivec_dstst i64:$rA, i32:$rB,
317 imm:$STRM)]>,
318 Deprecated<DeprecatedDST>;
319
320 def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
321 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
322 [(int_ppc_altivec_dststt i64:$rA, i32:$rB,
323 imm:$STRM)]>,
324 Deprecated<DeprecatedDST>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000325}
Chris Lattnerc94d9322006-04-05 22:27:14 +0000326
Ulrich Weigand136ac222013-04-26 16:53:15 +0000327def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000328 "mfvscr $vD", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000329 [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000330def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000331 "mtvscr $vB", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000332 [(int_ppc_altivec_mtvscr v4i32:$vB)]>;
Chris Lattner5a528e52006-04-05 00:03:57 +0000333
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000334let canFoldAsLoad = 1, PPC970_Unit = 2 in { // Loads.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000335def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000336 "lvebx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000337 [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000338def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000339 "lvehx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000340 [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000341def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000342 "lvewx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000343 [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000344def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000345 "lvx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000346 [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000347def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000348 "lvxl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000349 [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000350}
351
Ulrich Weigand136ac222013-04-26 16:53:15 +0000352def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000353 "lvsl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000354 [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000355 PPC970_Unit_LSU;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000356def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000357 "lvsr $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000358 [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000359 PPC970_Unit_LSU;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000360
Chris Lattnere20f3802008-01-06 05:53:26 +0000361let PPC970_Unit = 2 in { // Stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000362def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000363 "stvebx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000364 [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000365def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000366 "stvehx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000367 [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000368def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000369 "stvewx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000370 [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000371def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000372 "stvx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000373 [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000374def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000375 "stvxl $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000376 [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000377}
378
379let PPC970_Unit = 5 in { // VALU Operations.
380// VA-Form instructions. 3-input AltiVec ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000381let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000382def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000383 "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000384 [(set v4f32:$vD,
385 (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>;
Hal Finkel0c6d2192013-04-03 14:40:16 +0000386
387// FIXME: The fma+fneg pattern won't match because fneg is not legal.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000388def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000389 "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000390 [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC,
Hal Finkele01d3212014-03-24 15:07:28 +0000391 (fneg v4f32:$vB))))]>;
Chris Lattner575352a2006-04-05 00:49:48 +0000392
Bill Schmidt74b2e722013-03-28 19:27:24 +0000393def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>;
394def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs,
395 v8i16>;
396def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000397} // isCommutable
Bill Schmidt74b2e722013-03-28 19:27:24 +0000398
399def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm,
400 v4i32, v4i32, v16i8>;
401def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>;
Chris Lattnere7fd4b02006-03-31 20:00:35 +0000402
Chris Lattner1d338192006-04-06 18:26:28 +0000403// Shuffles.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000404def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000405 "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000406 [(set v16i8:$vD,
407 (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000408
409// VX-Form instructions. AltiVec arithmetic ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000410let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000411def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000412 "vaddfp $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000413 [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000414
Ulrich Weigand136ac222013-04-26 16:53:15 +0000415def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000416 "vaddubm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000417 [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000418def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000419 "vadduhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000420 [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000421def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000422 "vadduwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000423 [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000424
Bill Schmidt74b2e722013-03-28 19:27:24 +0000425def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>;
426def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>;
427def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>;
428def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>;
429def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>;
430def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>;
431def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000432} // isCommutable
433
434let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000435def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000436 "vand $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000437 [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000438def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000439 "vandc $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000440 [(set v4i32:$vD, (and v4i32:$vA,
441 (vnot_ppc v4i32:$vB)))]>;
Chris Lattnerb3617be2006-03-25 22:16:05 +0000442
Ulrich Weigand136ac222013-04-26 16:53:15 +0000443def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000444 "vcfsx $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000445 [(set v4f32:$vD,
446 (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000447def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000448 "vcfux $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000449 [(set v4f32:$vD,
450 (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000451def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000452 "vctsxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000453 [(set v4i32:$vD,
454 (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000455def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000456 "vctuxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000457 [(set v4i32:$vD,
458 (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000459
460// Defines with the UIM field set to 0 for floating-point
461// to integer (fp_to_sint/fp_to_uint) conversions and integer
462// to floating-point (sint_to_fp/uint_to_fp) conversions.
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000463let isCodeGenOnly = 1, VA = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000464def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000465 "vcfsx $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000466 [(set v4f32:$vD,
467 (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000468def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000469 "vctuxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000470 [(set v4i32:$vD,
471 (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000472def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000473 "vcfux $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000474 [(set v4f32:$vD,
475 (int_ppc_altivec_vcfux v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000476def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000477 "vctsxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000478 [(set v4i32:$vD,
479 (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000480}
Bill Schmidt74b2e722013-03-28 19:27:24 +0000481def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>;
482def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>;
Chris Lattnerff77dc02006-03-31 22:41:56 +0000483
Hal Finkele01d3212014-03-24 15:07:28 +0000484let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000485def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>;
486def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>;
487def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>;
488def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>;
489def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>;
490def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>;
Chris Lattner96338b62006-04-04 23:14:00 +0000491
Bill Schmidt74b2e722013-03-28 19:27:24 +0000492def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>;
493def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>;
494def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>;
495def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>;
496def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>;
497def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>;
498def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>;
499def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>;
500def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>;
501def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>;
502def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>;
503def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>;
504def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>;
505def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000506} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000507
Ulrich Weigand136ac222013-04-26 16:53:15 +0000508def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000509 "vmrghb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000510 [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000511def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000512 "vmrghh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000513 [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000514def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000515 "vmrghw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000516 [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000517def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000518 "vmrglb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000519 [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000520def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000521 "vmrglh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000522 [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000523def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000524 "vmrglw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000525 [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000526
Bill Schmidt74b2e722013-03-28 19:27:24 +0000527def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm,
528 v4i32, v16i8, v4i32>;
529def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm,
530 v4i32, v8i16, v4i32>;
531def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs,
532 v4i32, v8i16, v4i32>;
533def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm,
534 v4i32, v16i8, v4i32>;
535def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm,
536 v4i32, v8i16, v4i32>;
537def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs,
538 v4i32, v8i16, v4i32>;
Chris Lattnerc4e3ead2006-03-30 23:39:06 +0000539
Hal Finkele01d3212014-03-24 15:07:28 +0000540let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000541def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb,
542 v8i16, v16i8>;
543def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh,
544 v4i32, v8i16>;
545def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub,
546 v8i16, v16i8>;
547def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh,
548 v4i32, v8i16>;
549def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb,
550 v8i16, v16i8>;
551def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh,
552 v4i32, v8i16>;
553def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub,
554 v8i16, v16i8>;
555def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh,
556 v4i32, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000557} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000558
Bill Schmidt74b2e722013-03-28 19:27:24 +0000559def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>;
560def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>;
561def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>;
562def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>;
563def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>;
564def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000565
Ulrich Weigand551b0852013-04-26 15:39:57 +0000566def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000567
Ulrich Weigand136ac222013-04-26 16:53:15 +0000568def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000569 "vsubfp $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000570 [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000571def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000572 "vsububm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000573 [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000574def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000575 "vsubuhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000576 [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000577def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000578 "vsubuwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000579 [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000580
Bill Schmidt74b2e722013-03-28 19:27:24 +0000581def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>;
582def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>;
583def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>;
584def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>;
585def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>;
586def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>;
587
588def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>;
589def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>;
590
Ulrich Weigand551b0852013-04-26 15:39:57 +0000591def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000592 v4i32, v16i8, v4i32>;
593def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs,
594 v4i32, v8i16, v4i32>;
595def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs,
596 v4i32, v16i8, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000597
Ulrich Weigand136ac222013-04-26 16:53:15 +0000598def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000599 "vnor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000600 [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA,
601 v4i32:$vB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000602let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000603def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000604 "vor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000605 [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000606def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000607 "vxor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000608 [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000609} // isCommutable
Chris Lattner2a85fa12006-03-25 07:51:43 +0000610
Bill Schmidt74b2e722013-03-28 19:27:24 +0000611def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>;
612def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>;
613def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>;
Chris Lattner2f8e2b22006-04-05 01:16:22 +0000614
Bill Schmidt74b2e722013-03-28 19:27:24 +0000615def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >;
616def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>;
617
618def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>;
619def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>;
620def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000621
Ulrich Weigand136ac222013-04-26 16:53:15 +0000622def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000623 "vspltb $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000624 [(set v16i8:$vD,
625 (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000626def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000627 "vsplth $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000628 [(set v16i8:$vD,
629 (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000630def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000631 "vspltw $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000632 [(set v16i8:$vD,
633 (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000634
Bill Schmidt74b2e722013-03-28 19:27:24 +0000635def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>;
636def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>;
637
638def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>;
639def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>;
640def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>;
641def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>;
642def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>;
643def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000644
645
Ulrich Weigand136ac222013-04-26 16:53:15 +0000646def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000647 "vspltisb $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000648 [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000649def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000650 "vspltish $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000651 [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000652def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000653 "vspltisw $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000654 [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000655
Chris Lattner551d3a12006-03-30 23:07:36 +0000656// Vector Pack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000657def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx,
658 v8i16, v4i32>;
659def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss,
660 v16i8, v8i16>;
661def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus,
662 v16i8, v8i16>;
663def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss,
664 v16i8, v4i32>;
665def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus,
666 v8i16, v4i32>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000667def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000668 "vpkuhum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000669 [(set v16i8:$vD,
670 (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000671def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus,
672 v16i8, v8i16>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000673def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000674 "vpkuwum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000675 [(set v16i8:$vD,
676 (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000677def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus,
678 v8i16, v4i32>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000679
680// Vector Unpack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000681def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx,
682 v4i32, v8i16>;
683def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb,
684 v8i16, v16i8>;
685def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh,
686 v4i32, v8i16>;
687def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx,
688 v4i32, v8i16>;
689def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb,
690 v8i16, v16i8>;
691def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh,
692 v4i32, v8i16>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000693
Chris Lattner2a85fa12006-03-25 07:51:43 +0000694
Chris Lattner793cbcb2006-03-26 04:57:17 +0000695// Altivec Comparisons.
696
Chris Lattner45c70932006-03-31 05:32:57 +0000697class VCMP<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000698 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
699 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000700 [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>;
Chris Lattner45c70932006-03-31 05:32:57 +0000701class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000702 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
703 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000704 [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> {
Chris Lattner95c7adc2006-04-04 17:25:31 +0000705 let Defs = [CR6];
706 let RC = 1;
707}
Chris Lattner45c70932006-03-31 05:32:57 +0000708
709// f32 element comparisons.0
710def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
711def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
712def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
713def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
714def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
715def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
716def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
717def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000718
719// i8 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000720def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
721def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
722def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
723def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
724def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
725def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000726
727// i16 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000728def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
729def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
730def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
731def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
732def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
733def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000734
735// i32 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000736def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
737def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
738def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
739def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
740def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
741def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000742
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000743let isCodeGenOnly = 1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000744def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000745 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000746 [(set v16i8:$vD, (v16i8 immAllZerosV))]>;
747def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000748 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000749 [(set v8i16:$vD, (v8i16 immAllZerosV))]>;
750def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000751 "vxor $vD, $vD, $vD", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000752 [(set v4i32:$vD, (v4i32 immAllZerosV))]>;
Hal Finkel47150812013-07-11 17:43:32 +0000753
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000754let IMM=-1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000755def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000756 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000757 [(set v16i8:$vD, (v16i8 immAllOnesV))]>;
758def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000759 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000760 [(set v8i16:$vD, (v8i16 immAllOnesV))]>;
761def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000762 "vspltisw $vD, -1", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000763 [(set v4i32:$vD, (v4i32 immAllOnesV))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000764}
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000765}
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000766} // VALU Operations.
Chris Lattner2a85fa12006-03-25 07:51:43 +0000767
768//===----------------------------------------------------------------------===//
769// Additional Altivec Patterns
770//
771
Chris Lattner2a85fa12006-03-25 07:51:43 +0000772// Loads.
Chris Lattner868a75b2006-06-20 00:39:56 +0000773def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000774
775// Stores.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000776def : Pat<(store v4i32:$rS, xoaddr:$dst),
777 (STVX $rS, xoaddr:$dst)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000778
779// Bit conversions.
780def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
781def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
782def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
783
784def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
785def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
786def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
787
788def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
789def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
790def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
791
792def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
793def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
794def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
795
Chris Lattner1d338192006-04-06 18:26:28 +0000796// Shuffles.
797
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000798// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000799def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef),
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000800 (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000801def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef),
802 (VPKUWUM $vA, $vA)>;
803def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef),
804 (VPKUHUM $vA, $vA)>;
Chris Lattner1d338192006-04-06 18:26:28 +0000805
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000806// Match vpkuwum(y,x), vpkuhum(y,x), i.e., swapped operands.
807// These fragments are matched for little-endian, where the
808// inputs must be swapped for correct semantics.
809def:Pat<(vpkuwum_swapped_shuffle v16i8:$vA, v16i8:$vB),
810 (VPKUWUM $vB, $vA)>;
811def:Pat<(vpkuhum_swapped_shuffle v16i8:$vA, v16i8:$vB),
812 (VPKUHUM $vB, $vA)>;
813
Chris Lattnerf38e0332006-04-06 22:02:42 +0000814// Match vmrg*(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000815def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef),
816 (VMRGLB $vA, $vA)>;
817def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef),
818 (VMRGLH $vA, $vA)>;
819def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef),
820 (VMRGLW $vA, $vA)>;
821def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef),
822 (VMRGHB $vA, $vA)>;
823def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef),
824 (VMRGHH $vA, $vA)>;
825def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef),
826 (VMRGHW $vA, $vA)>;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000827
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000828// Match vmrg*(y,x), i.e., swapped operands. These fragments
829// are matched for little-endian, where the inputs must be
830// swapped for correct semantics.
831def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB),
832 (VMRGLB $vB, $vA)>;
833def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB),
834 (VMRGLH $vB, $vA)>;
835def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB),
836 (VMRGLW $vB, $vA)>;
837def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB),
838 (VMRGHB $vB, $vA)>;
839def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB),
840 (VMRGHH $vB, $vA)>;
841def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB),
842 (VMRGHW $vB, $vA)>;
843
Chris Lattnerb3617be2006-03-25 22:16:05 +0000844// Logical Operations
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000845def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000846
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000847def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000848 (VNOR $A, $B)>;
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000849def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000850 (VANDC $A, $B)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000851
Bill Schmidt74b2e722013-03-28 19:27:24 +0000852def : Pat<(fmul v4f32:$vA, v4f32:$vB),
853 (VMADDFP $vA, $vB,
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000854 (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000855
856// Fused multiply add and multiply sub for packed float. These are represented
857// separately from the real instructions above, for operations that must have
858// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000859def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
860 (VMADDFP $A, $B, $C)>;
861def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
862 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000863
Bill Schmidt74b2e722013-03-28 19:27:24 +0000864def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
865 (VMADDFP $A, $B, $C)>;
866def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
867 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000868
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000869def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000870 (VPERM $vA, $vB, $vC)>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000871
Hal Finkel2e103312013-04-03 04:01:11 +0000872def : Pat<(PPCfre v4f32:$A), (VREFP $A)>;
873def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>;
874
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000875// Vector shifts
Bill Schmidt74b2e722013-03-28 19:27:24 +0000876def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)),
877 (v16i8 (VSLB $vA, $vB))>;
878def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)),
879 (v8i16 (VSLH $vA, $vB))>;
880def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)),
881 (v4i32 (VSLW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000882
Bill Schmidt74b2e722013-03-28 19:27:24 +0000883def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)),
884 (v16i8 (VSRB $vA, $vB))>;
885def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)),
886 (v8i16 (VSRH $vA, $vB))>;
887def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)),
888 (v4i32 (VSRW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000889
Bill Schmidt74b2e722013-03-28 19:27:24 +0000890def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)),
891 (v16i8 (VSRAB $vA, $vB))>;
892def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)),
893 (v8i16 (VSRAH $vA, $vB))>;
894def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)),
895 (v4i32 (VSRAW $vA, $vB))>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000896
897// Float to integer and integer to float conversions
Bill Schmidt74b2e722013-03-28 19:27:24 +0000898def : Pat<(v4i32 (fp_to_sint v4f32:$vA)),
899 (VCTSXS_0 $vA)>;
900def : Pat<(v4i32 (fp_to_uint v4f32:$vA)),
901 (VCTUXS_0 $vA)>;
902def : Pat<(v4f32 (sint_to_fp v4i32:$vA)),
903 (VCFSX_0 $vA)>;
904def : Pat<(v4f32 (uint_to_fp v4i32:$vA)),
905 (VCFUX_0 $vA)>;
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000906
907// Floating-point rounding
Bill Schmidt74b2e722013-03-28 19:27:24 +0000908def : Pat<(v4f32 (ffloor v4f32:$vA)),
909 (VRFIM $vA)>;
910def : Pat<(v4f32 (fceil v4f32:$vA)),
911 (VRFIP $vA)>;
912def : Pat<(v4f32 (ftrunc v4f32:$vA)),
913 (VRFIZ $vA)>;
914def : Pat<(v4f32 (fnearbyint v4f32:$vA)),
915 (VRFIN $vA)>;
Hal Finkelb0fac422013-03-15 13:21:21 +0000916
917} // end HasAltivec
918