Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 1 | //===-- MipsSEISelLowering.h - MipsSE DAG Lowering Interface ----*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // Subclass of MipsTargetLowering specialized for mips32/64. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 14 | #ifndef LLVM_LIB_TARGET_MIPS_MIPSSEISELLOWERING_H |
| 15 | #define LLVM_LIB_TARGET_MIPS_MIPSSEISELLOWERING_H |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 16 | |
| 17 | #include "MipsISelLowering.h" |
Akira Hatanaka | 3a34d14 | 2013-03-30 01:12:05 +0000 | [diff] [blame] | 18 | #include "MipsRegisterInfo.h" |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 19 | |
| 20 | namespace llvm { |
| 21 | class MipsSETargetLowering : public MipsTargetLowering { |
| 22 | public: |
Eric Christopher | b152660 | 2014-09-19 23:30:42 +0000 | [diff] [blame] | 23 | explicit MipsSETargetLowering(const MipsTargetMachine &TM, |
Eric Christopher | 8924d27 | 2014-07-18 23:25:04 +0000 | [diff] [blame] | 24 | const MipsSubtarget &STI); |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 25 | |
Daniel Sanders | 7a289d0 | 2013-09-23 12:02:46 +0000 | [diff] [blame] | 26 | /// \brief Enable MSA support for the given integer type and Register |
| 27 | /// class. |
Daniel Sanders | c65f58a | 2013-09-11 10:15:48 +0000 | [diff] [blame] | 28 | void addMSAIntType(MVT::SimpleValueType Ty, const TargetRegisterClass *RC); |
Daniel Sanders | 7a289d0 | 2013-09-23 12:02:46 +0000 | [diff] [blame] | 29 | /// \brief Enable MSA support for the given floating-point type and |
| 30 | /// Register class. |
Daniel Sanders | c65f58a | 2013-09-11 10:15:48 +0000 | [diff] [blame] | 31 | void addMSAFloatType(MVT::SimpleValueType Ty, |
| 32 | const TargetRegisterClass *RC); |
Jack Carter | babdcc8 | 2013-08-15 12:24:57 +0000 | [diff] [blame] | 33 | |
Matt Arsenault | 6f2a526 | 2014-07-27 17:46:40 +0000 | [diff] [blame] | 34 | bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS = 0, |
| 35 | unsigned Align = 1, |
| 36 | bool *Fast = nullptr) const override; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 37 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 38 | SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override; |
Akira Hatanaka | be8612f | 2013-03-30 01:36:35 +0000 | [diff] [blame] | 39 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 40 | SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override; |
Akira Hatanaka | 9efcd76 | 2013-03-30 01:42:24 +0000 | [diff] [blame] | 41 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 42 | MachineBasicBlock * |
| 43 | EmitInstrWithCustomInserter(MachineInstr *MI, |
| 44 | MachineBasicBlock *MBB) const override; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 45 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 46 | bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask, |
| 47 | EVT VT) const override { |
Akira Hatanaka | 48996b0 | 2013-04-13 00:45:02 +0000 | [diff] [blame] | 48 | return false; |
| 49 | } |
| 50 | |
Eric Christopher | bf33a3c | 2014-07-02 23:18:40 +0000 | [diff] [blame] | 51 | const TargetRegisterClass *getRepRegClassFor(MVT VT) const override; |
Akira Hatanaka | 3a34d14 | 2013-03-30 01:12:05 +0000 | [diff] [blame] | 52 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 53 | private: |
Daniel Sanders | 23e9877 | 2014-11-02 16:09:29 +0000 | [diff] [blame] | 54 | bool isEligibleForTailCallOptimization( |
| 55 | const CCState &CCInfo, unsigned NextStackOffset, |
| 56 | const MipsFunctionInfo &FI) const override; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 57 | |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 58 | void |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 59 | getOpndList(SmallVectorImpl<SDValue> &Ops, |
| 60 | std::deque< std::pair<unsigned, SDValue> > &RegsToPass, |
| 61 | bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage, |
Sasa Stankovic | 7072a79 | 2014-10-01 08:22:21 +0000 | [diff] [blame] | 62 | bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee, |
Craig Topper | 56c590a | 2014-04-29 07:58:02 +0000 | [diff] [blame] | 63 | SDValue Chain) const override; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 64 | |
Akira Hatanaka | 6379121 | 2013-09-07 00:52:30 +0000 | [diff] [blame] | 65 | SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const; |
| 66 | SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const; |
| 67 | |
Akira Hatanaka | be8612f | 2013-03-30 01:36:35 +0000 | [diff] [blame] | 68 | SDValue lowerMulDiv(SDValue Op, unsigned NewOpc, bool HasLo, bool HasHi, |
| 69 | SelectionDAG &DAG) const; |
| 70 | |
Akira Hatanaka | a6bbde5 | 2013-04-13 02:13:30 +0000 | [diff] [blame] | 71 | SDValue lowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
| 72 | SDValue lowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
Daniel Sanders | e6ed5b7 | 2013-08-28 12:04:29 +0000 | [diff] [blame] | 73 | SDValue lowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const; |
Daniel Sanders | a4c8f3a | 2013-09-23 14:03:12 +0000 | [diff] [blame] | 74 | SDValue lowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const; |
Daniel Sanders | 7a289d0 | 2013-09-23 12:02:46 +0000 | [diff] [blame] | 75 | SDValue lowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const; |
Daniel Sanders | e508704 | 2013-09-24 14:02:15 +0000 | [diff] [blame] | 76 | /// \brief Lower VECTOR_SHUFFLE into one of a number of instructions |
| 77 | /// depending on the indices in the shuffle. |
| 78 | SDValue lowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | a6bbde5 | 2013-04-13 02:13:30 +0000 | [diff] [blame] | 79 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 80 | MachineBasicBlock *emitBPOSGE32(MachineInstr *MI, |
| 81 | MachineBasicBlock *BB) const; |
Daniel Sanders | ce09d07 | 2013-08-28 12:14:50 +0000 | [diff] [blame] | 82 | MachineBasicBlock *emitMSACBranchPseudo(MachineInstr *MI, |
| 83 | MachineBasicBlock *BB, |
| 84 | unsigned BranchOp) const; |
Daniel Sanders | 39bb8ba | 2013-09-27 12:17:32 +0000 | [diff] [blame] | 85 | /// \brief Emit the COPY_FW pseudo instruction |
| 86 | MachineBasicBlock *emitCOPY_FW(MachineInstr *MI, |
| 87 | MachineBasicBlock *BB) const; |
| 88 | /// \brief Emit the COPY_FD pseudo instruction |
| 89 | MachineBasicBlock *emitCOPY_FD(MachineInstr *MI, |
| 90 | MachineBasicBlock *BB) const; |
Daniel Sanders | a515070 | 2013-09-27 12:31:32 +0000 | [diff] [blame] | 91 | /// \brief Emit the INSERT_FW pseudo instruction |
| 92 | MachineBasicBlock *emitINSERT_FW(MachineInstr *MI, |
| 93 | MachineBasicBlock *BB) const; |
| 94 | /// \brief Emit the INSERT_FD pseudo instruction |
| 95 | MachineBasicBlock *emitINSERT_FD(MachineInstr *MI, |
| 96 | MachineBasicBlock *BB) const; |
Daniel Sanders | e296a0f | 2014-04-30 12:09:32 +0000 | [diff] [blame] | 97 | /// \brief Emit the INSERT_([BHWD]|F[WD])_VIDX pseudo instruction |
| 98 | MachineBasicBlock *emitINSERT_DF_VIDX(MachineInstr *MI, |
| 99 | MachineBasicBlock *BB, |
| 100 | unsigned EltSizeInBytes, |
| 101 | bool IsFP) const; |
Daniel Sanders | 1dfddc7 | 2013-10-15 13:14:41 +0000 | [diff] [blame] | 102 | /// \brief Emit the FILL_FW pseudo instruction |
| 103 | MachineBasicBlock *emitFILL_FW(MachineInstr *MI, |
| 104 | MachineBasicBlock *BB) const; |
| 105 | /// \brief Emit the FILL_FD pseudo instruction |
| 106 | MachineBasicBlock *emitFILL_FD(MachineInstr *MI, |
| 107 | MachineBasicBlock *BB) const; |
Daniel Sanders | a952160 | 2013-10-23 10:36:52 +0000 | [diff] [blame] | 108 | /// \brief Emit the FEXP2_W_1 pseudo instructions. |
| 109 | MachineBasicBlock *emitFEXP2_W_1(MachineInstr *MI, |
| 110 | MachineBasicBlock *BB) const; |
| 111 | /// \brief Emit the FEXP2_D_1 pseudo instructions. |
| 112 | MachineBasicBlock *emitFEXP2_D_1(MachineInstr *MI, |
| 113 | MachineBasicBlock *BB) const; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 114 | }; |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 115 | } |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 116 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 117 | #endif |