blob: 4e9dc4b2eaf547bc4ca97a842403ab85cc231f0d [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsCallingConv.td - Calling Conventions for Mips --*- tablegen -*-===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +00002//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009// This describes the calling conventions for Mips architecture.
Akira Hatanakae2489122011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000011
12/// CCIfSubtarget - Match if the current subtarget has a feature F.
Daniel Sanders24b65722014-09-10 12:02:27 +000013class CCIfSubtarget<string F, CCAction A, string Invert = "">
14 : CCIf<!strconcat(Invert,
15 "static_cast<const MipsSubtarget&>"
Eric Christopherb5217502014-08-06 18:45:26 +000016 "(State.getMachineFunction().getSubtarget()).",
17 F),
18 A>;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000019
Daniel Sanders24b65722014-09-10 12:02:27 +000020// The inverse of CCIfSubtarget
21class CCIfSubtargetNot<string F, CCAction A> : CCIfSubtarget<F, A, "!">;
22
Akira Hatanakae2489122011-04-15 21:51:11 +000023//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000024// Mips O32 Calling Convention
Akira Hatanakae2489122011-04-15 21:51:11 +000025//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000026
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000027// Only the return rules are defined here for O32. The rules for argument
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +000028// passing are defined in MipsISelLowering.cpp.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000029def RetCC_MipsO32 : CallingConv<[
Akira Hatanaka27029882011-06-21 01:28:11 +000030 // i32 are returned in registers V0, V1, A0, A1
31 CCIfType<[i32], CCAssignToReg<[V0, V1, A0, A1]>>,
Bruno Cardoso Lopes3e667cf2008-08-03 15:37:43 +000032
Bruno Cardoso Lopes2f5c8e32010-01-19 12:37:35 +000033 // f32 are returned in registers F0, F2
34 CCIfType<[f32], CCAssignToReg<[F0, F2]>>,
Bruno Cardoso Lopes3e667cf2008-08-03 15:37:43 +000035
Zoran Jovanovicf34b4542014-07-10 22:23:30 +000036 // f64 arguments are returned in D0_64 and D2_64 in FP64bit mode or
Akira Hatanakabfb66242013-08-20 23:38:40 +000037 // in D0 and D1 in FP32bit mode.
Zoran Jovanovicf34b4542014-07-10 22:23:30 +000038 CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCAssignToReg<[D0_64, D2_64]>>>,
Daniel Sanders24b65722014-09-10 12:02:27 +000039 CCIfType<[f64], CCIfSubtargetNot<"isFP64bit()", CCAssignToReg<[D0, D1]>>>
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000040]>;
41
Akira Hatanakae2489122011-04-15 21:51:11 +000042//===----------------------------------------------------------------------===//
Akira Hatanakad6af2c62011-09-23 19:08:15 +000043// Mips N32/64 Calling Convention
44//===----------------------------------------------------------------------===//
45
46def CC_MipsN : CallingConv<[
Akira Hatanakad608bac2012-02-17 02:20:26 +000047 // Promote i8/i16 arguments to i32.
48 CCIfType<[i8, i16], CCPromoteToType<i32>>,
Akira Hatanakad6af2c62011-09-23 19:08:15 +000049
50 // Integer arguments are passed in integer registers.
Akira Hatanakad608bac2012-02-17 02:20:26 +000051 CCIfType<[i32], CCAssignToRegWithShadow<[A0, A1, A2, A3,
52 T0, T1, T2, T3],
53 [F12, F13, F14, F15,
54 F16, F17, F18, F19]>>,
55
Akira Hatanakad6af2c62011-09-23 19:08:15 +000056 CCIfType<[i64], CCAssignToRegWithShadow<[A0_64, A1_64, A2_64, A3_64,
57 T0_64, T1_64, T2_64, T3_64],
58 [D12_64, D13_64, D14_64, D15_64,
59 D16_64, D17_64, D18_64, D19_64]>>,
60
61 // f32 arguments are passed in single precision FP registers.
62 CCIfType<[f32], CCAssignToRegWithShadow<[F12, F13, F14, F15,
63 F16, F17, F18, F19],
64 [A0_64, A1_64, A2_64, A3_64,
65 T0_64, T1_64, T2_64, T3_64]>>,
66
67 // f64 arguments are passed in double precision FP registers.
68 CCIfType<[f64], CCAssignToRegWithShadow<[D12_64, D13_64, D14_64, D15_64,
69 D16_64, D17_64, D18_64, D19_64],
70 [A0_64, A1_64, A2_64, A3_64,
71 T0_64, T1_64, T2_64, T3_64]>>,
72
73 // All stack parameter slots become 64-bit doublewords and are 8-byte aligned.
Akira Hatanakad608bac2012-02-17 02:20:26 +000074 CCIfType<[i32, f32], CCAssignToStack<4, 8>>,
75 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
Akira Hatanakad6af2c62011-09-23 19:08:15 +000076]>;
77
Akira Hatanaka0b8bc002011-11-14 19:02:54 +000078// N32/64 variable arguments.
79// All arguments are passed in integer registers.
80def CC_MipsN_VarArg : CallingConv<[
Akira Hatanakad608bac2012-02-17 02:20:26 +000081 // Promote i8/i16 arguments to i32.
82 CCIfType<[i8, i16], CCPromoteToType<i32>>,
83
84 CCIfType<[i32, f32], CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3]>>,
Akira Hatanaka0b8bc002011-11-14 19:02:54 +000085
86 CCIfType<[i64, f64], CCAssignToReg<[A0_64, A1_64, A2_64, A3_64,
87 T0_64, T1_64, T2_64, T3_64]>>,
88
Akira Hatanaka0b8bc002011-11-14 19:02:54 +000089 // All stack parameter slots become 64-bit doublewords and are 8-byte aligned.
Akira Hatanakad608bac2012-02-17 02:20:26 +000090 CCIfType<[i32, f32], CCAssignToStack<4, 8>>,
91 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
Akira Hatanaka0b8bc002011-11-14 19:02:54 +000092]>;
93
Akira Hatanakad6af2c62011-09-23 19:08:15 +000094def RetCC_MipsN : CallingConv<[
Akira Hatanakad6af2c62011-09-23 19:08:15 +000095 // i32 are returned in registers V0, V1
96 CCIfType<[i32], CCAssignToReg<[V0, V1]>>,
97
98 // i64 are returned in registers V0_64, V1_64
99 CCIfType<[i64], CCAssignToReg<[V0_64, V1_64]>>,
100
101 // f32 are returned in registers F0, F2
102 CCIfType<[f32], CCAssignToReg<[F0, F2]>>,
103
104 // f64 are returned in registers D0, D2
105 CCIfType<[f64], CCAssignToReg<[D0_64, D2_64]>>
106]>;
107
Akira Hatanakae092f722013-03-05 22:54:59 +0000108// In soft-mode, register A0_64, instead of V1_64, is used to return a long
109// double value.
110def RetCC_F128Soft : CallingConv<[
111 CCIfType<[i64], CCAssignToReg<[V0_64, A0_64]>>
112]>;
113
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000114//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000115// Mips EABI Calling Convention
Akira Hatanakae2489122011-04-15 21:51:11 +0000116//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +0000117
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000118def CC_MipsEABI : CallingConv<[
119 // Promote i8/i16 arguments to i32.
120 CCIfType<[i8, i16], CCPromoteToType<i32>>,
121
122 // Integer arguments are passed in integer registers.
123 CCIfType<[i32], CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3]>>,
124
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000125 // Single fp arguments are passed in pairs within 32-bit mode
126 CCIfType<[f32], CCIfSubtarget<"isSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000127 CCAssignToReg<[F12, F13, F14, F15, F16, F17, F18, F19]>>>,
128
Daniel Sanders24b65722014-09-10 12:02:27 +0000129 CCIfType<[f32], CCIfSubtargetNot<"isSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000130 CCAssignToReg<[F12, F14, F16, F18]>>>,
131
Duncan Sands56ca6292011-04-25 06:21:43 +0000132 // The first 4 double fp arguments are passed in single fp registers.
Daniel Sanders24b65722014-09-10 12:02:27 +0000133 CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()",
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000134 CCAssignToReg<[D6, D7, D8, D9]>>>,
135
136 // Integer values get stored in stack slots that are 4 bytes in
137 // size and 4-byte aligned.
138 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
139
140 // Integer values get stored in stack slots that are 8 bytes in
141 // size and 8-byte aligned.
Daniel Sanders24b65722014-09-10 12:02:27 +0000142 CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()", CCAssignToStack<8, 8>>>
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000143]>;
144
145def RetCC_MipsEABI : CallingConv<[
146 // i32 are returned in registers V0, V1
147 CCIfType<[i32], CCAssignToReg<[V0, V1]>>,
148
149 // f32 are returned in registers F0, F1
150 CCIfType<[f32], CCAssignToReg<[F0, F1]>>,
151
152 // f64 are returned in register D0
Daniel Sanders24b65722014-09-10 12:02:27 +0000153 CCIfType<[f64], CCIfSubtargetNot<"isSingleFloat()", CCAssignToReg<[D0]>>>
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000154]>;
155
Akira Hatanakae2489122011-04-15 21:51:11 +0000156//===----------------------------------------------------------------------===//
Akira Hatanakaf0273602012-06-13 18:06:00 +0000157// Mips FastCC Calling Convention
158//===----------------------------------------------------------------------===//
159def CC_MipsO32_FastCC : CallingConv<[
160 // f64 arguments are passed in double-precision floating pointer registers.
Daniel Sanders24b65722014-09-10 12:02:27 +0000161 CCIfType<[f64], CCIfSubtargetNot<"isFP64bit()",
162 CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6,
163 D7, D8, D9]>>>,
Sasa Stankovic86ebfe22014-08-22 09:23:22 +0000164 CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCIfSubtarget<"useOddSPReg()",
Akira Hatanakabfb66242013-08-20 23:38:40 +0000165 CCAssignToReg<[D0_64, D1_64, D2_64, D3_64,
166 D4_64, D5_64, D6_64, D7_64,
167 D8_64, D9_64, D10_64, D11_64,
168 D12_64, D13_64, D14_64, D15_64,
169 D16_64, D17_64, D18_64,
Sasa Stankovic86ebfe22014-08-22 09:23:22 +0000170 D19_64]>>>>,
171 CCIfType<[f64], CCIfSubtarget<"isFP64bit()", CCIfSubtarget<"noOddSPReg()",
172 CCAssignToReg<[D0_64, D2_64, D4_64, D6_64,
173 D8_64, D10_64, D12_64, D14_64,
174 D16_64, D18_64]>>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000175
176 // Stack parameter slots for f64 are 64-bit doublewords and 8-byte aligned.
177 CCIfType<[f64], CCAssignToStack<8, 8>>
178]>;
179
180def CC_MipsN_FastCC : CallingConv<[
181 // Integer arguments are passed in integer registers.
182 CCIfType<[i64], CCAssignToReg<[A0_64, A1_64, A2_64, A3_64, T0_64, T1_64,
183 T2_64, T3_64, T4_64, T5_64, T6_64, T7_64,
184 T8_64, V1_64]>>,
185
186 // f64 arguments are passed in double-precision floating pointer registers.
187 CCIfType<[f64], CCAssignToReg<[D0_64, D1_64, D2_64, D3_64, D4_64, D5_64,
188 D6_64, D7_64, D8_64, D9_64, D10_64, D11_64,
189 D12_64, D13_64, D14_64, D15_64, D16_64, D17_64,
190 D18_64, D19_64]>>,
191
192 // Stack parameter slots for i64 and f64 are 64-bit doublewords and
193 // 8-byte aligned.
194 CCIfType<[i64, f64], CCAssignToStack<8, 8>>
195]>;
196
197def CC_Mips_FastCC : CallingConv<[
198 // Handles byval parameters.
199 CCIfByVal<CCPassByVal<4, 4>>,
200
201 // Promote i8/i16 arguments to i32.
202 CCIfType<[i8, i16], CCPromoteToType<i32>>,
203
204 // Integer arguments are passed in integer registers. All scratch registers,
205 // except for AT, V0 and T9, are available to be used as argument registers.
Daniel Sanders24b65722014-09-10 12:02:27 +0000206 CCIfType<[i32], CCIfSubtargetNot<"isTargetNaCl()",
Sasa Stankovic4c80bda2014-02-07 17:16:40 +0000207 CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, V1]>>>,
208
209 // In NaCl, T6, T7 and T8 are reserved and not available as argument
210 // registers for fastcc. T6 contains the mask for sandboxing control flow
211 // (indirect jumps and calls). T7 contains the mask for sandboxing memory
212 // accesses (loads and stores). T8 contains the thread pointer.
213 CCIfType<[i32], CCIfSubtarget<"isTargetNaCl()",
214 CCAssignToReg<[A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, V1]>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000215
216 // f32 arguments are passed in single-precision floating pointer registers.
Sasa Stankovicf4a9e3b2014-07-29 14:39:24 +0000217 CCIfType<[f32], CCIfSubtarget<"useOddSPReg()",
218 CCAssignToReg<[F0, F1, F2, F3, F4, F5, F6, F7, F8, F9, F10, F11, F12, F13,
219 F14, F15, F16, F17, F18, F19]>>>,
220
221 // Don't use odd numbered single-precision registers for -mno-odd-spreg.
222 CCIfType<[f32], CCIfSubtarget<"noOddSPReg()",
223 CCAssignToReg<[F0, F2, F4, F6, F8, F10, F12, F14, F16, F18]>>>,
Akira Hatanakaf0273602012-06-13 18:06:00 +0000224
225 // Stack parameter slots for i32 and f32 are 32-bit words and 4-byte aligned.
226 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
227
228 CCIfSubtarget<"isABI_EABI()", CCDelegateTo<CC_MipsEABI>>,
229 CCIfSubtarget<"isABI_O32()", CCDelegateTo<CC_MipsO32_FastCC>>,
230 CCDelegateTo<CC_MipsN_FastCC>
231]>;
232
Reed Kotler783c7942013-05-10 22:25:39 +0000233//==
234
235def CC_Mips16RetHelper : CallingConv<[
236 // Integer arguments are passed in integer registers.
237 CCIfType<[i32], CCAssignToReg<[V0, V1, A0, A1]>>
238]>;
239
Akira Hatanakaf0273602012-06-13 18:06:00 +0000240//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000241// Mips Calling Convention Dispatch
Akira Hatanakae2489122011-04-15 21:51:11 +0000242//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000243
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000244def RetCC_Mips : CallingConv<[
245 CCIfSubtarget<"isABI_EABI()", CCDelegateTo<RetCC_MipsEABI>>,
Akira Hatanakad6af2c62011-09-23 19:08:15 +0000246 CCIfSubtarget<"isABI_N32()", CCDelegateTo<RetCC_MipsN>>,
247 CCIfSubtarget<"isABI_N64()", CCDelegateTo<RetCC_MipsN>>,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000248 CCDelegateTo<RetCC_MipsO32>
249]>;
Akira Hatanaka5350c242012-03-01 22:27:29 +0000250
251//===----------------------------------------------------------------------===//
252// Callee-saved register lists.
253//===----------------------------------------------------------------------===//
254
255def CSR_SingleFloatOnly : CalleeSavedRegs<(add (sequence "F%u", 31, 20), RA, FP,
256 (sequence "S%u", 7, 0))>;
257
Zoran Jovanovic255d00d2014-07-10 15:36:12 +0000258def CSR_O32_FPXX : CalleeSavedRegs<(add (sequence "D%u", 15, 10), RA, FP,
259 (sequence "S%u", 7, 0))> {
260 let OtherPreserved = (add (decimate (sequence "F%u", 30, 20), 2));
261}
262
Akira Hatanaka5350c242012-03-01 22:27:29 +0000263def CSR_O32 : CalleeSavedRegs<(add (sequence "D%u", 15, 10), RA, FP,
264 (sequence "S%u", 7, 0))>;
265
Zoran Jovanovicf34b4542014-07-10 22:23:30 +0000266def CSR_O32_FP64 :
267 CalleeSavedRegs<(add (decimate (sequence "D%u_64", 30, 20), 2), RA, FP,
268 (sequence "S%u", 7, 0))>;
Akira Hatanakabfb66242013-08-20 23:38:40 +0000269
Daniel Sanders11c0c062014-04-16 10:23:37 +0000270def CSR_N32 : CalleeSavedRegs<(add D20_64, D22_64, D24_64, D26_64, D28_64,
271 D30_64, RA_64, FP_64, GP_64,
Akira Hatanaka5350c242012-03-01 22:27:29 +0000272 (sequence "S%u_64", 7, 0))>;
273
274def CSR_N64 : CalleeSavedRegs<(add (sequence "D%u_64", 31, 24), RA_64, FP_64,
275 GP_64, (sequence "S%u_64", 7, 0))>;
Reed Kotler783c7942013-05-10 22:25:39 +0000276
Jack Carter59817112013-05-16 20:08:49 +0000277def CSR_Mips16RetHelper :
Reed Kotler5c29d632013-12-15 20:49:30 +0000278 CalleeSavedRegs<(add V0, V1, FP,
279 (sequence "A%u", 3, 0), (sequence "S%u", 7, 0),
280 (sequence "D%u", 15, 10))>;