Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 11 | /// \brief This pass lowers the pseudo control flow instructions to real |
| 12 | /// machine instructions. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 13 | /// |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 14 | /// All control flow is handled using predicated instructions and |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 15 | /// a predicate stack. Each Scalar ALU controls the operations of 64 Vector |
| 16 | /// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs |
| 17 | /// by writting to the 64-bit EXEC register (each bit corresponds to a |
| 18 | /// single vector ALU). Typically, for predicates, a vector ALU will write |
| 19 | /// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each |
| 20 | /// Vector ALU) and then the ScalarALU will AND the VCC register with the |
| 21 | /// EXEC to update the predicates. |
| 22 | /// |
| 23 | /// For example: |
| 24 | /// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2 |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 25 | /// %SGPR0 = SI_IF %VCC |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 26 | /// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 27 | /// %SGPR0 = SI_ELSE %SGPR0 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 28 | /// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0 |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 29 | /// SI_END_CF %SGPR0 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 30 | /// |
| 31 | /// becomes: |
| 32 | /// |
| 33 | /// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask |
| 34 | /// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 35 | /// S_CBRANCH_EXECZ label0 // This instruction is an optional |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 36 | /// // optimization which allows us to |
| 37 | /// // branch if all the bits of |
| 38 | /// // EXEC are zero. |
| 39 | /// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch |
| 40 | /// |
| 41 | /// label0: |
| 42 | /// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block |
| 43 | /// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask |
| 44 | /// S_BRANCH_EXECZ label1 // Use our branch optimization |
| 45 | /// // instruction again. |
| 46 | /// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block |
| 47 | /// label1: |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 48 | /// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 49 | //===----------------------------------------------------------------------===// |
| 50 | |
| 51 | #include "AMDGPU.h" |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 52 | #include "AMDGPUSubtarget.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 53 | #include "SIInstrInfo.h" |
| 54 | #include "SIMachineFunctionInfo.h" |
Matt Arsenault | 3cb4dde | 2016-06-22 23:40:57 +0000 | [diff] [blame] | 55 | #include "llvm/CodeGen/LivePhysRegs.h" |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 56 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 57 | #include "llvm/CodeGen/MachineFunction.h" |
| 58 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 59 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 60 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 61 | |
| 62 | using namespace llvm; |
| 63 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 64 | #define DEBUG_TYPE "si-lower-control-flow" |
| 65 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 66 | namespace { |
| 67 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 68 | class SILowerControlFlow : public MachineFunctionPass { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 69 | private: |
Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 70 | const SIRegisterInfo *TRI; |
Tom Stellard | 5d7aaae | 2014-02-10 16:58:30 +0000 | [diff] [blame] | 71 | const SIInstrInfo *TII; |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 72 | LiveIntervals *LIS; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 73 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 74 | void emitIf(MachineInstr &MI); |
| 75 | void emitElse(MachineInstr &MI); |
| 76 | void emitBreak(MachineInstr &MI); |
| 77 | void emitIfBreak(MachineInstr &MI); |
| 78 | void emitElseBreak(MachineInstr &MI); |
| 79 | void emitLoop(MachineInstr &MI); |
| 80 | void emitEndCf(MachineInstr &MI); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 81 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 82 | public: |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 83 | static char ID; |
| 84 | |
| 85 | SILowerControlFlow() : |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 86 | MachineFunctionPass(ID), |
| 87 | TRI(nullptr), |
| 88 | TII(nullptr), |
| 89 | LIS(nullptr) {} |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 90 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 91 | bool runOnMachineFunction(MachineFunction &MF) override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 92 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 93 | const char *getPassName() const override { |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 94 | return "SI Lower control flow pseudo instructions"; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 95 | } |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 96 | |
| 97 | void getAnalysisUsage(AnalysisUsage &AU) const override { |
| 98 | AU.addPreserved<LiveIntervals>(); |
| 99 | AU.addPreserved<SlotIndexes>(); |
| 100 | AU.setPreservesCFG(); |
| 101 | MachineFunctionPass::getAnalysisUsage(AU); |
| 102 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 103 | }; |
| 104 | |
| 105 | } // End anonymous namespace |
| 106 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 107 | char SILowerControlFlow::ID = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 108 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 109 | INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE, |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 110 | "SI lower control flow", false, false) |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 111 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 112 | char &llvm::SILowerControlFlowID = SILowerControlFlow::ID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 113 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 114 | void SILowerControlFlow::emitIf(MachineInstr &MI) { |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 115 | MachineBasicBlock &MBB = *MI.getParent(); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 116 | const DebugLoc &DL = MI.getDebugLoc(); |
| 117 | MachineBasicBlock::iterator I(&MI); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 118 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 119 | MachineOperand &SaveExec = MI.getOperand(0); |
| 120 | MachineOperand &Cond = MI.getOperand(1); |
| 121 | assert(SaveExec.getSubReg() == AMDGPU::NoSubRegister && |
| 122 | Cond.getSubReg() == AMDGPU::NoSubRegister); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 123 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 124 | unsigned SaveExecReg = SaveExec.getReg(); |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 125 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 126 | MachineInstr *AndSaveExec = |
| 127 | BuildMI(MBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), SaveExecReg) |
| 128 | .addOperand(Cond); |
| 129 | |
| 130 | MachineInstr *Xor = |
| 131 | BuildMI(MBB, I, DL, TII->get(AMDGPU::S_XOR_B64), SaveExecReg) |
| 132 | .addReg(AMDGPU::EXEC) |
| 133 | .addReg(SaveExecReg); |
| 134 | |
| 135 | // Insert a pseudo terminator to help keep the verifier happy. This will also |
| 136 | // be used later when inserting skips. |
| 137 | MachineInstr *NewBr = |
| 138 | BuildMI(MBB, I, DL, TII->get(AMDGPU::SI_MASK_BRANCH)) |
Matt Arsenault | f98a596 | 2016-08-27 00:42:21 +0000 | [diff] [blame] | 139 | .addOperand(MI.getOperand(2)); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 140 | |
| 141 | if (!LIS) { |
| 142 | MI.eraseFromParent(); |
| 143 | return; |
| 144 | } |
| 145 | |
| 146 | |
| 147 | LIS->ReplaceMachineInstrInMaps(MI, *AndSaveExec); |
| 148 | LIS->InsertMachineInstrInMaps(*Xor); |
| 149 | LIS->InsertMachineInstrInMaps(*NewBr); |
| 150 | |
| 151 | MI.eraseFromParent(); |
| 152 | |
| 153 | // FIXME: Is there a better way of adjusting the liveness? It shouldn't be |
| 154 | // hard to add another def here but I'm not sure how to correctly update the |
| 155 | // valno. |
| 156 | LIS->removeInterval(SaveExecReg); |
| 157 | LIS->createAndComputeVirtRegInterval(SaveExecReg); |
| 158 | } |
| 159 | |
| 160 | void SILowerControlFlow::emitElse(MachineInstr &MI) { |
| 161 | MachineBasicBlock &MBB = *MI.getParent(); |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 162 | const DebugLoc &DL = MI.getDebugLoc(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 163 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 164 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 165 | assert(MI.getOperand(0).getSubReg() == AMDGPU::NoSubRegister); |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 166 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 167 | bool ExecModified = MI.getOperand(3).getImm() != 0; |
| 168 | MachineBasicBlock::iterator Start = MBB.begin(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 169 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 170 | // This must be inserted before phis and any spill code inserted before the |
| 171 | // else. |
| 172 | MachineInstr *OrSaveExec = |
| 173 | BuildMI(MBB, Start, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), DstReg) |
| 174 | .addOperand(MI.getOperand(1)); // Saved EXEC |
| 175 | MachineBasicBlock *DestBB = MI.getOperand(2).getMBB(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 176 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 177 | MachineBasicBlock::iterator ElsePt(MI); |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 178 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 179 | if (ExecModified) { |
| 180 | MachineInstr *And = |
| 181 | BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_AND_B64), DstReg) |
| 182 | .addReg(AMDGPU::EXEC) |
| 183 | .addReg(DstReg); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 184 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 185 | if (LIS) |
| 186 | LIS->InsertMachineInstrInMaps(*And); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 187 | } |
| 188 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 189 | MachineInstr *Xor = |
| 190 | BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC) |
| 191 | .addReg(AMDGPU::EXEC) |
| 192 | .addReg(DstReg); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 193 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 194 | MachineBasicBlock::iterator Term = MBB.getFirstTerminator(); |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 195 | // Insert a pseudo terminator to help keep the verifier happy. |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 196 | MachineInstr *Branch = |
| 197 | BuildMI(MBB, Term, DL, TII->get(AMDGPU::SI_MASK_BRANCH)) |
Matt Arsenault | f98a596 | 2016-08-27 00:42:21 +0000 | [diff] [blame] | 198 | .addMBB(DestBB); |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 199 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 200 | if (!LIS) { |
| 201 | MI.eraseFromParent(); |
| 202 | return; |
| 203 | } |
| 204 | |
| 205 | LIS->RemoveMachineInstrFromMaps(MI); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 206 | MI.eraseFromParent(); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 207 | |
| 208 | LIS->InsertMachineInstrInMaps(*OrSaveExec); |
| 209 | |
| 210 | LIS->InsertMachineInstrInMaps(*Xor); |
| 211 | LIS->InsertMachineInstrInMaps(*Branch); |
| 212 | |
| 213 | // src reg is tied to dst reg. |
| 214 | LIS->removeInterval(DstReg); |
| 215 | LIS->createAndComputeVirtRegInterval(DstReg); |
| 216 | |
| 217 | // Let this be recomputed. |
| 218 | LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI)); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 219 | } |
| 220 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 221 | void SILowerControlFlow::emitBreak(MachineInstr &MI) { |
Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 222 | MachineBasicBlock &MBB = *MI.getParent(); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 223 | const DebugLoc &DL = MI.getDebugLoc(); |
Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 224 | unsigned Dst = MI.getOperand(0).getReg(); |
Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 225 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 226 | MachineInstr *Or = |
| 227 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 228 | .addReg(AMDGPU::EXEC) |
Matt Arsenault | 95f0606 | 2015-08-05 16:42:57 +0000 | [diff] [blame] | 229 | .addOperand(MI.getOperand(1)); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 230 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 231 | if (LIS) |
| 232 | LIS->ReplaceMachineInstrInMaps(MI, *Or); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 233 | MI.eraseFromParent(); |
| 234 | } |
| 235 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 236 | void SILowerControlFlow::emitIfBreak(MachineInstr &MI) { |
| 237 | MI.setDesc(TII->get(AMDGPU::S_OR_B64)); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 238 | } |
| 239 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 240 | void SILowerControlFlow::emitElseBreak(MachineInstr &MI) { |
| 241 | MI.setDesc(TII->get(AMDGPU::S_OR_B64)); |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 242 | } |
| 243 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 244 | void SILowerControlFlow::emitLoop(MachineInstr &MI) { |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 245 | MachineBasicBlock &MBB = *MI.getParent(); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 246 | const DebugLoc &DL = MI.getDebugLoc(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 247 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 248 | MachineInstr *AndN2 = |
| 249 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC) |
| 250 | .addReg(AMDGPU::EXEC) |
| 251 | .addOperand(MI.getOperand(0)); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 252 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 253 | MachineInstr *Branch = |
| 254 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) |
| 255 | .addOperand(MI.getOperand(1)); |
| 256 | |
| 257 | if (LIS) { |
| 258 | LIS->ReplaceMachineInstrInMaps(MI, *AndN2); |
| 259 | LIS->InsertMachineInstrInMaps(*Branch); |
Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 260 | } |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 261 | |
| 262 | MI.eraseFromParent(); |
| 263 | } |
| 264 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 265 | void SILowerControlFlow::emitEndCf(MachineInstr &MI) { |
| 266 | MachineBasicBlock &MBB = *MI.getParent(); |
| 267 | const DebugLoc &DL = MI.getDebugLoc(); |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 268 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 269 | MachineBasicBlock::iterator InsPt = MBB.begin(); |
| 270 | MachineInstr *NewMI = |
| 271 | BuildMI(MBB, InsPt, DL, TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC) |
| 272 | .addReg(AMDGPU::EXEC) |
| 273 | .addOperand(MI.getOperand(0)); |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 274 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 275 | if (LIS) |
| 276 | LIS->ReplaceMachineInstrInMaps(MI, *NewMI); |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 277 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 278 | MI.eraseFromParent(); |
| 279 | |
| 280 | if (LIS) |
| 281 | LIS->handleMove(*NewMI); |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 282 | } |
| 283 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 284 | bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 285 | const SISubtarget &ST = MF.getSubtarget<SISubtarget>(); |
| 286 | TII = ST.getInstrInfo(); |
| 287 | TRI = &TII->getRegisterInfo(); |
| 288 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 289 | // This doesn't actually need LiveIntervals, but we can preserve them. |
| 290 | LIS = getAnalysisIfAvailable<LiveIntervals>(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 291 | |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 292 | MachineFunction::iterator NextBB; |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 293 | for (MachineFunction::iterator BI = MF.begin(), BE = MF.end(); |
| 294 | BI != BE; BI = NextBB) { |
| 295 | NextBB = std::next(BI); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 296 | MachineBasicBlock &MBB = *BI; |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 297 | |
Tim Northover | 24f4661 | 2014-03-28 13:52:56 +0000 | [diff] [blame] | 298 | MachineBasicBlock::iterator I, Next; |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 299 | |
Tim Northover | 24f4661 | 2014-03-28 13:52:56 +0000 | [diff] [blame] | 300 | for (I = MBB.begin(); I != MBB.end(); I = Next) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 301 | Next = std::next(I); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 302 | MachineInstr &MI = *I; |
Tom Stellard | 5d7aaae | 2014-02-10 16:58:30 +0000 | [diff] [blame] | 303 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 304 | switch (MI.getOpcode()) { |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 305 | case AMDGPU::SI_IF: |
| 306 | emitIf(MI); |
| 307 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 308 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 309 | case AMDGPU::SI_ELSE: |
| 310 | emitElse(MI); |
| 311 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 312 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 313 | case AMDGPU::SI_BREAK: |
| 314 | emitBreak(MI); |
| 315 | break; |
Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 316 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 317 | case AMDGPU::SI_IF_BREAK: |
| 318 | emitIfBreak(MI); |
| 319 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 320 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 321 | case AMDGPU::SI_ELSE_BREAK: |
| 322 | emitElseBreak(MI); |
| 323 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 324 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 325 | case AMDGPU::SI_LOOP: |
| 326 | emitLoop(MI); |
| 327 | break; |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 328 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 329 | case AMDGPU::SI_END_CF: |
| 330 | emitEndCf(MI); |
| 331 | break; |
Matt Arsenault | b91805e | 2016-07-15 00:58:15 +0000 | [diff] [blame] | 332 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 333 | default: |
| 334 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 335 | } |
| 336 | } |
| 337 | } |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 338 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 339 | return true; |
| 340 | } |